blob: 528e12b76ce046d1daba56ad86f22fdaeb0a2a9c [file] [log] [blame]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=MOVREL %s
2; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=MOVREL %s
3; RUN: llc -march=amdgcn -mcpu=tonga -amdgpu-vgpr-index-mode -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=IDXMODE %s
Tom Stellardeef2ad92013-08-05 22:45:56 +00004
5; Tests for indirect addressing on SI, which is implemented using dynamic
6; indexing of vectors.
7
Matt Arsenault93401f42016-10-07 03:55:04 +00008; GCN-LABEL: {{^}}extract_w_offset:
9; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
10; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
11; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
12; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 2.0
13; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000014
15; MOVREL-DAG: s_mov_b32 m0, [[IN]]
16; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
17
18; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
19; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
20; IDXMODE-NEXT: s_set_gpr_idx_off
Tom Stellardeef2ad92013-08-05 22:45:56 +000021define void @extract_w_offset(float addrspace(1)* %out, i32 %in) {
22entry:
Matt Arsenault28419272015-10-07 00:42:51 +000023 %idx = add i32 %in, 1
24 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %idx
25 store float %elt, float addrspace(1)* %out
26 ret void
27}
28
29; XXX: Could do v_or_b32 directly
Matt Arsenault93401f42016-10-07 03:55:04 +000030; GCN-LABEL: {{^}}extract_w_offset_salu_use_vector:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000031; MOVREL: s_mov_b32 m0
Matt Arsenault93401f42016-10-07 03:55:04 +000032; GCN-DAG: s_or_b32
33; GCN-DAG: s_or_b32
34; GCN-DAG: s_or_b32
35; GCN-DAG: s_or_b32
36; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
37; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
38; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
39; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000040
41; MOVREL: v_movrels_b32_e32
42
43; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, src0{{$}}
44; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
45; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault28419272015-10-07 00:42:51 +000046define void @extract_w_offset_salu_use_vector(i32 addrspace(1)* %out, i32 %in, <4 x i32> %or.val) {
47entry:
48 %idx = add i32 %in, 1
49 %vec = or <4 x i32> %or.val, <i32 1, i32 2, i32 3, i32 4>
50 %elt = extractelement <4 x i32> %vec, i32 %idx
51 store i32 %elt, i32 addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000052 ret void
53}
54
Matt Arsenault93401f42016-10-07 03:55:04 +000055; GCN-LABEL: {{^}}extract_wo_offset:
56; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
57; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
58; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
59; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 2.0
60; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000061
62; MOVREL-DAG: s_mov_b32 m0, [[IN]]
63; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
64
65; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
66; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
67; IDXMODE-NEXT: s_set_gpr_idx_off
Tom Stellardeef2ad92013-08-05 22:45:56 +000068define void @extract_wo_offset(float addrspace(1)* %out, i32 %in) {
69entry:
Matt Arsenault28419272015-10-07 00:42:51 +000070 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %in
71 store float %elt, float addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000072 ret void
73}
74
Matt Arsenault93401f42016-10-07 03:55:04 +000075; GCN-LABEL: {{^}}extract_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +000076; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000077; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
78; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
79
80; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +000081; IDXMODE: v_mov_b32_e32 v2, 2
82; IDXMODE: v_mov_b32_e32 v3, 3
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000083; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
84; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
85; IDXMODE-NEXT: s_set_gpr_idx_off
Tom Stellard8b0182a2015-04-23 20:32:01 +000086define void @extract_neg_offset_sgpr(i32 addrspace(1)* %out, i32 %offset) {
87entry:
88 %index = add i32 %offset, -512
89 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
90 store i32 %value, i32 addrspace(1)* %out
91 ret void
92}
93
Matt Arsenault93401f42016-10-07 03:55:04 +000094; GCN-LABEL: {{^}}extract_neg_offset_sgpr_loaded:
Matt Arsenault28419272015-10-07 00:42:51 +000095; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000096; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
97; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
98
99; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +0000100; IDXMODE: v_mov_b32_e32 v0,
Konstantin Zhuravlyov0a1a7b62016-11-17 16:41:49 +0000101; IDXMODE: v_mov_b32_e32 v1,
102; IDXMODE: v_mov_b32_e32 v2,
103; IDXMODE: v_mov_b32_e32 v3,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000104; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
105; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
106; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault28419272015-10-07 00:42:51 +0000107define void @extract_neg_offset_sgpr_loaded(i32 addrspace(1)* %out, <4 x i32> %vec0, <4 x i32> %vec1, i32 %offset) {
108entry:
109 %index = add i32 %offset, -512
110 %or = or <4 x i32> %vec0, %vec1
111 %value = extractelement <4 x i32> %or, i32 %index
112 store i32 %value, i32 addrspace(1)* %out
113 ret void
114}
115
Matt Arsenault93401f42016-10-07 03:55:04 +0000116; GCN-LABEL: {{^}}extract_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000117; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000118
119; FIXME: The waitcnt for the argument load can go after the loop
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000120; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000121; GCN: s_mov_b64 s{{\[[0-9]+:[0-9]+\]}}, exec
122; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000123
Matt Arsenault93401f42016-10-07 03:55:04 +0000124; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]], v{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000125
126; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe0
127; MOVREL: s_and_saveexec_b64 vcc, vcc
128; MOVREL: v_movrels_b32_e32 [[RESULT:v[0-9]+]], v1
129
130; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00
131; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
132; IDXMODE: s_and_saveexec_b64 vcc, vcc
133; IDXMODE: v_mov_b32_e32 [[RESULT:v[0-9]+]], v1
134
Matt Arsenault93401f42016-10-07 03:55:04 +0000135; GCN: s_cbranch_execnz
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000136
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000137; IDXMODE: s_set_gpr_idx_off
Matt Arsenault93401f42016-10-07 03:55:04 +0000138; GCN: buffer_store_dword [[RESULT]]
Tom Stellard8b0182a2015-04-23 20:32:01 +0000139define void @extract_neg_offset_vgpr(i32 addrspace(1)* %out) {
140entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000141 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000142 %index = add i32 %id, -512
143 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
144 store i32 %value, i32 addrspace(1)* %out
145 ret void
146}
147
Matt Arsenault93401f42016-10-07 03:55:04 +0000148; GCN-LABEL: {{^}}extract_undef_offset_sgpr:
Matt Arsenault21a46252016-06-27 19:57:44 +0000149define void @extract_undef_offset_sgpr(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
150entry:
151 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
152 %value = extractelement <4 x i32> %ld, i32 undef
153 store i32 %value, i32 addrspace(1)* %out
154 ret void
155}
156
Matt Arsenault93401f42016-10-07 03:55:04 +0000157; GCN-LABEL: {{^}}insert_undef_offset_sgpr_vector_src:
158; GCN-DAG: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000159; MOVREL-DAG: s_mov_b32 m0,
160; MOVREL: v_movreld_b32
Matt Arsenault21a46252016-06-27 19:57:44 +0000161define void @insert_undef_offset_sgpr_vector_src(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
162entry:
163 %ld = load <4 x i32>, <4 x i32> addrspace(1)* %in
164 %value = insertelement <4 x i32> %ld, i32 5, i32 undef
165 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
166 ret void
167}
168
Matt Arsenault93401f42016-10-07 03:55:04 +0000169; GCN-LABEL: {{^}}insert_w_offset:
170; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000171; MOVREL-DAG: s_mov_b32 m0, [[IN]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000172; GCN-DAG: v_mov_b32_e32 v[[ELT0:[0-9]+]], 1.0
173; GCN-DAG: v_mov_b32_e32 v[[ELT1:[0-9]+]], 2.0
174; GCN-DAG: v_mov_b32_e32 v[[ELT2:[0-9]+]], 0x40400000
175; GCN-DAG: v_mov_b32_e32 v[[ELT3:[0-9]+]], 4.0
176; GCN-DAG: v_mov_b32_e32 v[[INS:[0-9]+]], 0x40a00000
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000177
178; MOVREL: v_movreld_b32_e32 v[[ELT1]], v[[INS]]
179; MOVREL: buffer_store_dwordx4 v{{\[}}[[ELT0]]:[[ELT3]]{{\]}}
Matt Arsenaultf403df32016-08-26 06:31:32 +0000180define void @insert_w_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000181entry:
182 %0 = add i32 %in, 1
183 %1 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %0
Matt Arsenaultf403df32016-08-26 06:31:32 +0000184 store <4 x float> %1, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000185 ret void
186}
187
Matt Arsenault93401f42016-10-07 03:55:04 +0000188; GCN-LABEL: {{^}}insert_wo_offset:
189; GCN: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000190
191; MOVREL: s_mov_b32 m0, [[IN]]
192; MOVREL: v_movreld_b32_e32 v[[ELT0:[0-9]+]]
193
194; IDXMODE: s_set_gpr_idx_on [[IN]], dst
195; IDXMODE-NEXT: v_mov_b32_e32 v[[ELT0:[0-9]+]], v{{[0-9]+}}
196; IDXMODE-NEXT: s_set_gpr_idx_off
197
Matt Arsenault93401f42016-10-07 03:55:04 +0000198; GCN: buffer_store_dwordx4 v{{\[}}[[ELT0]]:
Matt Arsenaultf403df32016-08-26 06:31:32 +0000199define void @insert_wo_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000200entry:
201 %0 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %in
Matt Arsenaultf403df32016-08-26 06:31:32 +0000202 store <4 x float> %0, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000203 ret void
204}
Tom Stellard8b0182a2015-04-23 20:32:01 +0000205
Matt Arsenault93401f42016-10-07 03:55:04 +0000206; GCN-LABEL: {{^}}insert_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000207; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000208; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
209; MOVREL: v_movreld_b32_e32 v0, 5
210
211; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
212; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
213; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
214; IDXMODE-NEXT: s_set_gpr_idx_off
Tom Stellard8b0182a2015-04-23 20:32:01 +0000215define void @insert_neg_offset_sgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, i32 %offset) {
216entry:
217 %index = add i32 %offset, -512
218 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
219 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
220 ret void
221}
222
Matt Arsenault28419272015-10-07 00:42:51 +0000223; The vector indexed into is originally loaded into an SGPR rather
224; than built with a reg_sequence
225
Matt Arsenault93401f42016-10-07 03:55:04 +0000226; GCN-LABEL: {{^}}insert_neg_offset_sgpr_loadreg:
Matt Arsenault28419272015-10-07 00:42:51 +0000227; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000228; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
229; MOVREL: v_movreld_b32_e32 v0, 5
230
231; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
232; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
233; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
234; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault28419272015-10-07 00:42:51 +0000235define void @insert_neg_offset_sgpr_loadreg(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, <4 x i32> %vec, i32 %offset) {
236entry:
237 %index = add i32 %offset, -512
238 %value = insertelement <4 x i32> %vec, i32 5, i32 %index
239 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
240 ret void
241}
242
Matt Arsenault93401f42016-10-07 03:55:04 +0000243; GCN-LABEL: {{^}}insert_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000244; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000245
Matt Arsenault93401f42016-10-07 03:55:04 +0000246; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
247; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
248; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
249; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000250
Matt Arsenault93401f42016-10-07 03:55:04 +0000251; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
252; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000253
Matt Arsenault93401f42016-10-07 03:55:04 +0000254; GCN: [[LOOPBB:BB[0-9]+_[0-9]+]]:
255; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000256
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000257; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe00
258; MOVREL: s_and_saveexec_b64 vcc, vcc
259; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], 5
260
261; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
262; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
263; IDXMODE: s_and_saveexec_b64 vcc, vcc
264; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, 5
265
266; GCN: s_cbranch_execnz [[LOOPBB]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000267; GCN: s_mov_b64 exec, [[SAVEEXEC]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000268
269; IDXMODE: s_set_gpr_idx_off
270
Matt Arsenault93401f42016-10-07 03:55:04 +0000271; GCN: buffer_store_dword
Tom Stellard8b0182a2015-04-23 20:32:01 +0000272define void @insert_neg_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
273entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000274 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000275 %index = add i32 %id, -512
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000276 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 5, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000277 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
278 ret void
279}
280
Matt Arsenault93401f42016-10-07 03:55:04 +0000281; GCN-LABEL: {{^}}insert_neg_inline_offset_vgpr:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000282
Matt Arsenault93401f42016-10-07 03:55:04 +0000283; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
284; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
285; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
286; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
287; GCN-DAG: v_mov_b32_e32 [[VAL:v[0-9]+]], 0x1f4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000288
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000289; IDXMODE: s_set_gpr_idx_on 0, dst
290
Matt Arsenault93401f42016-10-07 03:55:04 +0000291; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
292; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000293
Tom Stellard8b0182a2015-04-23 20:32:01 +0000294; The offset depends on the register that holds the first element of the vector.
Matt Arsenault93401f42016-10-07 03:55:04 +0000295; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000296
297; MOVREL: s_add_i32 m0, [[READLANE]], -16
298; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], [[VAL]]
299
300; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[READLANE]], -16
301; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
302; IDXMODE: v_mov_b32_e32 [[VEC_ELT0]], [[VAL]]
303
Matt Arsenault93401f42016-10-07 03:55:04 +0000304; GCN: s_cbranch_execnz
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000305
306; IDXMODE: s_set_gpr_idx_off
Tom Stellard8b0182a2015-04-23 20:32:01 +0000307define void @insert_neg_inline_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
308entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000309 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000310 %index = add i32 %id, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000311 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 500, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000312 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
313 ret void
314}
315
Matt Arsenault9babdf42016-06-22 20:15:28 +0000316; When the block is split to insert the loop, make sure any other
317; places that need to be expanded in the same block are also handled.
318
Matt Arsenault93401f42016-10-07 03:55:04 +0000319; GCN-LABEL: {{^}}extract_vgpr_offset_multiple_in_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000320
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000321; FIXME: Why is vector copied in between?
322
Matt Arsenault93401f42016-10-07 03:55:04 +0000323; GCN-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
324; GCN-DAG: s_mov_b32 [[S_ELT1:s[0-9]+]], 9
325; GCN-DAG: s_mov_b32 [[S_ELT0:s[0-9]+]], 7
326; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], [[S_ELT0]]
327; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], [[S_ELT1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000328
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000329; IDXMODE: s_set_gpr_idx_on 0, src0
330
Matt Arsenault93401f42016-10-07 03:55:04 +0000331; GCN: s_mov_b64 [[MASK:s\[[0-9]+:[0-9]+\]]], exec
332; GCN: s_waitcnt vmcnt(0)
Matt Arsenault9babdf42016-06-22 20:15:28 +0000333
Matt Arsenault93401f42016-10-07 03:55:04 +0000334; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
335; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
336; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000337
338; MOVREL: s_mov_b32 m0, [[READLANE]]
339; MOVREL: s_and_saveexec_b64 vcc, vcc
340; MOVREL: v_movrels_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
341
342; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
343; IDXMODE: s_and_saveexec_b64 vcc, vcc
344; IDXMODE: v_mov_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
345
Matt Arsenault93401f42016-10-07 03:55:04 +0000346; GCN-NEXT: s_xor_b64 exec, exec, vcc
347; GCN-NEXT: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000348
349; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000350; GCN: s_mov_b64 exec, [[MASK]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000351; IDXMODE: s_set_gpr_idx_off
352
Matt Arsenault93401f42016-10-07 03:55:04 +0000353; GCN: v_mov_b32_e32 [[VEC_ELT1_2:v[0-9]+]], [[S_ELT1]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000354
355; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000356; GCN: s_mov_b64 [[MASK2:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000357
Matt Arsenault93401f42016-10-07 03:55:04 +0000358; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
359; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
360; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000361
362; MOVREL: s_mov_b32 m0, [[READLANE]]
363; MOVREL: s_and_saveexec_b64 vcc, vcc
364; MOVREL-NEXT: v_movrels_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
365
366; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
367; IDXMODE: s_and_saveexec_b64 vcc, vcc
368; IDXMODE-NEXT: v_mov_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
369
Matt Arsenault93401f42016-10-07 03:55:04 +0000370; GCN-NEXT: s_xor_b64 exec, exec, vcc
371; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000372
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000373; IDXMODE: s_set_gpr_idx_off
374
Matt Arsenault93401f42016-10-07 03:55:04 +0000375; GCN: buffer_store_dword [[MOVREL0]]
376; GCN: buffer_store_dword [[MOVREL1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000377define void @extract_vgpr_offset_multiple_in_block(i32 addrspace(1)* %out0, i32 addrspace(1)* %out1, i32 addrspace(1)* %in) #0 {
378entry:
379 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
380 %id.ext = zext i32 %id to i64
381 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
382 %idx0 = load volatile i32, i32 addrspace(1)* %gep
383 %idx1 = add i32 %idx0, 1
384 %val0 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000385 %live.out.reg = call i32 asm sideeffect "s_mov_b32 $0, 17", "={SGPR4}" ()
Matt Arsenault9babdf42016-06-22 20:15:28 +0000386 %val1 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx1
387 store volatile i32 %val0, i32 addrspace(1)* %out0
388 store volatile i32 %val1, i32 addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000389 %cmp = icmp eq i32 %id, 0
390 br i1 %cmp, label %bb1, label %bb2
391
392bb1:
393 store volatile i32 %live.out.reg, i32 addrspace(1)* undef
394 br label %bb2
395
396bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000397 ret void
398}
399
Matt Arsenault93401f42016-10-07 03:55:04 +0000400; GCN-LABEL: {{^}}insert_vgpr_offset_multiple_in_block:
401; GCN-DAG: s_load_dwordx4 s{{\[}}[[S_ELT0:[0-9]+]]:[[S_ELT3:[0-9]+]]{{\]}}
402; GCN-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
403; GCN-DAG: v_mov_b32 [[INS0:v[0-9]+]], 62
Matt Arsenault9babdf42016-06-22 20:15:28 +0000404
Matt Arsenault93401f42016-10-07 03:55:04 +0000405; GCN-DAG: v_mov_b32_e32 v[[VEC_ELT3:[0-9]+]], s[[S_ELT3]]
406; GCN: v_mov_b32_e32 v[[VEC_ELT2:[0-9]+]], s{{[0-9]+}}
407; GCN: v_mov_b32_e32 v[[VEC_ELT1:[0-9]+]], s{{[0-9]+}}
408; GCN: v_mov_b32_e32 v[[VEC_ELT0:[0-9]+]], s[[S_ELT0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000409
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000410; IDXMODE: s_set_gpr_idx_on 0, dst
411
Matt Arsenault93401f42016-10-07 03:55:04 +0000412; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
413; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
414; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000415
416; MOVREL: s_mov_b32 m0, [[READLANE]]
417; MOVREL: s_and_saveexec_b64 vcc, vcc
418; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT0]], [[INS0]]
419
420; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
421; IDXMODE: s_and_saveexec_b64 vcc, vcc
422; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT0]], [[INS0]]
423
Matt Arsenault93401f42016-10-07 03:55:04 +0000424; GCN-NEXT: s_xor_b64 exec, exec, vcc
425; GCN: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000426
427; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000428; GCN: s_mov_b64 exec, [[MASK:s\[[0-9]+:[0-9]+\]]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000429; IDXMODE: s_set_gpr_idx_off
430
431; IDXMODE: s_set_gpr_idx_on 0, dst
Matt Arsenault93401f42016-10-07 03:55:04 +0000432; GCN: s_mov_b64 [[MASK]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000433
Matt Arsenault93401f42016-10-07 03:55:04 +0000434; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
435; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
436; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000437
438; MOVREL: s_mov_b32 m0, [[READLANE]]
439; MOVREL: s_and_saveexec_b64 vcc, vcc
440; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT1]], 63
441
442; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
443; IDXMODE: s_and_saveexec_b64 vcc, vcc
444; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT1]], 63
445
Matt Arsenault93401f42016-10-07 03:55:04 +0000446; GCN-NEXT: s_xor_b64 exec, exec, vcc
447; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000448
Matt Arsenault93401f42016-10-07 03:55:04 +0000449; GCN: buffer_store_dwordx4 v{{\[}}[[VEC_ELT0]]:
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000450
Matt Arsenault93401f42016-10-07 03:55:04 +0000451; GCN: buffer_store_dword [[INS0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000452define void @insert_vgpr_offset_multiple_in_block(<4 x i32> addrspace(1)* %out0, <4 x i32> addrspace(1)* %out1, i32 addrspace(1)* %in, <4 x i32> %vec0) #0 {
453entry:
454 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
455 %id.ext = zext i32 %id to i64
456 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
457 %idx0 = load volatile i32, i32 addrspace(1)* %gep
458 %idx1 = add i32 %idx0, 1
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000459 %live.out.val = call i32 asm sideeffect "v_mov_b32 $0, 62", "=v"()
460 %vec1 = insertelement <4 x i32> %vec0, i32 %live.out.val, i32 %idx0
Matt Arsenault9babdf42016-06-22 20:15:28 +0000461 %vec2 = insertelement <4 x i32> %vec1, i32 63, i32 %idx1
462 store volatile <4 x i32> %vec2, <4 x i32> addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000463 %cmp = icmp eq i32 %id, 0
464 br i1 %cmp, label %bb1, label %bb2
465
466bb1:
467 store volatile i32 %live.out.val, i32 addrspace(1)* undef
468 br label %bb2
469
470bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000471 ret void
472}
473
Matt Arsenault93401f42016-10-07 03:55:04 +0000474; GCN-LABEL: {{^}}extract_adjacent_blocks:
475; GCN: s_load_dword [[ARG:s[0-9]+]]
476; GCN: s_cmp_lg_u32
477; GCN: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000478
Matt Arsenault93401f42016-10-07 03:55:04 +0000479; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000480; MOVREL: s_mov_b32 m0,
481; MOVREL: v_movrels_b32_e32
482
483; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, src0
484; IDXMODE: v_mov_b32_e32
485; IDXMODE: s_set_gpr_idx_off
486
Matt Arsenault93401f42016-10-07 03:55:04 +0000487; GCN: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000488
Matt Arsenault93401f42016-10-07 03:55:04 +0000489; GCN: [[BB4]]:
490; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000491; MOVREL: s_mov_b32 m0,
492; MOVREL: v_movrels_b32_e32
493
494; IDXMODE: s_set_gpr_idx_on
495; IDXMODE: v_mov_b32_e32
496; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000497
Matt Arsenault93401f42016-10-07 03:55:04 +0000498; GCN: [[ENDBB]]:
499; GCN: buffer_store_dword
500; GCN: s_endpgm
Matt Arsenault9babdf42016-06-22 20:15:28 +0000501define void @extract_adjacent_blocks(i32 %arg) #0 {
502bb:
503 %tmp = icmp eq i32 %arg, 0
504 br i1 %tmp, label %bb1, label %bb4
505
506bb1:
507 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
508 %tmp3 = extractelement <4 x float> %tmp2, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000509 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp2) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000510 br label %bb7
511
512bb4:
513 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
514 %tmp6 = extractelement <4 x float> %tmp5, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000515 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp5) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000516 br label %bb7
517
518bb7:
519 %tmp8 = phi float [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
520 store volatile float %tmp8, float addrspace(1)* undef
521 ret void
522}
523
Matt Arsenault93401f42016-10-07 03:55:04 +0000524; GCN-LABEL: {{^}}insert_adjacent_blocks:
525; GCN: s_load_dword [[ARG:s[0-9]+]]
526; GCN: s_cmp_lg_u32
527; GCN: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000528
Matt Arsenault93401f42016-10-07 03:55:04 +0000529; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000530; MOVREL: s_mov_b32 m0,
531; MOVREL: v_movreld_b32_e32
532
533; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, dst
534; IDXMODE: v_mov_b32_e32
535; IDXMODE: s_set_gpr_idx_off
536
Matt Arsenault93401f42016-10-07 03:55:04 +0000537; GCN: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000538
Matt Arsenault93401f42016-10-07 03:55:04 +0000539; GCN: [[BB4]]:
540; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000541; MOVREL: s_mov_b32 m0,
542; MOVREL: v_movreld_b32_e32
543
544; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, dst
545; IDXMODE: v_mov_b32_e32
546; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000547
Matt Arsenault93401f42016-10-07 03:55:04 +0000548; GCN: [[ENDBB]]:
549; GCN: buffer_store_dword
550; GCN: s_endpgm
Matt Arsenault9babdf42016-06-22 20:15:28 +0000551define void @insert_adjacent_blocks(i32 %arg, float %val0) #0 {
552bb:
553 %tmp = icmp eq i32 %arg, 0
554 br i1 %tmp, label %bb1, label %bb4
555
556bb1: ; preds = %bb
557 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
558 %tmp3 = insertelement <4 x float> %tmp2, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000559 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp3) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000560 br label %bb7
561
562bb4: ; preds = %bb
563 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
564 %tmp6 = insertelement <4 x float> %tmp5, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000565 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp6) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000566 br label %bb7
567
568bb7: ; preds = %bb4, %bb1
569 %tmp8 = phi <4 x float> [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
570 store volatile <4 x float> %tmp8, <4 x float> addrspace(1)* undef
571 ret void
572}
573
574; FIXME: Should be able to fold zero input to movreld to inline imm?
575
Matt Arsenault93401f42016-10-07 03:55:04 +0000576; GCN-LABEL: {{^}}multi_same_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000577
Matt Arsenault93401f42016-10-07 03:55:04 +0000578; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT0:[0-9]+]], 0x41880000
579; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41900000
580; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT2:[0-9]+]], 0x41980000
581; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a00000
582; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a80000
583; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b00000
584; GCN-DAG: s_load_dword [[ARG:s[0-9]+]]
Matthias Braun325cd2c2016-11-11 01:34:21 +0000585; IDXMODE-DAG: s_add_i32 [[ARG_ADD:s[0-9]+]], [[ARG]], -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000586
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000587; MOVREL-DAG: s_add_i32 m0, [[ARG]], -16
588; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT0]], 4.0
Matt Arsenault93401f42016-10-07 03:55:04 +0000589; GCN-NOT: m0
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000590
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000591; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
592; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT0]], 4.0
593; IDXMODE: s_set_gpr_idx_off
594
Matt Arsenault93401f42016-10-07 03:55:04 +0000595; GCN: v_mov_b32_e32 v[[VEC0_ELT2]], 0x4188cccd
596; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4190cccd
597; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4198cccd
598; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a0cccd
599; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a8cccd
600; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b0cccd
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000601
602; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT2]], -4.0
603
604; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
605; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT2]], -4.0
606; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000607
Matt Arsenault93401f42016-10-07 03:55:04 +0000608; GCN: s_mov_b32 m0, -1
609; GCN: ds_write_b32
610; GCN: ds_write_b32
611; GCN: s_endpgm
Matt Arsenault9babdf42016-06-22 20:15:28 +0000612define void @multi_same_block(i32 %arg) #0 {
613bb:
614 %tmp1 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000615 %tmp2 = insertelement <6 x float> <float 1.700000e+01, float 1.800000e+01, float 1.900000e+01, float 2.000000e+01, float 2.100000e+01, float 2.200000e+01>, float 4.000000e+00, i32 %tmp1
Matt Arsenault9babdf42016-06-22 20:15:28 +0000616 %tmp3 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000617 %tmp4 = insertelement <6 x float> <float 0x40311999A0000000, float 0x40321999A0000000, float 0x40331999A0000000, float 0x40341999A0000000, float 0x40351999A0000000, float 0x40361999A0000000>, float -4.0, i32 %tmp3
Matt Arsenault9babdf42016-06-22 20:15:28 +0000618 %tmp5 = bitcast <6 x float> %tmp2 to <6 x i32>
619 %tmp6 = extractelement <6 x i32> %tmp5, i32 1
620 %tmp7 = bitcast <6 x float> %tmp4 to <6 x i32>
621 %tmp8 = extractelement <6 x i32> %tmp7, i32 5
622 store volatile i32 %tmp6, i32 addrspace(3)* undef, align 4
623 store volatile i32 %tmp8, i32 addrspace(3)* undef, align 4
624 ret void
625}
626
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000627; offset puts outside of superegister bounaries, so clamp to 1st element.
Matt Arsenault93401f42016-10-07 03:55:04 +0000628; GCN-LABEL: {{^}}extract_largest_inbounds_offset:
629; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
630; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000631; MOVREL: s_mov_b32 m0, [[IDX]]
632; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
633
634; IDXMODE: s_set_gpr_idx_on [[IDX]], src0
635; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
636; IDXMODE: s_set_gpr_idx_off
637
Matt Arsenault93401f42016-10-07 03:55:04 +0000638; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000639define void @extract_largest_inbounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
640entry:
641 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
642 %offset = add i32 %idx, 3
643 %value = extractelement <4 x i32> %ld, i32 %offset
644 store i32 %value, i32 addrspace(1)* %out
645 ret void
646}
647
Matt Arsenault93401f42016-10-07 03:55:04 +0000648; GCN-LABEL: {{^}}extract_out_of_bounds_offset:
649; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
650; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000651; MOVREL: s_add_i32 m0, [[IDX]], 4
652; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
653
654; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[IDX]], 4
655; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], src0
656; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
657; IDXMODE: s_set_gpr_idx_off
658
Matt Arsenault93401f42016-10-07 03:55:04 +0000659; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000660define void @extract_out_of_bounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
661entry:
662 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
663 %offset = add i32 %idx, 4
664 %value = extractelement <4 x i32> %ld, i32 %offset
665 store i32 %value, i32 addrspace(1)* %out
666 ret void
667}
668
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000669; Test that the or is folded into the base address register instead of
670; added to m0
671
Matt Arsenault93401f42016-10-07 03:55:04 +0000672; GCN-LABEL: {{^}}extractelement_v4i32_or_index:
673; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
674; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
675; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000676
677; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
678; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
679
680; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], src0
681; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
682; IDXMODE: s_set_gpr_idx_off
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000683define void @extractelement_v4i32_or_index(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx.in) {
684entry:
685 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
686 %idx.shl = shl i32 %idx.in, 2
687 %idx = or i32 %idx.shl, 1
688 %value = extractelement <4 x i32> %ld, i32 %idx
689 store i32 %value, i32 addrspace(1)* %out
690 ret void
691}
692
Matt Arsenault93401f42016-10-07 03:55:04 +0000693; GCN-LABEL: {{^}}insertelement_v4f32_or_index:
694; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
695; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
696; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000697
698; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
699; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
700
701; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], dst
702; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
703; IDXMODE: s_set_gpr_idx_off
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000704define void @insertelement_v4f32_or_index(<4 x float> addrspace(1)* %out, <4 x float> %a, i32 %idx.in) nounwind {
705 %idx.shl = shl i32 %idx.in, 2
706 %idx = or i32 %idx.shl, 1
707 %vecins = insertelement <4 x float> %a, float 5.000000e+00, i32 %idx
708 store <4 x float> %vecins, <4 x float> addrspace(1)* %out, align 16
709 ret void
710}
711
Matt Arsenault93401f42016-10-07 03:55:04 +0000712; GCN-LABEL: {{^}}broken_phi_bb:
713; GCN: v_mov_b32_e32 [[PHIREG:v[0-9]+]], 8
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000714
Matt Arsenault93401f42016-10-07 03:55:04 +0000715; GCN: s_branch [[BB2:BB[0-9]+_[0-9]+]]
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000716
Matt Arsenault93401f42016-10-07 03:55:04 +0000717; GCN: {{^BB[0-9]+_[0-9]+}}:
718; GCN: s_mov_b64 exec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000719; IDXMODE: s_set_gpr_idx_off
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000720
Matt Arsenault93401f42016-10-07 03:55:04 +0000721; GCN: [[BB2]]:
722; GCN: v_cmp_le_i32_e32 vcc, s{{[0-9]+}}, [[PHIREG]]
723; GCN: buffer_load_dword
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000724
Matt Arsenault93401f42016-10-07 03:55:04 +0000725; GCN: [[REGLOOP:BB[0-9]+_[0-9]+]]:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000726; MOVREL: v_movreld_b32_e32
727
728; IDXMODE: s_set_gpr_idx_idx
729; IDXMODE: v_mov_b32_e32
Matt Arsenault93401f42016-10-07 03:55:04 +0000730; GCN: s_cbranch_execnz [[REGLOOP]]
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000731define void @broken_phi_bb(i32 %arg, i32 %arg1) #0 {
732bb:
733 br label %bb2
734
735bb2: ; preds = %bb4, %bb
736 %tmp = phi i32 [ 8, %bb ], [ %tmp7, %bb4 ]
737 %tmp3 = icmp slt i32 %tmp, %arg
738 br i1 %tmp3, label %bb4, label %bb8
739
740bb4: ; preds = %bb2
741 %vgpr = load volatile i32, i32 addrspace(1)* undef
742 %tmp5 = insertelement <8 x i32> undef, i32 undef, i32 %vgpr
743 %tmp6 = insertelement <8 x i32> %tmp5, i32 %arg1, i32 %vgpr
744 %tmp7 = extractelement <8 x i32> %tmp6, i32 0
745 br label %bb2
746
747bb8: ; preds = %bb2
748 ret void
749}
750
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000751declare i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000752declare void @llvm.amdgcn.s.barrier() #2
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000753
Matt Arsenault9babdf42016-06-22 20:15:28 +0000754attributes #0 = { nounwind }
Tom Stellard8b0182a2015-04-23 20:32:01 +0000755attributes #1 = { nounwind readnone }
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000756attributes #2 = { nounwind convergent }