blob: 2f172340c4e51bafdd1ad2c43702aa4995d7b974 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===- HexagonInstrInfo.h - Hexagon Instruction Information -----*- C++ -*-===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_HEXAGON_HEXAGONINSTRINFO_H
15#define LLVM_LIB_TARGET_HEXAGON_HEXAGONINSTRINFO_H
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016
Brendon Cahoon6f358372012-02-08 18:25:47 +000017#include "MCTargetDesc/HexagonBaseInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000018#include "llvm/ADT/ArrayRef.h"
19#include "llvm/ADT/SmallVector.h"
20#include "llvm/CodeGen/MachineBasicBlock.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/CodeGen/MachineValueType.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000022#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000023#include "llvm/Target/TargetInstrInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000024#include <cstdint>
25#include <vector>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026
27#define GET_INSTRINFO_HEADER
28#include "HexagonGenInstrInfo.inc"
29
30namespace llvm {
31
Eric Christopher234a1ec2015-03-12 06:07:16 +000032class HexagonSubtarget;
Eugene Zelenko3b873362017-09-28 22:27:31 +000033class MachineBranchProbabilityInfo;
34class MachineFunction;
35class MachineInstr;
36class MachineOperand;
37class TargetRegisterInfo;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000038
Tony Linthicum1213a7a2011-12-12 21:14:40 +000039class HexagonInstrInfo : public HexagonGenInstrInfo {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +000040 const HexagonSubtarget &Subtarget;
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000041 virtual void anchor();
42
Tony Linthicum1213a7a2011-12-12 21:14:40 +000043public:
44 explicit HexagonInstrInfo(HexagonSubtarget &ST);
45
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000046 /// TargetInstrInfo overrides.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000047
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000048 /// If the specified machine instruction is a direct
Tony Linthicum1213a7a2011-12-12 21:14:40 +000049 /// load from a stack slot, return the virtual or physical register number of
50 /// the destination along with the FrameIndex of the loaded stack slot. If
51 /// not, return 0. This predicate must return 0 if the instruction has
52 /// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000053 unsigned isLoadFromStackSlot(const MachineInstr &MI,
Craig Topper906c2cd2014-04-29 07:58:16 +000054 int &FrameIndex) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000055
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000056 /// If the specified machine instruction is a direct
Tony Linthicum1213a7a2011-12-12 21:14:40 +000057 /// store to a stack slot, return the virtual or physical register number of
58 /// the source reg along with the FrameIndex of the loaded stack slot. If
59 /// not, return 0. This predicate must return 0 if the instruction has
60 /// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000061 unsigned isStoreToStackSlot(const MachineInstr &MI,
Craig Topper906c2cd2014-04-29 07:58:16 +000062 int &FrameIndex) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000064 /// Analyze the branching code at the end of MBB, returning
65 /// true if it cannot be understood (e.g. it's a switch dispatch or isn't
66 /// implemented for a target). Upon success, this returns false and returns
67 /// with the following information in various cases:
68 ///
69 /// 1. If this block ends with no branches (it just falls through to its succ)
70 /// just return false, leaving TBB/FBB null.
71 /// 2. If this block ends with only an unconditional branch, it sets TBB to be
72 /// the destination block.
73 /// 3. If this block ends with a conditional branch and it falls through to a
74 /// successor block, it sets TBB to be the branch destination block and a
75 /// list of operands that evaluate the condition. These operands can be
76 /// passed to other TargetInstrInfo methods to create new branches.
77 /// 4. If this block ends with a conditional branch followed by an
78 /// unconditional branch, it returns the 'true' destination in TBB, the
79 /// 'false' destination in FBB, and a list of operands that evaluate the
80 /// condition. These operands can be passed to other TargetInstrInfo
81 /// methods to create new branches.
82 ///
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +000083 /// Note that removeBranch and insertBranch must be implemented to support
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000084 /// cases where this method returns success.
85 ///
86 /// If AllowModify is true, then this routine is allowed to modify the basic
87 /// block (e.g. delete instructions after the unconditional branch).
Jacques Pienaar71c30a12016-07-15 14:41:04 +000088 bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
89 MachineBasicBlock *&FBB,
90 SmallVectorImpl<MachineOperand> &Cond,
91 bool AllowModify) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000092
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000093 /// Remove the branching code at the end of the specific MBB.
94 /// This is only invoked in cases where AnalyzeBranch returns success. It
95 /// returns the number of instructions that were removed.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +000096 unsigned removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +000097 int *BytesRemoved = nullptr) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000098
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000099 /// Insert branch code into the end of the specified MachineBasicBlock.
100 /// The operands to this method are the same as those
101 /// returned by AnalyzeBranch. This is only invoked in cases where
102 /// AnalyzeBranch returns success. It returns the number of instructions
103 /// inserted.
104 ///
105 /// It is also invoked by tail merging to add unconditional branches in
106 /// cases where AnalyzeBranch doesn't apply because there was no original
107 /// branch to analyze. At least this much must be implemented, else tail
108 /// merging needs to be disabled.
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000109 unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000110 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000111 const DebugLoc &DL,
112 int *BytesAdded = nullptr) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000113
Brendon Cahoon254f8892016-07-29 16:44:44 +0000114 /// Analyze the loop code, return true if it cannot be understood. Upon
115 /// success, this function returns false and returns information about the
116 /// induction variable and compare instruction used at the end.
117 bool analyzeLoop(MachineLoop &L, MachineInstr *&IndVarInst,
118 MachineInstr *&CmpInst) const override;
119
120 /// Generate code to reduce the loop iteration by one and check if the loop is
121 /// finished. Return the value/register of the the new loop count. We need
122 /// this function when peeling off one or more iterations of a loop. This
123 /// function assumes the nth iteration is peeled first.
124 unsigned reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000125 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000126 SmallVectorImpl<MachineOperand> &Cond,
127 SmallVectorImpl<MachineInstr *> &PrevInsts,
128 unsigned Iter, unsigned MaxIter) const override;
129
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000130 /// Return true if it's profitable to predicate
131 /// instructions with accumulated instruction latency of "NumCycles"
132 /// of the specified basic block, where the probability of the instructions
133 /// being executed is given by Probability, and Confidence is a measure
134 /// of our confidence that it will be properly predicted.
135 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles,
136 unsigned ExtraPredCycles,
137 BranchProbability Probability) const override;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000138
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000139 /// Second variant of isProfitableToIfCvt. This one
140 /// checks for the case where two basic blocks from true and false path
141 /// of a if-then-else (diamond) are predicated on mutally exclusive
142 /// predicates, where the probability of the true path being taken is given
143 /// by Probability, and Confidence is a measure of our confidence that it
144 /// will be properly predicted.
145 bool isProfitableToIfCvt(MachineBasicBlock &TMBB,
146 unsigned NumTCycles, unsigned ExtraTCycles,
147 MachineBasicBlock &FMBB,
148 unsigned NumFCycles, unsigned ExtraFCycles,
149 BranchProbability Probability) const override;
150
151 /// Return true if it's profitable for if-converter to duplicate instructions
152 /// of specified accumulated instruction latencies in the specified MBB to
153 /// enable if-conversion.
154 /// The probability of the instructions being executed is given by
155 /// Probability, and Confidence is a measure of our confidence that it
156 /// will be properly predicted.
157 bool isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCycles,
158 BranchProbability Probability) const override;
159
160 /// Emit instructions to copy a pair of physical registers.
161 ///
162 /// This function should support copies within any legal register class as
163 /// well as any cross-class copies created during instruction selection.
164 ///
165 /// The source and destination registers may overlap, which may require a
166 /// careful implementation when multiple copy instructions are required for
167 /// large registers. See for example the ARM target.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000168 void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
169 const DebugLoc &DL, unsigned DestReg, unsigned SrcReg,
Craig Topper906c2cd2014-04-29 07:58:16 +0000170 bool KillSrc) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000171
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000172 /// Store the specified register of the given register class to the specified
173 /// stack frame index. The store instruction is to be added to the given
174 /// machine basic block before the specified machine instruction. If isKill
175 /// is true, the register operand is the last use and must be marked kill.
Craig Topper906c2cd2014-04-29 07:58:16 +0000176 void storeRegToStackSlot(MachineBasicBlock &MBB,
177 MachineBasicBlock::iterator MBBI,
178 unsigned SrcReg, bool isKill, int FrameIndex,
179 const TargetRegisterClass *RC,
180 const TargetRegisterInfo *TRI) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000181
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000182 /// Load the specified register of the given register class from the specified
183 /// stack frame index. The load instruction is to be added to the given
184 /// machine basic block before the specified machine instruction.
Craig Topper906c2cd2014-04-29 07:58:16 +0000185 void loadRegFromStackSlot(MachineBasicBlock &MBB,
186 MachineBasicBlock::iterator MBBI,
187 unsigned DestReg, int FrameIndex,
188 const TargetRegisterClass *RC,
189 const TargetRegisterInfo *TRI) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000190
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000191 /// This function is called for all pseudo instructions
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000192 /// that remain after register allocation. Many pseudo instructions are
193 /// created to help register allocation. This is the place to convert them
194 /// into real instructions. The target can edit MI in place, or it can insert
195 /// new instructions and erase MI. The function should return true if
196 /// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000197 bool expandPostRAPseudo(MachineInstr &MI) const override;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000198
Brendon Cahoon254f8892016-07-29 16:44:44 +0000199 /// \brief Get the base register and byte offset of a load/store instr.
200 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
201 int64_t &Offset,
202 const TargetRegisterInfo *TRI) const override;
203
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000204 /// Reverses the branch condition of the specified condition list,
205 /// returning false on success and true if it cannot be reversed.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000206 bool reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000207 const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000208
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000209 /// Insert a noop into the instruction stream at the specified point.
210 void insertNoop(MachineBasicBlock &MBB,
211 MachineBasicBlock::iterator MI) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000212
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000213 /// Returns true if the instruction is already predicated.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000214 bool isPredicated(const MachineInstr &MI) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000215
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000216 /// Return true for post-incremented instructions.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000217 bool isPostIncrement(const MachineInstr &MI) const override;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000218
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000219 /// Convert the instruction into a predicated instruction.
220 /// It returns true if the operation was successful.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000221 bool PredicateInstruction(MachineInstr &MI,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000222 ArrayRef<MachineOperand> Cond) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000223
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000224 /// Returns true if the first specified predicate
225 /// subsumes the second, e.g. GE subsumes GT.
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000226 bool SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
227 ArrayRef<MachineOperand> Pred2) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000228
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000229 /// If the specified instruction defines any predicate
230 /// or condition code register(s) used for predication, returns true as well
231 /// as the definition predicate(s) by reference.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000232 bool DefinesPredicate(MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000233 std::vector<MachineOperand> &Pred) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000234
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000235 /// Return true if the specified instruction can be predicated.
236 /// By default, this returns true for every instruction with a
237 /// PredicateOperand.
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000238 bool isPredicable(const MachineInstr &MI) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000239
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000240 /// Test if the given instruction should be considered a scheduling boundary.
241 /// This primarily includes labels and terminators.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 bool isSchedulingBoundary(const MachineInstr &MI,
Craig Topper906c2cd2014-04-29 07:58:16 +0000243 const MachineBasicBlock *MBB,
244 const MachineFunction &MF) const override;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000245
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000246 /// Measure the specified inline asm to determine an approximation of its
247 /// length.
248 unsigned getInlineAsmLength(const char *Str,
249 const MCAsmInfo &MAI) const override;
250
251 /// Allocate and return a hazard recognizer to use for this target when
252 /// scheduling the machine instructions after register allocation.
253 ScheduleHazardRecognizer*
Eugene Zelenko3b873362017-09-28 22:27:31 +0000254 CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000255 const ScheduleDAG *DAG) const override;
256
257 /// For a comparison instruction, return the source registers
258 /// in SrcReg and SrcReg2 if having two register operands, and the value it
259 /// compares against in CmpValue. Return true if the comparison instruction
260 /// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000261 bool analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
262 unsigned &SrcReg2, int &Mask, int &Value) const override;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000263
264 /// Compute the instruction latency of a given instruction.
265 /// If the instruction has higher cost when predicated, it's returned via
266 /// PredCost.
267 unsigned getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000268 const MachineInstr &MI,
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000269 unsigned *PredCost = nullptr) const override;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000270
271 /// Create machine specific model for scheduling.
272 DFAPacketizer *
273 CreateTargetScheduleState(const TargetSubtargetInfo &STI) const override;
274
275 // Sometimes, it is possible for the target
276 // to tell, even without aliasing information, that two MIs access different
277 // memory addresses. This function returns true if two MIs access different
278 // memory addresses and false otherwise.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000279 bool
280 areMemAccessesTriviallyDisjoint(MachineInstr &MIa, MachineInstr &MIb,
281 AliasAnalysis *AA = nullptr) const override;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000282
Brendon Cahoon254f8892016-07-29 16:44:44 +0000283 /// For instructions with a base and offset, return the position of the
284 /// base register and offset operands.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000285 bool getBaseAndOffsetPosition(const MachineInstr &MI, unsigned &BasePos,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000286 unsigned &OffsetPos) const override;
287
288 /// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000289 bool getIncrementValue(const MachineInstr &MI, int &Value) const override;
Brendon Cahoon254f8892016-07-29 16:44:44 +0000290
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +0000291 /// getOperandLatency - Compute and return the use operand latency of a given
292 /// pair of def and use.
293 /// In most cases, the static scheduling itinerary was enough to determine the
294 /// operand latency. But it may not be possible for instructions with variable
295 /// number of defs / uses.
296 ///
297 /// This is a raw interface to the itinerary that may be directly overriden by
298 /// a target. Use computeOperandLatency to get the best estimate of latency.
299 int getOperandLatency(const InstrItineraryData *ItinData,
300 const MachineInstr &DefMI, unsigned DefIdx,
301 const MachineInstr &UseMI,
302 unsigned UseIdx) const override;
303
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +0000304 /// Decompose the machine operand's target flags into two values - the direct
305 /// target flag value and any of bit flags that are applied.
306 std::pair<unsigned, unsigned>
307 decomposeMachineOperandsTargetFlags(unsigned TF) const override;
308
309 /// Return an array that contains the direct target flag values and their
310 /// names.
311 ///
312 /// MIR Serialization is able to serialize only the target flags that are
313 /// defined by this method.
314 ArrayRef<std::pair<unsigned, const char *>>
315 getSerializableDirectMachineOperandTargetFlags() const override;
316
317 /// Return an array that contains the bitmask target flag values and their
318 /// names.
319 ///
320 /// MIR Serialization is able to serialize only the target flags that are
321 /// defined by this method.
322 ArrayRef<std::pair<unsigned, const char *>>
323 getSerializableBitmaskMachineOperandTargetFlags() const override;
324
Dean Michael Berris6d6addb2016-09-01 01:58:24 +0000325 bool isTailCall(const MachineInstr &MI) const override;
326
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000327 /// HexagonInstrInfo specifics.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000328
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000329 unsigned createVR(MachineFunction* MF, MVT VT) const;
330
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000331 bool isAbsoluteSet(const MachineInstr &MI) const;
332 bool isAccumulator(const MachineInstr &MI) const;
333 bool isComplex(const MachineInstr &MI) const;
334 bool isCompoundBranchInstr(const MachineInstr &MI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000335 bool isConstExtended(const MachineInstr &MI) const;
336 bool isDeallocRet(const MachineInstr &MI) const;
337 bool isDependent(const MachineInstr &ProdMI,
338 const MachineInstr &ConsMI) const;
339 bool isDotCurInst(const MachineInstr &MI) const;
340 bool isDotNewInst(const MachineInstr &MI) const;
341 bool isDuplexPair(const MachineInstr &MIa, const MachineInstr &MIb) const;
342 bool isEarlySourceInstr(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000343 bool isEndLoopN(unsigned Opcode) const;
344 bool isExpr(unsigned OpType) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000345 bool isExtendable(const MachineInstr &MI) const;
346 bool isExtended(const MachineInstr &MI) const;
347 bool isFloat(const MachineInstr &MI) const;
348 bool isHVXMemWithAIndirect(const MachineInstr &I,
349 const MachineInstr &J) const;
350 bool isIndirectCall(const MachineInstr &MI) const;
351 bool isIndirectL4Return(const MachineInstr &MI) const;
352 bool isJumpR(const MachineInstr &MI) const;
353 bool isJumpWithinBranchRange(const MachineInstr &MI, unsigned offset) const;
354 bool isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
355 const MachineInstr &ESMI) const;
356 bool isLateResultInstr(const MachineInstr &MI) const;
357 bool isLateSourceInstr(const MachineInstr &MI) const;
358 bool isLoopN(const MachineInstr &MI) const;
359 bool isMemOp(const MachineInstr &MI) const;
360 bool isNewValue(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000361 bool isNewValue(unsigned Opcode) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000362 bool isNewValueInst(const MachineInstr &MI) const;
363 bool isNewValueJump(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000364 bool isNewValueJump(unsigned Opcode) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000365 bool isNewValueStore(const MachineInstr &MI) const;
Jyotsna Verma300f0b92013-05-10 20:27:34 +0000366 bool isNewValueStore(unsigned Opcode) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000367 bool isOperandExtended(const MachineInstr &MI, unsigned OperandNum) const;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000368 bool isPredicatedNew(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000369 bool isPredicatedNew(unsigned Opcode) const;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000370 bool isPredicatedTrue(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000371 bool isPredicatedTrue(unsigned Opcode) const;
372 bool isPredicated(unsigned Opcode) const;
373 bool isPredicateLate(unsigned Opcode) const;
374 bool isPredictedTaken(unsigned Opcode) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000375 bool isSaveCalleeSavedRegsCall(const MachineInstr &MI) const;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000376 bool isSignExtendingLoad(const MachineInstr &MI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000377 bool isSolo(const MachineInstr &MI) const;
378 bool isSpillPredRegOp(const MachineInstr &MI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000379 bool isTC1(const MachineInstr &MI) const;
380 bool isTC2(const MachineInstr &MI) const;
381 bool isTC2Early(const MachineInstr &MI) const;
382 bool isTC4x(const MachineInstr &MI) const;
383 bool isToBeScheduledASAP(const MachineInstr &MI1,
384 const MachineInstr &MI2) const;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +0000385 bool isHVXVec(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000386 bool isValidAutoIncImm(const EVT VT, const int Offset) const;
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000387 bool isValidOffset(unsigned Opcode, int Offset,
388 const TargetRegisterInfo *TRI, bool Extend = true) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000389 bool isVecAcc(const MachineInstr &MI) const;
390 bool isVecALU(const MachineInstr &MI) const;
391 bool isVecUsableNextPacket(const MachineInstr &ProdMI,
392 const MachineInstr &ConsMI) const;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000393 bool isZeroExtendingLoad(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000394
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000395 bool addLatencyToSchedule(const MachineInstr &MI1,
396 const MachineInstr &MI2) const;
397 bool canExecuteInBundle(const MachineInstr &First,
398 const MachineInstr &Second) const;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +0000399 bool doesNotReturn(const MachineInstr &CallMI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000400 bool hasEHLabel(const MachineBasicBlock *B) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000401 bool hasNonExtEquivalent(const MachineInstr &MI) const;
402 bool hasPseudoInstrPair(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000403 bool hasUncondBranch(const MachineBasicBlock *B) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000404 bool mayBeCurLoad(const MachineInstr &MI) const;
405 bool mayBeNewStore(const MachineInstr &MI) const;
406 bool producesStall(const MachineInstr &ProdMI,
407 const MachineInstr &ConsMI) const;
408 bool producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000409 MachineBasicBlock::const_instr_iterator MII) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000410 bool predCanBeUsedAsDotNew(const MachineInstr &MI, unsigned PredReg) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000411 bool PredOpcodeHasJMP_c(unsigned Opcode) const;
412 bool predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const;
413
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000414 unsigned getAddrMode(const MachineInstr &MI) const;
415 unsigned getBaseAndOffset(const MachineInstr &MI, int &Offset,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000416 unsigned &AccessSize) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000417 SmallVector<MachineInstr*,2> getBranchingInstrs(MachineBasicBlock& MBB) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000418 unsigned getCExtOpNum(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000419 HexagonII::CompoundGroup
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000420 getCompoundCandidateGroup(const MachineInstr &MI) const;
421 unsigned getCompoundOpcode(const MachineInstr &GA,
422 const MachineInstr &GB) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000423 int getCondOpcode(int Opc, bool sense) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000424 int getDotCurOp(const MachineInstr &MI) const;
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +0000425 int getNonDotCurOp(const MachineInstr &MI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000426 int getDotNewOp(const MachineInstr &MI) const;
427 int getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000428 const MachineBranchProbabilityInfo *MBPI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000429 int getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000430 const MachineBranchProbabilityInfo *MBPI) const;
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +0000431 int getDotOldOp(const MachineInstr &MI) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000432 HexagonII::SubInstructionGroup getDuplexCandidateGroup(const MachineInstr &MI)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000433 const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000434 short getEquivalentHWInstr(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000435 MachineInstr *getFirstNonDbgInst(MachineBasicBlock *BB) const;
436 unsigned getInstrTimingClassLatency(const InstrItineraryData *ItinData,
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000437 const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000438 bool getInvertedPredSense(SmallVectorImpl<MachineOperand> &Cond) const;
439 unsigned getInvertedPredicatedOpcode(const int Opc) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000440 int getMaxValue(const MachineInstr &MI) const;
441 unsigned getMemAccessSize(const MachineInstr &MI) const;
442 int getMinValue(const MachineInstr &MI) const;
443 short getNonExtOpcode(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000444 bool getPredReg(ArrayRef<MachineOperand> Cond, unsigned &PredReg,
445 unsigned &PredRegPos, unsigned &PredRegFlags) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000446 short getPseudoInstrPair(const MachineInstr &MI) const;
447 short getRegForm(const MachineInstr &MI) const;
448 unsigned getSize(const MachineInstr &MI) const;
449 uint64_t getType(const MachineInstr &MI) const;
450 unsigned getUnits(const MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000451
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000452 /// getInstrTimingClassLatency - Compute the instruction latency of a given
453 /// instruction using Timing Class information, if available.
454 unsigned nonDbgBBSize(const MachineBasicBlock *BB) const;
455 unsigned nonDbgBundleSize(MachineBasicBlock::const_iterator BundleHead) const;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000456
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000457 void immediateExtend(MachineInstr &MI) const;
458 bool invertAndChangeJumpTarget(MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000459 MachineBasicBlock* NewTarget) const;
460 void genAllInsnTimingClasses(MachineFunction &MF) const;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000461 bool reversePredSense(MachineInstr &MI) const;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000462 unsigned reversePrediction(unsigned Opcode) const;
463 bool validateBranchCond(const ArrayRef<MachineOperand> &Cond) const;
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +0000464
465 // Addressing mode relations.
466 short changeAddrMode_abs_io(short Opc) const;
467 short changeAddrMode_io_abs(short Opc) const;
468 short changeAddrMode_io_rr(short Opc) const;
469 short changeAddrMode_rr_io(short Opc) const;
470 short changeAddrMode_rr_ur(short Opc) const;
471 short changeAddrMode_ur_rr(short Opc) const;
472
473 short changeAddrMode_abs_io(const MachineInstr &MI) const {
474 return changeAddrMode_abs_io(MI.getOpcode());
475 }
476 short changeAddrMode_io_abs(const MachineInstr &MI) const {
477 return changeAddrMode_io_abs(MI.getOpcode());
478 }
479 short changeAddrMode_io_rr(const MachineInstr &MI) const {
480 return changeAddrMode_io_rr(MI.getOpcode());
481 }
482 short changeAddrMode_rr_io(const MachineInstr &MI) const {
483 return changeAddrMode_rr_io(MI.getOpcode());
484 }
485 short changeAddrMode_rr_ur(const MachineInstr &MI) const {
486 return changeAddrMode_rr_ur(MI.getOpcode());
487 }
488 short changeAddrMode_ur_rr(const MachineInstr &MI) const {
489 return changeAddrMode_ur_rr(MI.getOpcode());
490 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000491};
492
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000493} // end namespace llvm
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000494
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000495#endif // LLVM_LIB_TARGET_HEXAGON_HEXAGONINSTRINFO_H