blob: cbd8f0a9c23a3bcd41e5d5afd9d0f9a1b02960e0 [file] [log] [blame]
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00001; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck %s
Changpeng Fang75f09682016-08-24 20:35:23 +00002
3declare i32 @llvm.amdgcn.readlane(i32, i32) #0
4
5; CHECK-LABEL: {{^}}test_readlane_sreg:
6; CHECK: v_readlane_b32 s{{[0-9]+}}, v{{[0-9]+}}, s{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +00007define amdgpu_kernel void @test_readlane_sreg(i32 addrspace(1)* %out, i32 %src0, i32 %src1) #1 {
Changpeng Fang75f09682016-08-24 20:35:23 +00008 %readlane = call i32 @llvm.amdgcn.readlane(i32 %src0, i32 %src1)
9 store i32 %readlane, i32 addrspace(1)* %out, align 4
10 ret void
11}
12
13; CHECK-LABEL: {{^}}test_readlane_imm_sreg:
14; CHECK: v_mov_b32_e32 [[VVAL:v[0-9]]], 32
15; CHECK: v_readlane_b32 s{{[0-9]+}}, [[VVAL]], s{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000016define amdgpu_kernel void @test_readlane_imm_sreg(i32 addrspace(1)* %out, i32 %src1) #1 {
Changpeng Fang75f09682016-08-24 20:35:23 +000017 %readlane = call i32 @llvm.amdgcn.readlane(i32 32, i32 %src1)
18 store i32 %readlane, i32 addrspace(1)* %out, align 4
19 ret void
20}
21
Nicolai Haehnle5dea6452017-04-24 17:17:36 +000022; CHECK-LABEL: {{^}}test_readlane_vregs:
23; CHECK: v_readfirstlane_b32 [[LANE:s[0-9]+]], v{{[0-9]+}}
24; CHECK: v_readlane_b32 s{{[0-9]+}}, v{{[0-9]+}}, [[LANE]]
25define amdgpu_kernel void @test_readlane_vregs(i32 addrspace(1)* %out, <2 x i32> addrspace(1)* %in) #1 {
26 %tid = call i32 @llvm.amdgcn.workitem.id.x()
27 %gep.in = getelementptr <2 x i32>, <2 x i32> addrspace(1)* %in, i32 %tid
28 %args = load <2 x i32>, <2 x i32> addrspace(1)* %gep.in
29 %value = extractelement <2 x i32> %args, i32 0
30 %lane = extractelement <2 x i32> %args, i32 1
31 %readlane = call i32 @llvm.amdgcn.readlane(i32 %value, i32 %lane)
32 store i32 %readlane, i32 addrspace(1)* %out, align 4
33 ret void
34}
35
Changpeng Fang75f09682016-08-24 20:35:23 +000036; TODO: m0 should be folded.
37; CHECK-LABEL: {{^}}test_readlane_m0_sreg:
38; CHECK: s_mov_b32 m0, -1
Marek Olsak79c05872016-11-25 17:37:09 +000039; CHECK: s_mov_b32 [[COPY_M0:s[0-9]+]], m0
40; CHECK: v_mov_b32_e32 [[VVAL:v[0-9]]], [[COPY_M0]]
Changpeng Fang75f09682016-08-24 20:35:23 +000041; CHECK: v_readlane_b32 s{{[0-9]+}}, [[VVAL]], s{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000042define amdgpu_kernel void @test_readlane_m0_sreg(i32 addrspace(1)* %out, i32 %src1) #1 {
Changpeng Fang75f09682016-08-24 20:35:23 +000043 %m0 = call i32 asm "s_mov_b32 m0, -1", "={M0}"()
44 %readlane = call i32 @llvm.amdgcn.readlane(i32 %m0, i32 %src1)
45 store i32 %readlane, i32 addrspace(1)* %out, align 4
46 ret void
47}
48
49; CHECK-LABEL: {{^}}test_readlane_imm:
50; CHECK: v_readlane_b32 s{{[0-9]+}}, v{{[0-9]+}}, 32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000051define amdgpu_kernel void @test_readlane_imm(i32 addrspace(1)* %out, i32 %src0) #1 {
Changpeng Fang75f09682016-08-24 20:35:23 +000052 %readlane = call i32 @llvm.amdgcn.readlane(i32 %src0, i32 32) #0
53 store i32 %readlane, i32 addrspace(1)* %out, align 4
54 ret void
55}
56
Nicolai Haehnle5dea6452017-04-24 17:17:36 +000057declare i32 @llvm.amdgcn.workitem.id.x() #2
58
Changpeng Fang75f09682016-08-24 20:35:23 +000059attributes #0 = { nounwind readnone convergent }
60attributes #1 = { nounwind }
Nicolai Haehnle5dea6452017-04-24 17:17:36 +000061attributes #2 = { nounwind readnone }