blob: c56b0ec143a99bb69636c5d3fb90da8976b019f5 [file] [log] [blame]
Dan Gohmanf90d3b02008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman60cb69e2008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanf90d3b02008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman60cb69e2008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/ScheduleDAGInstrs.h"
16#include "llvm/ADT/MapVector.h"
17#include "llvm/ADT/SmallPtrSet.h"
18#include "llvm/ADT/SmallSet.h"
Dan Gohman1ee0d412009-01-30 02:49:14 +000019#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmana4fcd242010-12-15 20:02:24 +000020#include "llvm/Analysis/ValueTracking.h"
Andrew Trick46cc9a42012-02-22 06:08:11 +000021#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohmandddc1ac2008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Trick6b104f82013-12-28 21:56:55 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000025#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohmandddc1ac2008-12-16 03:25:46 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman3aab10b2008-12-04 01:35:46 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trick88517f62012-06-06 19:47:35 +000028#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000029#include "llvm/CodeGen/ScheduleDFS.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Operator.h"
Andrew Trickda01ba32012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
Andrew Trick90f711d2012-10-15 18:02:27 +000033#include "llvm/Support/Format.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
38#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickc01b0042013-08-23 17:48:43 +000039#include <queue>
40
Dan Gohman60cb69e2008-11-19 23:18:57 +000041using namespace llvm;
42
Chandler Carruth1b9dde02014-04-22 02:02:50 +000043#define DEBUG_TYPE "misched"
44
Andrew Trickda01ba32012-05-15 18:59:41 +000045static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
46 cl::ZeroOrMore, cl::init(false),
Jonas Paulssonbf408bb2015-01-07 13:20:57 +000047 cl::desc("Enable use of AA during MI DAG construction"));
Andrew Trickda01ba32012-05-15 18:59:41 +000048
Hal Finkeldbebb522014-01-25 19:24:54 +000049static cl::opt<bool> UseTBAA("use-tbaa-in-sched-mi", cl::Hidden,
Jonas Paulssonbf408bb2015-01-07 13:20:57 +000050 cl::init(true), cl::desc("Enable use of TBAA during MI DAG construction"));
Hal Finkeldbebb522014-01-25 19:24:54 +000051
Dan Gohman619ef482009-01-15 19:20:50 +000052ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Alexey Samsonov8968e6d2014-08-20 19:36:05 +000053 const MachineLoopInfo *mli,
Eric Christopher2c635492015-01-27 07:54:39 +000054 bool IsPostRAFlag, bool RemoveKillFlags,
Andrew Trick46cc9a42012-02-22 06:08:11 +000055 LiveIntervals *lis)
Eric Christopher2c635492015-01-27 07:54:39 +000056 : ScheduleDAG(mf), MLI(mli), MFI(mf.getFrameInfo()), LIS(lis),
57 IsPostRA(IsPostRAFlag), RemoveKillFlags(RemoveKillFlags),
58 CanHandleTerminators(false), FirstDbgValue(nullptr) {
Andrew Trick46cc9a42012-02-22 06:08:11 +000059 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patele5feef02011-06-02 20:07:12 +000060 DbgValues.clear();
Andrew Trickdb42c6f2012-02-22 06:08:13 +000061 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trickda84e642012-02-21 04:51:23 +000062 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick9b635132012-09-18 18:20:00 +000063
Eric Christopher2c635492015-01-27 07:54:39 +000064 const TargetSubtargetInfo &ST = mf.getSubtarget();
Pete Cooper11759452014-09-02 17:43:54 +000065 SchedModel.init(ST.getSchedModel(), &ST, TII);
Evan Chengf0236e02009-10-18 19:58:47 +000066}
Dan Gohman60cb69e2008-11-19 23:18:57 +000067
Dan Gohman1ee0d412009-01-30 02:49:14 +000068/// getUnderlyingObjectFromInt - This is the function that does the work of
69/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
70static const Value *getUnderlyingObjectFromInt(const Value *V) {
71 do {
Dan Gohman58b0e712009-07-17 20:58:59 +000072 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman1ee0d412009-01-30 02:49:14 +000073 // If we find a ptrtoint, we can transfer control back to the
74 // regular getUnderlyingObjectFromInt.
Dan Gohman58b0e712009-07-17 20:58:59 +000075 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman1ee0d412009-01-30 02:49:14 +000076 return U->getOperand(0);
Andrew Trick0be19362012-11-28 03:42:49 +000077 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman1ee0d412009-01-30 02:49:14 +000078 // likely that the other operand will lead us to the base
79 // object. We don't have to worry about the case where the
Dan Gohman6c0c2192009-08-07 01:26:06 +000080 // object address is somehow being computed by the multiply,
Dan Gohman1ee0d412009-01-30 02:49:14 +000081 // because our callers only care when the result is an
Nick Lewycky1a329542012-10-26 04:27:49 +000082 // identifiable object.
Dan Gohman58b0e712009-07-17 20:58:59 +000083 if (U->getOpcode() != Instruction::Add ||
Dan Gohman1ee0d412009-01-30 02:49:14 +000084 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick0be19362012-11-28 03:42:49 +000085 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
86 !isa<PHINode>(U->getOperand(1))))
Dan Gohman1ee0d412009-01-30 02:49:14 +000087 return V;
88 V = U->getOperand(0);
89 } else {
90 return V;
91 }
Duncan Sands19d0b472010-02-16 11:11:14 +000092 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman1ee0d412009-01-30 02:49:14 +000093 } while (1);
94}
95
Hal Finkel66859ae2012-12-10 18:49:16 +000096/// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects
Dan Gohman1ee0d412009-01-30 02:49:14 +000097/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
Hal Finkel66859ae2012-12-10 18:49:16 +000098static void getUnderlyingObjects(const Value *V,
Mehdi Aminia28d91d2015-03-10 02:37:25 +000099 SmallVectorImpl<Value *> &Objects,
100 const DataLayout &DL) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000101 SmallPtrSet<const Value *, 16> Visited;
Hal Finkel66859ae2012-12-10 18:49:16 +0000102 SmallVector<const Value *, 4> Working(1, V);
Dan Gohman1ee0d412009-01-30 02:49:14 +0000103 do {
Hal Finkel66859ae2012-12-10 18:49:16 +0000104 V = Working.pop_back_val();
105
106 SmallVector<Value *, 4> Objs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000107 GetUnderlyingObjects(const_cast<Value *>(V), Objs, DL);
Hal Finkel66859ae2012-12-10 18:49:16 +0000108
Craig Toppere1c1d362013-07-03 05:11:49 +0000109 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
Hal Finkel66859ae2012-12-10 18:49:16 +0000110 I != IE; ++I) {
111 V = *I;
David Blaikie70573dc2014-11-19 07:49:26 +0000112 if (!Visited.insert(V).second)
Hal Finkel66859ae2012-12-10 18:49:16 +0000113 continue;
114 if (Operator::getOpcode(V) == Instruction::IntToPtr) {
115 const Value *O =
116 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
117 if (O->getType()->isPointerTy()) {
118 Working.push_back(O);
119 continue;
120 }
121 }
122 Objects.push_back(const_cast<Value *>(V));
123 }
124 } while (!Working.empty());
Dan Gohman1ee0d412009-01-30 02:49:14 +0000125}
126
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000127typedef PointerUnion<const Value *, const PseudoSourceValue *> ValueType;
128typedef SmallVector<PointerIntPair<ValueType, 1, bool>, 4>
Benjamin Kramerfd510922013-06-29 18:41:17 +0000129UnderlyingObjectsVector;
130
Hal Finkel66859ae2012-12-10 18:49:16 +0000131/// getUnderlyingObjectsForInstr - If this machine instr has memory reference
Dan Gohman1ee0d412009-01-30 02:49:14 +0000132/// information and it can be tracked to a normal reference to a known
Hal Finkel66859ae2012-12-10 18:49:16 +0000133/// object, return the Value for that object.
134static void getUnderlyingObjectsForInstr(const MachineInstr *MI,
Benjamin Kramerfd510922013-06-29 18:41:17 +0000135 const MachineFrameInfo *MFI,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000136 UnderlyingObjectsVector &Objects,
137 const DataLayout &DL) {
Dan Gohman1ee0d412009-01-30 02:49:14 +0000138 if (!MI->hasOneMemOperand() ||
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000139 (!(*MI->memoperands_begin())->getValue() &&
140 !(*MI->memoperands_begin())->getPseudoValue()) ||
Dan Gohman48b185d2009-09-25 20:36:54 +0000141 (*MI->memoperands_begin())->isVolatile())
Hal Finkel66859ae2012-12-10 18:49:16 +0000142 return;
Dan Gohman1ee0d412009-01-30 02:49:14 +0000143
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000144 if (const PseudoSourceValue *PSV =
145 (*MI->memoperands_begin())->getPseudoValue()) {
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000146 // Function that contain tail calls don't have unique PseudoSourceValue
147 // objects. Two PseudoSourceValues might refer to the same or overlapping
148 // locations. The client code calling this function assumes this is not the
149 // case. So return a conservative answer of no known object.
150 if (MFI->hasTailCall())
151 return;
152
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000153 // For now, ignore PseudoSourceValues which may alias LLVM IR values
154 // because the code that uses this function has no way to cope with
155 // such aliases.
Nick Lewyckyc4a9f8a2014-02-20 06:35:31 +0000156 if (!PSV->isAliased(MFI)) {
157 bool MayAlias = PSV->mayAlias(MFI);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000158 Objects.push_back(UnderlyingObjectsVector::value_type(PSV, MayAlias));
Nick Lewyckyc4a9f8a2014-02-20 06:35:31 +0000159 }
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000160 return;
161 }
162
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000163 const Value *V = (*MI->memoperands_begin())->getValue();
164 if (!V)
165 return;
166
Hal Finkel66859ae2012-12-10 18:49:16 +0000167 SmallVector<Value *, 4> Objs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000168 getUnderlyingObjects(V, Objs, DL);
Andrew Trick24b1c482011-05-05 19:24:06 +0000169
Sanjay Patel490aca92015-05-21 16:00:50 +0000170 for (Value *V : Objs) {
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000171 if (!isIdentifiedObject(V)) {
Hal Finkel66859ae2012-12-10 18:49:16 +0000172 Objects.clear();
173 return;
174 }
175
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000176 Objects.push_back(UnderlyingObjectsVector::value_type(V, true));
Evan Cheng0e9d9ca2009-10-18 18:16:27 +0000177 }
Dan Gohman1ee0d412009-01-30 02:49:14 +0000178}
179
Andrew Trick7405c6d2012-04-20 20:05:21 +0000180void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
181 BB = bb;
Dan Gohmanb9543432009-02-10 23:27:53 +0000182}
183
Andrew Trick52226d42012-03-07 23:00:49 +0000184void ScheduleDAGInstrs::finishBlock() {
Andrew Trick51ee9362012-04-20 20:24:33 +0000185 // Subclasses should no longer refer to the old block.
Craig Topperc0196b12014-04-14 00:51:57 +0000186 BB = nullptr;
Andrew Trick60cf03e2012-03-07 05:21:52 +0000187}
188
Andrew Trick60cf03e2012-03-07 05:21:52 +0000189/// Initialize the DAG and common scheduler state for the current scheduling
190/// region. This does not actually create the DAG, only clears it. The
191/// scheduling driver may call BuildSchedGraph multiple times per scheduling
192/// region.
193void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
194 MachineBasicBlock::iterator begin,
195 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000196 unsigned regioninstrs) {
Andrew Trick7405c6d2012-04-20 20:05:21 +0000197 assert(bb == BB && "startBlock should set BB");
Andrew Trick8c207e42012-03-09 04:29:02 +0000198 RegionBegin = begin;
199 RegionEnd = end;
Andrew Tricka53e1012013-08-23 17:48:33 +0000200 NumRegionInstrs = regioninstrs;
Andrew Trick60cf03e2012-03-07 05:21:52 +0000201}
202
203/// Close the current scheduling region. Don't clear any state in case the
204/// driver wants to refer to the previous scheduling region.
205void ScheduleDAGInstrs::exitRegion() {
206 // Nothing to do.
207}
208
Andrew Trick52226d42012-03-07 23:00:49 +0000209/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Cheng15459b62010-10-23 02:10:46 +0000210/// list of instructions being scheduled to scheduling barrier by adding
211/// the exit SU to the register defs and use list. This is because we want to
212/// make sure instructions which define registers that are either used by
213/// the terminator or are live-out are properly scheduled. This is
214/// especially important when the definition latency of the return value(s)
215/// are too high to be hidden by the branch or when the liveout registers
216/// used by instructions in the fallthrough block.
Andrew Trick52226d42012-03-07 23:00:49 +0000217void ScheduleDAGInstrs::addSchedBarrierDeps() {
Craig Topperc0196b12014-04-14 00:51:57 +0000218 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : nullptr;
Evan Cheng15459b62010-10-23 02:10:46 +0000219 ExitSU.setInstr(ExitMI);
220 bool AllDepKnown = ExitMI &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000221 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Cheng15459b62010-10-23 02:10:46 +0000222 if (ExitMI && AllDepKnown) {
223 // If it's a call or a barrier, add dependencies on the defs and uses of
224 // instruction.
225 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
226 const MachineOperand &MO = ExitMI->getOperand(i);
227 if (!MO.isReg() || MO.isDef()) continue;
228 unsigned Reg = MO.getReg();
229 if (Reg == 0) continue;
230
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000231 if (TRI->isPhysicalRegister(Reg))
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000232 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Andrew Tricke6913c72012-03-16 05:04:25 +0000233 else {
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000234 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd5953622012-12-01 01:22:44 +0000235 if (MO.readsReg()) // ignore undef operands
236 addVRegUseDeps(&ExitSU, i);
Andrew Tricke6913c72012-03-16 05:04:25 +0000237 }
Evan Cheng15459b62010-10-23 02:10:46 +0000238 }
239 } else {
240 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengcbdf7e82010-10-27 23:17:17 +0000241 // uses all the registers that are livein to the successor blocks.
Benjamin Kramer411d5a22012-03-16 17:38:19 +0000242 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengcbdf7e82010-10-27 23:17:17 +0000243 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
244 SE = BB->succ_end(); SI != SE; ++SI)
Matthias Braund9da1622015-09-09 18:08:03 +0000245 for (const auto &LI : (*SI)->liveins()) {
246 if (!Uses.contains(LI.PhysReg))
247 Uses.insert(PhysRegSUOper(&ExitSU, -1, LI.PhysReg));
Evan Chengcbdf7e82010-10-27 23:17:17 +0000248 }
Evan Cheng15459b62010-10-23 02:10:46 +0000249 }
250}
251
Andrew Trickd675a4c2012-02-23 01:52:38 +0000252/// MO is an operand of SU's instruction that defines a physical register. Add
253/// data dependencies from SU to any uses of the physical register.
Andrew Trickae535612012-08-23 00:39:43 +0000254void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
255 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000256 assert(MO.isDef() && "expect physreg def");
257
258 // Ask the target if address-backscheduling is desirable, and if so how much.
Eric Christopher2c635492015-01-27 07:54:39 +0000259 const TargetSubtargetInfo &ST = MF.getSubtarget();
Andrew Trickd675a4c2012-02-23 01:52:38 +0000260
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000261 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
262 Alias.isValid(); ++Alias) {
Andrew Trick9dbbd3e2012-02-24 07:04:55 +0000263 if (!Uses.contains(*Alias))
Andrew Trickd675a4c2012-02-23 01:52:38 +0000264 continue;
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000265 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) {
266 SUnit *UseSU = I->SU;
Andrew Trickd675a4c2012-02-23 01:52:38 +0000267 if (UseSU == SU)
268 continue;
Andrew Trick07dced62012-10-08 18:54:00 +0000269
Andrew Trick07dced62012-10-08 18:54:00 +0000270 // Adjust the dependence latency using operand def/use information,
271 // then allow the target to perform its own adjustments.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000272 int UseOp = I->OpIdx;
Craig Topperc0196b12014-04-14 00:51:57 +0000273 MachineInstr *RegUse = nullptr;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000274 SDep Dep;
275 if (UseOp < 0)
276 Dep = SDep(SU, SDep::Artificial);
277 else {
Andrew Tricke833e1c2013-04-13 06:07:40 +0000278 // Set the hasPhysRegDefs only for physreg defs that have a use within
279 // the scheduling region.
280 SU->hasPhysRegDefs = true;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000281 Dep = SDep(SU, SDep::Data, *Alias);
282 RegUse = UseSU->getInstr();
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000283 }
284 Dep.setLatency(
Andrew Trickde2109e2013-06-15 04:49:57 +0000285 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx, RegUse,
286 UseOp));
Andrew Trick45446062012-06-05 21:11:27 +0000287
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000288 ST.adjustSchedDependency(SU, UseSU, Dep);
289 UseSU->addPred(Dep);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000290 }
291 }
292}
293
Andrew Trickdbee9d82012-01-14 02:17:15 +0000294/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
295/// this SUnit to following instructions in the same scheduling region that
296/// depend the physical register referenced at OperIdx.
297void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trick6b104f82013-12-28 21:56:55 +0000298 MachineInstr *MI = SU->getInstr();
299 MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trickdbee9d82012-01-14 02:17:15 +0000300
301 // Optionally add output and anti dependencies. For anti
302 // dependencies we use a latency of 0 because for a multi-issue
303 // target we want to allow the defining instruction to issue
304 // in the same cycle as the using instruction.
305 // TODO: Using a latency of 1 here for output dependencies assumes
306 // there's no cost for reusing registers.
307 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000308 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
309 Alias.isValid(); ++Alias) {
Andrew Trick9dbbd3e2012-02-24 07:04:55 +0000310 if (!Defs.contains(*Alias))
Andrew Trickd675a4c2012-02-23 01:52:38 +0000311 continue;
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000312 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) {
313 SUnit *DefSU = I->SU;
Andrew Trickdbee9d82012-01-14 02:17:15 +0000314 if (DefSU == &ExitSU)
315 continue;
316 if (DefSU != SU &&
317 (Kind != SDep::Output || !MO.isDead() ||
Hal Finkel66d77912014-12-05 02:07:35 +0000318 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
Andrew Trickdbee9d82012-01-14 02:17:15 +0000319 if (Kind == SDep::Anti)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000320 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trickdbee9d82012-01-14 02:17:15 +0000321 else {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000322 SDep Dep(SU, Kind, /*Reg=*/*Alias);
Andrew Trickde2109e2013-06-15 04:49:57 +0000323 Dep.setLatency(
324 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000325 DefSU->addPred(Dep);
Andrew Trickdbee9d82012-01-14 02:17:15 +0000326 }
327 }
328 }
329 }
330
Andrew Trickd675a4c2012-02-23 01:52:38 +0000331 if (!MO.isDef()) {
Andrew Tricke833e1c2013-04-13 06:07:40 +0000332 SU->hasPhysRegUses = true;
Andrew Trickd675a4c2012-02-23 01:52:38 +0000333 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
334 // retrieve the existing SUnits list for this register's uses.
335 // Push this SUnit on the use list.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000336 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg()));
Andrew Trick6b104f82013-12-28 21:56:55 +0000337 if (RemoveKillFlags)
338 MO.setIsKill(false);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000339 }
340 else {
Andrew Trickae535612012-08-23 00:39:43 +0000341 addPhysRegDataDeps(SU, OperIdx);
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000342 unsigned Reg = MO.getReg();
Andrew Trickdbee9d82012-01-14 02:17:15 +0000343
Andrew Trickd675a4c2012-02-23 01:52:38 +0000344 // clear this register's use list
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000345 if (Uses.contains(Reg))
346 Uses.eraseAll(Reg);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000347
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000348 if (!MO.isDead()) {
349 Defs.eraseAll(Reg);
350 } else if (SU->isCall) {
351 // Calls will not be reordered because of chain dependencies (see
352 // below). Since call operands are dead, calls may continue to be added
353 // to the DefList making dependence checking quadratic in the size of
354 // the block. Instead, we leave only one call at the back of the
355 // DefList.
356 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg);
357 Reg2SUnitsMap::iterator B = P.first;
358 Reg2SUnitsMap::iterator I = P.second;
359 for (bool isBegin = I == B; !isBegin; /* empty */) {
360 isBegin = (--I) == B;
361 if (!I->SU->isCall)
362 break;
363 I = Defs.erase(I);
364 }
Andrew Trickdbee9d82012-01-14 02:17:15 +0000365 }
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000366
Andrew Trickd675a4c2012-02-23 01:52:38 +0000367 // Defs are pushed in the order they are visited and never reordered.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000368 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg));
Andrew Trickdbee9d82012-01-14 02:17:15 +0000369 }
370}
371
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000372/// addVRegDefDeps - Add register output and data dependencies from this SUnit
373/// to instructions that occur later in the same scheduling region if they read
374/// from or write to the virtual register defined at OperIdx.
375///
376/// TODO: Hoist loop induction variable increments. This has to be
377/// reevaluated. Generally, IV scheduling should be done before coalescing.
378void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
379 const MachineInstr *MI = SU->getInstr();
380 unsigned Reg = MI->getOperand(OperIdx).getReg();
381
Andrew Trick94053432012-07-28 01:48:15 +0000382 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick64ca16e2012-02-22 18:34:49 +0000383 // The current operand is a def, so we have at least one.
Andrew Trick94053432012-07-28 01:48:15 +0000384 // Check here if there are any others...
Andrew Trick79795892012-07-30 23:48:17 +0000385 if (MRI.hasOneDef(Reg))
Andrew Trick94053432012-07-28 01:48:15 +0000386 return;
Andrew Trickdb42c6f2012-02-22 06:08:13 +0000387
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000388 // Add output dependence to the next nearest def of this vreg.
389 //
390 // Unless this definition is dead, the output dependence should be
391 // transitively redundant with antidependencies from this definition's
392 // uses. We're conservative for now until we have a way to guarantee the uses
393 // are not eliminated sometime during scheduling. The output dependence edge
394 // is also useful if output latency exceeds def-use latency.
Andrew Trick1eb4a0d2012-04-20 20:05:28 +0000395 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000396 if (DefI == VRegDefs.end())
397 VRegDefs.insert(VReg2SUnit(Reg, SU));
398 else {
399 SUnit *DefSU = DefI->SU;
400 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000401 SDep Dep(SU, SDep::Output, Reg);
Andrew Trickde2109e2013-06-15 04:49:57 +0000402 Dep.setLatency(
403 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000404 DefSU->addPred(Dep);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000405 }
406 DefI->SU = SU;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000407 }
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000408}
409
Andrew Trick46cc9a42012-02-22 06:08:11 +0000410/// addVRegUseDeps - Add a register data dependency if the instruction that
411/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
412/// register antidependency from this SUnit to instructions that occur later in
413/// the same scheduling region if they write the virtual register.
414///
415/// TODO: Handle ExitSU "uses" properly.
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000416void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trick46cc9a42012-02-22 06:08:11 +0000417 MachineInstr *MI = SU->getInstr();
418 unsigned Reg = MI->getOperand(OperIdx).getReg();
419
Andrew Trick8dd26f02013-08-23 17:48:39 +0000420 // Record this local VReg use.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000421 VReg2UseMap::iterator UI = VRegUses.find(Reg);
422 for (; UI != VRegUses.end(); ++UI) {
423 if (UI->SU == SU)
424 break;
425 }
426 if (UI == VRegUses.end())
427 VRegUses.insert(VReg2SUnit(Reg, SU));
Andrew Trick8dd26f02013-08-23 17:48:39 +0000428
Andrew Trick46cc9a42012-02-22 06:08:11 +0000429 // Lookup this operand's reaching definition.
430 assert(LIS && "vreg dependencies requires LiveIntervals");
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000431 LiveQueryResult LRQ
432 = LIS->getInterval(Reg).Query(LIS->getInstructionIndex(MI));
Jakob Stoklund Olesenabc8c3d2012-05-20 02:44:38 +0000433 VNInfo *VNI = LRQ.valueIn();
Andrew Trick9e9a9f12012-04-24 18:04:41 +0000434
Andrew Trickda6a15d2012-02-23 03:16:24 +0000435 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesenabc8c3d2012-05-20 02:44:38 +0000436 assert(VNI && "No value to read by operand");
Andrew Trick46cc9a42012-02-22 06:08:11 +0000437 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trickda6a15d2012-02-23 03:16:24 +0000438 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trick46cc9a42012-02-22 06:08:11 +0000439 if (Def) {
440 SUnit *DefSU = getSUnit(Def);
441 if (DefSU) {
442 // The reaching Def lives within this scheduling region.
443 // Create a data dependence.
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000444 SDep dep(DefSU, SDep::Data, Reg);
Andrew Trick09650df2012-10-08 18:53:57 +0000445 // Adjust the dependence latency using operand def/use information, then
446 // allow the target to perform its own adjustments.
447 int DefOp = Def->findRegisterDefOperandIdx(Reg);
Andrew Trickde2109e2013-06-15 04:49:57 +0000448 dep.setLatency(SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx));
Andrew Trick45446062012-06-05 21:11:27 +0000449
Eric Christopher2c635492015-01-27 07:54:39 +0000450 const TargetSubtargetInfo &ST = MF.getSubtarget();
Andrew Trick09650df2012-10-08 18:53:57 +0000451 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trick46cc9a42012-02-22 06:08:11 +0000452 SU->addPred(dep);
453 }
454 }
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000455
456 // Add antidependence to the following def of the vreg it uses.
Andrew Trick1eb4a0d2012-04-20 20:05:28 +0000457 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000458 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000459 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trick46cc9a42012-02-22 06:08:11 +0000460}
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000461
Andrew Trickda01ba32012-05-15 18:59:41 +0000462/// Return true if MI is an instruction we are unable to reason about
463/// (like a call or something with unmodeled side effects).
464static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
Rafael Espindola84921b92015-10-24 23:11:13 +0000465 return MI->isCall() || MI->hasUnmodeledSideEffects() ||
466 (MI->hasOrderedMemoryRef() &&
467 (!MI->mayLoad() || !MI->isInvariantLoad(AA)));
Andrew Trickda01ba32012-05-15 18:59:41 +0000468}
469
470// This MI might have either incomplete info, or known to be unsafe
471// to deal with (i.e. volatile object).
472static inline bool isUnsafeMemoryObject(MachineInstr *MI,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000473 const MachineFrameInfo *MFI,
474 const DataLayout &DL) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000475 if (!MI || MI->memoperands_empty())
476 return true;
477 // We purposefully do no check for hasOneMemOperand() here
478 // in hope to trigger an assert downstream in order to
479 // finish implementation.
480 if ((*MI->memoperands_begin())->isVolatile() ||
481 MI->hasUnmodeledSideEffects())
482 return true;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000483
484 if ((*MI->memoperands_begin())->getPseudoValue()) {
485 // Similarly to getUnderlyingObjectForInstr:
486 // For now, ignore PseudoSourceValues which may alias LLVM IR values
487 // because the code that uses this function has no way to cope with
488 // such aliases.
489 return true;
490 }
491
Andrew Trickda01ba32012-05-15 18:59:41 +0000492 const Value *V = (*MI->memoperands_begin())->getValue();
493 if (!V)
494 return true;
495
Hal Finkel66859ae2012-12-10 18:49:16 +0000496 SmallVector<Value *, 4> Objs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000497 getUnderlyingObjects(V, Objs, DL);
Sanjay Patelf8c028c2015-05-21 17:04:17 +0000498 for (Value *V : Objs) {
Hal Finkel66859ae2012-12-10 18:49:16 +0000499 // Does this pointer refer to a distinct and identifiable object?
Sanjay Patelf8c028c2015-05-21 17:04:17 +0000500 if (!isIdentifiedObject(V))
Andrew Trickda01ba32012-05-15 18:59:41 +0000501 return true;
502 }
Andrew Trickda01ba32012-05-15 18:59:41 +0000503
504 return false;
505}
506
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000507/// This returns true if the two MIs need a chain edge between them.
Andrew Trickda01ba32012-05-15 18:59:41 +0000508/// If these are not even memory operations, we still may need
509/// chain deps between them. The question really is - could
510/// these two MIs be reordered during scheduling from memory dependency
511/// point of view.
512static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000513 const DataLayout &DL, MachineInstr *MIa,
Andrew Trickda01ba32012-05-15 18:59:41 +0000514 MachineInstr *MIb) {
Chad Rosier3528c1e2014-09-08 14:43:48 +0000515 const MachineFunction *MF = MIa->getParent()->getParent();
516 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
517
Andrew Trickda01ba32012-05-15 18:59:41 +0000518 // Cover a trivial case - no edge is need to itself.
519 if (MIa == MIb)
520 return false;
Chad Rosier3528c1e2014-09-08 14:43:48 +0000521
522 // Let the target decide if memory accesses cannot possibly overlap.
523 if ((MIa->mayLoad() || MIa->mayStore()) &&
524 (MIb->mayLoad() || MIb->mayStore()))
525 if (TII->areMemAccessesTriviallyDisjoint(MIa, MIb, AA))
526 return false;
Andrew Trickda01ba32012-05-15 18:59:41 +0000527
Hal Finkel2150e3a2014-01-08 21:52:02 +0000528 // FIXME: Need to handle multiple memory operands to support all targets.
529 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
530 return true;
531
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000532 if (isUnsafeMemoryObject(MIa, MFI, DL) || isUnsafeMemoryObject(MIb, MFI, DL))
Andrew Trickda01ba32012-05-15 18:59:41 +0000533 return true;
534
535 // If we are dealing with two "normal" loads, we do not need an edge
536 // between them - they could be reordered.
537 if (!MIa->mayStore() && !MIb->mayStore())
538 return false;
539
540 // To this point analysis is generic. From here on we do need AA.
541 if (!AA)
542 return true;
543
544 MachineMemOperand *MMOa = *MIa->memoperands_begin();
545 MachineMemOperand *MMOb = *MIb->memoperands_begin();
546
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000547 if (!MMOa->getValue() || !MMOb->getValue())
548 return true;
549
Andrew Trickda01ba32012-05-15 18:59:41 +0000550 // The following interface to AA is fashioned after DAGCombiner::isAlias
551 // and operates with MachineMemOperand offset with some important
552 // assumptions:
553 // - LLVM fundamentally assumes flat address spaces.
554 // - MachineOperand offset can *only* result from legalization and
555 // cannot affect queries other than the trivial case of overlap
556 // checking.
557 // - These offsets never wrap and never step outside
558 // of allocated objects.
559 // - There should never be any negative offsets here.
560 //
561 // FIXME: Modify API to hide this math from "user"
562 // FIXME: Even before we go to AA we can reason locally about some
563 // memory objects. It can save compile time, and possibly catch some
564 // corner cases not currently covered.
565
566 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
567 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
568
569 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
570 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
571 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
572
Chandler Carruthc3f49eb2015-06-22 02:16:51 +0000573 AliasResult AAResult =
Chandler Carruthac80dc72015-06-17 07:18:54 +0000574 AA->alias(MemoryLocation(MMOa->getValue(), Overlapa,
575 UseTBAA ? MMOa->getAAInfo() : AAMDNodes()),
576 MemoryLocation(MMOb->getValue(), Overlapb,
577 UseTBAA ? MMOb->getAAInfo() : AAMDNodes()));
Andrew Trickda01ba32012-05-15 18:59:41 +0000578
Chandler Carruthc3f49eb2015-06-22 02:16:51 +0000579 return (AAResult != NoAlias);
Andrew Trickda01ba32012-05-15 18:59:41 +0000580}
581
582/// This recursive function iterates over chain deps of SUb looking for
583/// "latest" node that needs a chain edge to SUa.
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000584static unsigned iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
585 const DataLayout &DL, SUnit *SUa, SUnit *SUb,
586 SUnit *ExitSU, unsigned *Depth,
587 SmallPtrSetImpl<const SUnit *> &Visited) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000588 if (!SUa || !SUb || SUb == ExitSU)
589 return *Depth;
590
591 // Remember visited nodes.
David Blaikie70573dc2014-11-19 07:49:26 +0000592 if (!Visited.insert(SUb).second)
Andrew Trickda01ba32012-05-15 18:59:41 +0000593 return *Depth;
594 // If there is _some_ dependency already in place, do not
595 // descend any further.
596 // TODO: Need to make sure that if that dependency got eliminated or ignored
597 // for any reason in the future, we would not violate DAG topology.
598 // Currently it does not happen, but makes an implicit assumption about
599 // future implementation.
600 //
601 // Independently, if we encounter node that is some sort of global
602 // object (like a call) we already have full set of dependencies to it
603 // and we can stop descending.
604 if (SUa->isSucc(SUb) ||
605 isGlobalMemoryObject(AA, SUb->getInstr()))
606 return *Depth;
607
608 // If we do need an edge, or we have exceeded depth budget,
609 // add that edge to the predecessors chain of SUb,
610 // and stop descending.
611 if (*Depth > 200 ||
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000612 MIsNeedChainEdge(AA, MFI, DL, SUa->getInstr(), SUb->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000613 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickda01ba32012-05-15 18:59:41 +0000614 return *Depth;
615 }
616 // Track current depth.
617 (*Depth)++;
Jonas Paulssonfcf0cba2015-01-07 13:38:29 +0000618 // Iterate over memory dependencies only.
Andrew Trickda01ba32012-05-15 18:59:41 +0000619 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
620 I != E; ++I)
Jonas Paulssonfcf0cba2015-01-07 13:38:29 +0000621 if (I->isNormalMemoryOrBarrier())
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000622 iterateChainSucc(AA, MFI, DL, SUa, I->getSUnit(), ExitSU, Depth, Visited);
Andrew Trickda01ba32012-05-15 18:59:41 +0000623 return *Depth;
624}
625
626/// This function assumes that "downward" from SU there exist
627/// tail/leaf of already constructed DAG. It iterates downward and
628/// checks whether SU can be aliasing any node dominated
629/// by it.
630static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000631 const DataLayout &DL, SUnit *SU, SUnit *ExitSU,
632 std::set<SUnit *> &CheckList,
Andrew Trick344fb642012-06-13 02:39:03 +0000633 unsigned LatencyToLoad) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000634 if (!SU)
635 return;
636
637 SmallPtrSet<const SUnit*, 16> Visited;
638 unsigned Depth = 0;
639
640 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
641 I != IE; ++I) {
642 if (SU == *I)
643 continue;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000644 if (MIsNeedChainEdge(AA, MFI, DL, SU->getInstr(), (*I)->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000645 SDep Dep(SU, SDep::MayAliasMem);
646 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
647 (*I)->addPred(Dep);
Andrew Trick344fb642012-06-13 02:39:03 +0000648 }
Jonas Paulssonfcf0cba2015-01-07 13:38:29 +0000649
650 // Iterate recursively over all previously added memory chain
651 // successors. Keep track of visited nodes.
Andrew Trickda01ba32012-05-15 18:59:41 +0000652 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
653 JE = (*I)->Succs.end(); J != JE; ++J)
Jonas Paulssonfcf0cba2015-01-07 13:38:29 +0000654 if (J->isNormalMemoryOrBarrier())
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000655 iterateChainSucc(AA, MFI, DL, SU, J->getSUnit(), ExitSU, &Depth,
656 Visited);
Andrew Trickda01ba32012-05-15 18:59:41 +0000657 }
658}
659
660/// Check whether two objects need a chain edge, if so, add it
661/// otherwise remember the rejected SU.
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000662static inline void addChainDependency(AliasAnalysis *AA,
663 const MachineFrameInfo *MFI,
664 const DataLayout &DL, SUnit *SUa,
665 SUnit *SUb, std::set<SUnit *> &RejectList,
666 unsigned TrueMemOrderLatency = 0,
667 bool isNormalMemory = false) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000668 // If this is a false dependency,
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000669 // do not add the edge, but remember the rejected node.
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000670 if (MIsNeedChainEdge(AA, MFI, DL, SUa->getInstr(), SUb->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000671 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
672 Dep.setLatency(TrueMemOrderLatency);
673 SUb->addPred(Dep);
674 }
Andrew Trickda01ba32012-05-15 18:59:41 +0000675 else {
676 // Duplicate entries should be ignored.
677 RejectList.insert(SUb);
678 DEBUG(dbgs() << "\tReject chain dep between SU("
679 << SUa->NodeNum << ") and SU("
680 << SUb->NodeNum << ")\n");
681 }
682}
683
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000684/// Create an SUnit for each real instruction, numbered in top-down topological
Andrew Trick46cc9a42012-02-22 06:08:11 +0000685/// order. The instruction order A < B, implies that no edge exists from B to A.
686///
687/// Map each real instruction to its SUnit.
688///
Andrew Trick8823dec2012-03-14 04:00:41 +0000689/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
690/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
691/// instead of pointers.
692///
693/// MachineScheduler relies on initSUnits numbering the nodes by their order in
694/// the original instruction list.
Andrew Trick46cc9a42012-02-22 06:08:11 +0000695void ScheduleDAGInstrs::initSUnits() {
696 // We'll be allocating one SUnit for each real instruction in the region,
697 // which is contained within a basic block.
Andrew Tricka53e1012013-08-23 17:48:33 +0000698 SUnits.reserve(NumRegionInstrs);
Andrew Trick46cc9a42012-02-22 06:08:11 +0000699
Andrew Trick8c207e42012-03-09 04:29:02 +0000700 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trick46cc9a42012-02-22 06:08:11 +0000701 MachineInstr *MI = I;
702 if (MI->isDebugValue())
703 continue;
704
Andrew Trick52226d42012-03-07 23:00:49 +0000705 SUnit *SU = newSUnit(MI);
Andrew Trick46cc9a42012-02-22 06:08:11 +0000706 MISUnitMap[MI] = SU;
707
708 SU->isCall = MI->isCall();
709 SU->isCommutable = MI->isCommutable();
710
711 // Assign the Latency field of SU using target-provided information.
Andrew Trickdd79f0f2012-10-10 05:43:09 +0000712 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Andrew Trick880e5732013-12-05 17:55:58 +0000713
Andrew Trick1766f932014-04-18 17:35:08 +0000714 // If this SUnit uses a reserved or unbuffered resource, mark it as such.
715 //
Alp Tokerbeaca192014-05-15 01:52:21 +0000716 // Reserved resources block an instruction from issuing and stall the
Andrew Trick1766f932014-04-18 17:35:08 +0000717 // entire pipeline. These are identified by BufferSize=0.
718 //
Alp Tokerbeaca192014-05-15 01:52:21 +0000719 // Unbuffered resources prevent execution of subsequent instructions that
Andrew Trick1766f932014-04-18 17:35:08 +0000720 // require the same resources. This is used for in-order execution pipelines
721 // within an out-of-order core. These are identified by BufferSize=1.
Andrew Trick880e5732013-12-05 17:55:58 +0000722 if (SchedModel.hasInstrSchedModel()) {
723 const MCSchedClassDesc *SC = getSchedClass(SU);
724 for (TargetSchedModel::ProcResIter
725 PI = SchedModel.getWriteProcResBegin(SC),
726 PE = SchedModel.getWriteProcResEnd(SC); PI != PE; ++PI) {
Andrew Trick5a22df42013-12-05 17:56:02 +0000727 switch (SchedModel.getProcResource(PI->ProcResourceIdx)->BufferSize) {
728 case 0:
729 SU->hasReservedResource = true;
730 break;
731 case 1:
Andrew Trick880e5732013-12-05 17:55:58 +0000732 SU->isUnbuffered = true;
733 break;
Andrew Trick5a22df42013-12-05 17:56:02 +0000734 default:
735 break;
Andrew Trick880e5732013-12-05 17:55:58 +0000736 }
737 }
738 }
Andrew Trick46cc9a42012-02-22 06:08:11 +0000739 }
Andrew Trickdbee9d82012-01-14 02:17:15 +0000740}
741
Alp Tokerf907b892013-12-05 05:44:44 +0000742/// If RegPressure is non-null, compute register pressure as a side effect. The
Andrew Trick88639922012-04-24 17:56:43 +0000743/// DAG builder is an efficient place to do it because it already visits
744/// operands.
745void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
Andrew Trick1a831342013-08-30 03:49:48 +0000746 RegPressureTracker *RPTracker,
747 PressureDiffs *PDiffs) {
Eric Christopher2c635492015-01-27 07:54:39 +0000748 const TargetSubtargetInfo &ST = MF.getSubtarget();
Hal Finkelb350ffd2013-08-29 03:25:05 +0000749 bool UseAA = EnableAASchedMI.getNumOccurrences() > 0 ? EnableAASchedMI
750 : ST.useAA();
Craig Topperc0196b12014-04-14 00:51:57 +0000751 AliasAnalysis *AAForDep = UseAA ? AA : nullptr;
Hal Finkelb350ffd2013-08-29 03:25:05 +0000752
Andrew Trick310190e2013-09-04 21:00:02 +0000753 MISUnitMap.clear();
754 ScheduleDAG::clearDAG();
755
Andrew Trick46cc9a42012-02-22 06:08:11 +0000756 // Create an SUnit for each real instruction.
757 initSUnits();
Dan Gohman60cb69e2008-11-19 23:18:57 +0000758
Andrew Trick1a831342013-08-30 03:49:48 +0000759 if (PDiffs)
760 PDiffs->init(SUnits.size());
761
Dan Gohman3aab10b2008-12-04 01:35:46 +0000762 // We build scheduling units by walking a block's instruction list from bottom
763 // to top.
764
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000765 // Remember where a generic side-effecting instruction is as we proceed.
Craig Topperc0196b12014-04-14 00:51:57 +0000766 SUnit *BarrierChain = nullptr, *AliasChain = nullptr;
Dan Gohman3aab10b2008-12-04 01:35:46 +0000767
David Goodwind2f9c042009-11-09 19:22:17 +0000768 // Memory references to specific known memory locations are tracked
769 // so that they can be given more precise dependencies. We track
770 // separately the known memory locations that may alias and those
771 // that are known not to alias
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000772 MapVector<ValueType, std::vector<SUnit *> > AliasMemDefs, NonAliasMemDefs;
773 MapVector<ValueType, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickda01ba32012-05-15 18:59:41 +0000774 std::set<SUnit*> RejectMemNodes;
Dan Gohman3aab10b2008-12-04 01:35:46 +0000775
Dale Johannesen49de0602010-03-10 22:13:47 +0000776 // Remove any stale debug info; sometimes BuildSchedGraph is called again
777 // without emitting the info from the previous call.
Devang Patele5feef02011-06-02 20:07:12 +0000778 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000779 FirstDbgValue = nullptr;
Dale Johannesen49de0602010-03-10 22:13:47 +0000780
Andrew Trickd675a4c2012-02-23 01:52:38 +0000781 assert(Defs.empty() && Uses.empty() &&
782 "Only BuildGraph should update Defs/Uses");
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000783 Defs.setUniverse(TRI->getNumRegs());
784 Uses.setUniverse(TRI->getNumRegs());
Andrew Trick2e116a42011-05-06 21:52:52 +0000785
Andrew Trickd458e2d2012-02-22 21:59:00 +0000786 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
Andrew Trick8dd26f02013-08-23 17:48:39 +0000787 VRegUses.clear();
Andrew Trickd458e2d2012-02-22 21:59:00 +0000788 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick8dd26f02013-08-23 17:48:39 +0000789 VRegUses.setUniverse(MRI.getNumVirtRegs());
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000790
Andrew Trickd675a4c2012-02-23 01:52:38 +0000791 // Model data dependencies between instructions being scheduled and the
792 // ExitSU.
Andrew Trick52226d42012-03-07 23:00:49 +0000793 addSchedBarrierDeps();
Andrew Trickd675a4c2012-02-23 01:52:38 +0000794
Dan Gohmanb9543432009-02-10 23:27:53 +0000795 // Walk the list of instructions, from bottom moving up.
Craig Topperc0196b12014-04-14 00:51:57 +0000796 MachineInstr *DbgMI = nullptr;
Andrew Trick8c207e42012-03-09 04:29:02 +0000797 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000798 MII != MIE; --MII) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000799 MachineInstr *MI = std::prev(MII);
Andrew Trickb767d1e2012-12-01 01:22:49 +0000800 if (MI && DbgMI) {
801 DbgValues.push_back(std::make_pair(DbgMI, MI));
Craig Topperc0196b12014-04-14 00:51:57 +0000802 DbgMI = nullptr;
Devang Patele5feef02011-06-02 20:07:12 +0000803 }
804
Dale Johannesen49de0602010-03-10 22:13:47 +0000805 if (MI->isDebugValue()) {
Andrew Trickb767d1e2012-12-01 01:22:49 +0000806 DbgMI = MI;
Dale Johannesen49de0602010-03-10 22:13:47 +0000807 continue;
808 }
Andrew Trick1a831342013-08-30 03:49:48 +0000809 SUnit *SU = MISUnitMap[MI];
810 assert(SU && "No SUnit mapped to this MI");
811
Andrew Trick88639922012-04-24 17:56:43 +0000812 if (RPTracker) {
Craig Topperc0196b12014-04-14 00:51:57 +0000813 PressureDiff *PDiff = PDiffs ? &(*PDiffs)[SU->NodeNum] : nullptr;
814 RPTracker->recede(/*LiveUses=*/nullptr, PDiff);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000815 assert(RPTracker->getPos() == std::prev(MII) &&
816 "RPTracker can't find MI");
Andrew Trick88639922012-04-24 17:56:43 +0000817 }
Devang Patele5feef02011-06-02 20:07:12 +0000818
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000819 assert(
820 (CanHandleTerminators || (!MI->isTerminator() && !MI->isPosition())) &&
821 "Cannot schedule terminators or labels!");
Dan Gohman60cb69e2008-11-19 23:18:57 +0000822
Dan Gohman3aab10b2008-12-04 01:35:46 +0000823 // Add register-based dependencies (data, anti, and output).
Andrew Trickec256482012-12-18 20:53:01 +0000824 bool HasVRegDef = false;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000825 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
826 const MachineOperand &MO = MI->getOperand(j);
827 if (!MO.isReg()) continue;
828 unsigned Reg = MO.getReg();
829 if (Reg == 0) continue;
830
Andrew Trickdbee9d82012-01-14 02:17:15 +0000831 if (TRI->isPhysicalRegister(Reg))
832 addPhysRegDeps(SU, j);
833 else {
834 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trickec256482012-12-18 20:53:01 +0000835 if (MO.isDef()) {
836 HasVRegDef = true;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000837 addVRegDefDeps(SU, j);
Andrew Trickec256482012-12-18 20:53:01 +0000838 }
Andrew Trickda6a15d2012-02-23 03:16:24 +0000839 else if (MO.readsReg()) // ignore undef operands
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000840 addVRegUseDeps(SU, j);
Dan Gohman60cb69e2008-11-19 23:18:57 +0000841 }
842 }
Andrew Trickec256482012-12-18 20:53:01 +0000843 // If we haven't seen any uses in this scheduling region, create a
844 // dependence edge to ExitSU to model the live-out latency. This is required
845 // for vreg defs with no in-region use, and prefetches with no vreg def.
846 //
847 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This
848 // check currently relies on being called before adding chain deps.
849 if (SU->NumSuccs == 0 && SU->Latency > 1
850 && (HasVRegDef || MI->mayLoad())) {
851 SDep Dep(SU, SDep::Artificial);
852 Dep.setLatency(SU->Latency - 1);
853 ExitSU.addPred(Dep);
854 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000855
856 // Add chain dependencies.
David Goodwin00822aa2009-11-02 17:06:28 +0000857 // Chain dependencies used to enforce memory order should have
858 // latency of 0 (except for true dependency of Store followed by
859 // aliased Load... we estimate that with a single cycle of latency
860 // assuming the hardware will bypass)
Dan Gohman3aab10b2008-12-04 01:35:46 +0000861 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
862 // after stack slots are lowered to actual addresses.
863 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
864 // produce more precise dependence information.
Andrew Trick344fb642012-06-13 02:39:03 +0000865 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickda01ba32012-05-15 18:59:41 +0000866 if (isGlobalMemoryObject(AA, MI)) {
David Goodwind2f9c042009-11-09 19:22:17 +0000867 // Be conservative with these and add dependencies on all memory
868 // references, even those that are known to not alias.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000869 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000870 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Hal Finkela228a812014-01-20 14:03:02 +0000871 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
872 I->second[i]->addPred(SDep(SU, SDep::Barrier));
873 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000874 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000875 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000876 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000877 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
878 SDep Dep(SU, SDep::Barrier);
879 Dep.setLatency(TrueMemOrderLatency);
880 I->second[i]->addPred(Dep);
881 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000882 }
David Goodwind2f9c042009-11-09 19:22:17 +0000883 // Add SU to the barrier chain.
884 if (BarrierChain)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000885 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwind2f9c042009-11-09 19:22:17 +0000886 BarrierChain = SU;
Andrew Trickda01ba32012-05-15 18:59:41 +0000887 // This is a barrier event that acts as a pivotal node in the DAG,
888 // so it is safe to clear list of exposed nodes.
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000889 adjustChainDeps(AA, MFI, MF.getDataLayout(), SU, &ExitSU, RejectMemNodes,
Andrew Trick344fb642012-06-13 02:39:03 +0000890 TrueMemOrderLatency);
Andrew Trickda01ba32012-05-15 18:59:41 +0000891 RejectMemNodes.clear();
892 NonAliasMemDefs.clear();
893 NonAliasMemUses.clear();
David Goodwind2f9c042009-11-09 19:22:17 +0000894
895 // fall-through
896 new_alias_chain:
Jonas Paulssonbf408bb2015-01-07 13:20:57 +0000897 // Chain all possibly aliasing memory references through SU.
Andrew Trick344fb642012-06-13 02:39:03 +0000898 if (AliasChain) {
899 unsigned ChainLatency = 0;
900 if (AliasChain->getInstr()->mayLoad())
901 ChainLatency = TrueMemOrderLatency;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000902 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU, AliasChain,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000903 RejectMemNodes, ChainLatency);
Andrew Trick344fb642012-06-13 02:39:03 +0000904 }
David Goodwind2f9c042009-11-09 19:22:17 +0000905 AliasChain = SU;
906 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000907 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000908 PendingLoads[k], RejectMemNodes,
Andrew Trickda01ba32012-05-15 18:59:41 +0000909 TrueMemOrderLatency);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000910 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkela228a812014-01-20 14:03:02 +0000911 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) {
912 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000913 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000914 I->second[i], RejectMemNodes);
Hal Finkela228a812014-01-20 14:03:02 +0000915 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000916 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000917 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
918 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000919 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000920 I->second[i], RejectMemNodes, TrueMemOrderLatency);
David Goodwind2f9c042009-11-09 19:22:17 +0000921 }
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000922 adjustChainDeps(AA, MFI, MF.getDataLayout(), SU, &ExitSU, RejectMemNodes,
Andrew Trick344fb642012-06-13 02:39:03 +0000923 TrueMemOrderLatency);
David Goodwind2f9c042009-11-09 19:22:17 +0000924 PendingLoads.clear();
925 AliasMemDefs.clear();
926 AliasMemUses.clear();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000927 } else if (MI->mayStore()) {
Tom Stellard3e01d472014-12-08 23:36:48 +0000928 // Add dependence on barrier chain, if needed.
929 // There is no point to check aliasing on barrier event. Even if
930 // SU and barrier _could_ be reordered, they should not. In addition,
931 // we have lost all RejectMemNodes below barrier.
932 if (BarrierChain)
933 BarrierChain->addPred(SDep(SU, SDep::Barrier));
934
Benjamin Kramerfd510922013-06-29 18:41:17 +0000935 UnderlyingObjectsVector Objs;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000936 getUnderlyingObjectsForInstr(MI, MFI, Objs, MF.getDataLayout());
Hal Finkel66859ae2012-12-10 18:49:16 +0000937
938 if (Objs.empty()) {
939 // Treat all other stores conservatively.
940 goto new_alias_chain;
941 }
942
943 bool MayAlias = false;
Benjamin Kramerfd510922013-06-29 18:41:17 +0000944 for (UnderlyingObjectsVector::iterator K = Objs.begin(), KE = Objs.end();
945 K != KE; ++K) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000946 ValueType V = K->getPointer();
Benjamin Kramerfd510922013-06-29 18:41:17 +0000947 bool ThisMayAlias = K->getInt();
Hal Finkel66859ae2012-12-10 18:49:16 +0000948 if (ThisMayAlias)
949 MayAlias = true;
950
Dan Gohman3aab10b2008-12-04 01:35:46 +0000951 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwind2f9c042009-11-09 19:22:17 +0000952 // Record the def in MemDefs, first adding a dep if there is
953 // an existing def.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000954 MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkel66859ae2012-12-10 18:49:16 +0000955 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000956 MapVector<ValueType, std::vector<SUnit *> >::iterator IE =
Hal Finkel66859ae2012-12-10 18:49:16 +0000957 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
David Goodwind2f9c042009-11-09 19:22:17 +0000958 if (I != IE) {
Hal Finkela228a812014-01-20 14:03:02 +0000959 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000960 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000961 I->second[i], RejectMemNodes, 0, true);
Hal Finkela228a812014-01-20 14:03:02 +0000962
963 // If we're not using AA, then we only need one store per object.
964 if (!AAForDep)
965 I->second.clear();
966 I->second.push_back(SU);
Dan Gohman3aab10b2008-12-04 01:35:46 +0000967 } else {
Hal Finkela228a812014-01-20 14:03:02 +0000968 if (ThisMayAlias) {
969 if (!AAForDep)
970 AliasMemDefs[V].clear();
971 AliasMemDefs[V].push_back(SU);
972 } else {
973 if (!AAForDep)
974 NonAliasMemDefs[V].clear();
975 NonAliasMemDefs[V].push_back(SU);
976 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000977 }
978 // Handle the uses in MemUses, if there are any.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000979 MapVector<ValueType, std::vector<SUnit *> >::iterator J =
Hal Finkel66859ae2012-12-10 18:49:16 +0000980 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000981 MapVector<ValueType, std::vector<SUnit *> >::iterator JE =
Hal Finkel66859ae2012-12-10 18:49:16 +0000982 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
David Goodwind2f9c042009-11-09 19:22:17 +0000983 if (J != JE) {
Dan Gohman3aab10b2008-12-04 01:35:46 +0000984 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000985 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000986 J->second[i], RejectMemNodes,
Andrew Trickda01ba32012-05-15 18:59:41 +0000987 TrueMemOrderLatency, true);
Dan Gohman3aab10b2008-12-04 01:35:46 +0000988 J->second.clear();
989 }
David Goodwin00822aa2009-11-02 17:06:28 +0000990 }
Hal Finkel66859ae2012-12-10 18:49:16 +0000991 if (MayAlias) {
992 // Add dependencies from all the PendingLoads, i.e. loads
993 // with no underlying object.
994 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000995 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000996 PendingLoads[k], RejectMemNodes,
Hal Finkel66859ae2012-12-10 18:49:16 +0000997 TrueMemOrderLatency);
998 // Add dependence on alias chain, if needed.
999 if (AliasChain)
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001000 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU, AliasChain,
Mehdi Aminia28d91d2015-03-10 02:37:25 +00001001 RejectMemNodes);
Hal Finkel66859ae2012-12-10 18:49:16 +00001002 }
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001003 adjustChainDeps(AA, MFI, MF.getDataLayout(), SU, &ExitSU, RejectMemNodes,
Jonas Paulssonafa68132015-02-10 13:03:32 +00001004 TrueMemOrderLatency);
Evan Cheng7f8e5632011-12-07 07:15:52 +00001005 } else if (MI->mayLoad()) {
David Goodwina86f9192009-11-03 20:15:00 +00001006 bool MayAlias = true;
Dan Gohman87b02d52009-10-09 23:27:56 +00001007 if (MI->isInvariantLoad(AA)) {
Dan Gohman3aab10b2008-12-04 01:35:46 +00001008 // Invariant load, no chain dependencies needed!
David Goodwin28ba4f22009-11-05 00:16:44 +00001009 } else {
Benjamin Kramerfd510922013-06-29 18:41:17 +00001010 UnderlyingObjectsVector Objs;
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001011 getUnderlyingObjectsForInstr(MI, MFI, Objs, MF.getDataLayout());
Hal Finkel66859ae2012-12-10 18:49:16 +00001012
1013 if (Objs.empty()) {
David Goodwind2f9c042009-11-09 19:22:17 +00001014 // A load with no underlying object. Depend on all
1015 // potentially aliasing stores.
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001016 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +00001017 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Hal Finkela228a812014-01-20 14:03:02 +00001018 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001019 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +00001020 I->second[i], RejectMemNodes);
Andrew Trick24b1c482011-05-05 19:24:06 +00001021
David Goodwind2f9c042009-11-09 19:22:17 +00001022 PendingLoads.push_back(SU);
1023 MayAlias = true;
Hal Finkel66859ae2012-12-10 18:49:16 +00001024 } else {
1025 MayAlias = false;
1026 }
1027
Benjamin Kramerfd510922013-06-29 18:41:17 +00001028 for (UnderlyingObjectsVector::iterator
Hal Finkel66859ae2012-12-10 18:49:16 +00001029 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001030 ValueType V = J->getPointer();
Benjamin Kramerfd510922013-06-29 18:41:17 +00001031 bool ThisMayAlias = J->getInt();
Hal Finkel66859ae2012-12-10 18:49:16 +00001032
1033 if (ThisMayAlias)
1034 MayAlias = true;
1035
1036 // A load from a specific PseudoSourceValue. Add precise dependencies.
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001037 MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkel66859ae2012-12-10 18:49:16 +00001038 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001039 MapVector<ValueType, std::vector<SUnit *> >::iterator IE =
Hal Finkel66859ae2012-12-10 18:49:16 +00001040 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
1041 if (I != IE)
Hal Finkela228a812014-01-20 14:03:02 +00001042 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001043 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +00001044 I->second[i], RejectMemNodes, 0, true);
Hal Finkel66859ae2012-12-10 18:49:16 +00001045 if (ThisMayAlias)
1046 AliasMemUses[V].push_back(SU);
1047 else
1048 NonAliasMemUses[V].push_back(SU);
David Goodwina86f9192009-11-03 20:15:00 +00001049 }
Andrew Trickda01ba32012-05-15 18:59:41 +00001050 if (MayAlias)
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001051 adjustChainDeps(AA, MFI, MF.getDataLayout(), SU, &ExitSU,
Mehdi Aminia28d91d2015-03-10 02:37:25 +00001052 RejectMemNodes, /*Latency=*/0);
David Goodwind2f9c042009-11-09 19:22:17 +00001053 // Add dependencies on alias and barrier chains, if needed.
1054 if (MayAlias && AliasChain)
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001055 addChainDependency(AAForDep, MFI, MF.getDataLayout(), SU, AliasChain,
Mehdi Aminia28d91d2015-03-10 02:37:25 +00001056 RejectMemNodes);
David Goodwind2f9c042009-11-09 19:22:17 +00001057 if (BarrierChain)
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001058 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trick24b1c482011-05-05 19:24:06 +00001059 }
Dan Gohman60cb69e2008-11-19 23:18:57 +00001060 }
Dan Gohman60cb69e2008-11-19 23:18:57 +00001061 }
Andrew Trickb767d1e2012-12-01 01:22:49 +00001062 if (DbgMI)
1063 FirstDbgValue = DbgMI;
Dan Gohman619ef482009-01-15 19:20:50 +00001064
Andrew Trickd675a4c2012-02-23 01:52:38 +00001065 Defs.clear();
1066 Uses.clear();
Andrew Trick59ac4fb2012-01-14 02:17:18 +00001067 VRegDefs.clear();
Dan Gohman619ef482009-01-15 19:20:50 +00001068 PendingLoads.clear();
Dan Gohman60cb69e2008-11-19 23:18:57 +00001069}
1070
Andrew Trick6b104f82013-12-28 21:56:55 +00001071/// \brief Initialize register live-range state for updating kills.
1072void ScheduleDAGInstrs::startBlockForKills(MachineBasicBlock *BB) {
1073 // Start with no live registers.
1074 LiveRegs.reset();
1075
1076 // Examine the live-in regs of all successors.
1077 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1078 SE = BB->succ_end(); SI != SE; ++SI) {
Matthias Braund9da1622015-09-09 18:08:03 +00001079 for (const auto &LI : (*SI)->liveins()) {
Andrew Trick6b104f82013-12-28 21:56:55 +00001080 // Repeat, for reg and all subregs.
Matthias Braund9da1622015-09-09 18:08:03 +00001081 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
Andrew Trick6b104f82013-12-28 21:56:55 +00001082 SubRegs.isValid(); ++SubRegs)
1083 LiveRegs.set(*SubRegs);
1084 }
1085 }
1086}
1087
Pete Cooper300069a2015-05-04 16:52:06 +00001088/// \brief If we change a kill flag on the bundle instruction implicit register
1089/// operands, then we also need to propagate that to any instructions inside
1090/// the bundle which had the same kill state.
1091static void toggleBundleKillFlag(MachineInstr *MI, unsigned Reg,
1092 bool NewKillState) {
1093 if (MI->getOpcode() != TargetOpcode::BUNDLE)
1094 return;
1095
1096 // Walk backwards from the last instruction in the bundle to the first.
1097 // Once we set a kill flag on an instruction, we bail out, as otherwise we
1098 // might set it on too many operands. We will clear as many flags as we
1099 // can though.
Duncan P. N. Exon Smith6e98cd32015-10-09 21:08:19 +00001100 MachineBasicBlock::instr_iterator Begin = MI->getIterator();
Pete Cooper300069a2015-05-04 16:52:06 +00001101 MachineBasicBlock::instr_iterator End = getBundleEnd(MI);
1102 while (Begin != End) {
Matthias Braune41e1462015-05-29 02:56:46 +00001103 for (MachineOperand &MO : (--End)->operands()) {
1104 if (!MO.isReg() || MO.isDef() || Reg != MO.getReg())
Pete Cooper300069a2015-05-04 16:52:06 +00001105 continue;
1106
Saleem Abdulrasoolee13fbe2015-05-12 23:36:18 +00001107 // DEBUG_VALUE nodes do not contribute to code generation and should
1108 // always be ignored. Failure to do so may result in trying to modify
1109 // KILL flags on DEBUG_VALUE nodes, which is distressing.
Matthias Braune41e1462015-05-29 02:56:46 +00001110 if (MO.isDebug())
Saleem Abdulrasoolee13fbe2015-05-12 23:36:18 +00001111 continue;
1112
Pete Cooper300069a2015-05-04 16:52:06 +00001113 // If the register has the internal flag then it could be killing an
1114 // internal def of the register. In this case, just skip. We only want
1115 // to toggle the flag on operands visible outside the bundle.
Matthias Braune41e1462015-05-29 02:56:46 +00001116 if (MO.isInternalRead())
Pete Cooper300069a2015-05-04 16:52:06 +00001117 continue;
1118
Matthias Braune41e1462015-05-29 02:56:46 +00001119 if (MO.isKill() == NewKillState)
Pete Cooper300069a2015-05-04 16:52:06 +00001120 continue;
Matthias Braune41e1462015-05-29 02:56:46 +00001121 MO.setIsKill(NewKillState);
Pete Cooper300069a2015-05-04 16:52:06 +00001122 if (NewKillState)
1123 return;
1124 }
1125 }
1126}
1127
Andrew Trick6b104f82013-12-28 21:56:55 +00001128bool ScheduleDAGInstrs::toggleKillFlag(MachineInstr *MI, MachineOperand &MO) {
1129 // Setting kill flag...
1130 if (!MO.isKill()) {
1131 MO.setIsKill(true);
Pete Cooper300069a2015-05-04 16:52:06 +00001132 toggleBundleKillFlag(MI, MO.getReg(), true);
Andrew Trick6b104f82013-12-28 21:56:55 +00001133 return false;
1134 }
1135
1136 // If MO itself is live, clear the kill flag...
1137 if (LiveRegs.test(MO.getReg())) {
1138 MO.setIsKill(false);
Pete Cooper300069a2015-05-04 16:52:06 +00001139 toggleBundleKillFlag(MI, MO.getReg(), false);
Andrew Trick6b104f82013-12-28 21:56:55 +00001140 return false;
1141 }
1142
1143 // If any subreg of MO is live, then create an imp-def for that
1144 // subreg and keep MO marked as killed.
1145 MO.setIsKill(false);
Pete Cooper300069a2015-05-04 16:52:06 +00001146 toggleBundleKillFlag(MI, MO.getReg(), false);
Andrew Trick6b104f82013-12-28 21:56:55 +00001147 bool AllDead = true;
1148 const unsigned SuperReg = MO.getReg();
1149 MachineInstrBuilder MIB(MF, MI);
1150 for (MCSubRegIterator SubRegs(SuperReg, TRI); SubRegs.isValid(); ++SubRegs) {
1151 if (LiveRegs.test(*SubRegs)) {
1152 MIB.addReg(*SubRegs, RegState::ImplicitDefine);
1153 AllDead = false;
1154 }
1155 }
1156
Pete Cooper300069a2015-05-04 16:52:06 +00001157 if(AllDead) {
Andrew Trick6b104f82013-12-28 21:56:55 +00001158 MO.setIsKill(true);
Pete Cooper300069a2015-05-04 16:52:06 +00001159 toggleBundleKillFlag(MI, MO.getReg(), true);
1160 }
Andrew Trick6b104f82013-12-28 21:56:55 +00001161 return false;
1162}
1163
1164// FIXME: Reuse the LivePhysRegs utility for this.
1165void ScheduleDAGInstrs::fixupKills(MachineBasicBlock *MBB) {
1166 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n');
1167
1168 LiveRegs.resize(TRI->getNumRegs());
1169 BitVector killedRegs(TRI->getNumRegs());
1170
1171 startBlockForKills(MBB);
1172
1173 // Examine block from end to start...
1174 unsigned Count = MBB->size();
1175 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin();
1176 I != E; --Count) {
1177 MachineInstr *MI = --I;
1178 if (MI->isDebugValue())
1179 continue;
1180
1181 // Update liveness. Registers that are defed but not used in this
1182 // instruction are now dead. Mark register and all subregs as they
1183 // are completely defined.
1184 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1185 MachineOperand &MO = MI->getOperand(i);
1186 if (MO.isRegMask())
1187 LiveRegs.clearBitsNotInMask(MO.getRegMask());
1188 if (!MO.isReg()) continue;
1189 unsigned Reg = MO.getReg();
1190 if (Reg == 0) continue;
1191 if (!MO.isDef()) continue;
1192 // Ignore two-addr defs.
1193 if (MI->isRegTiedToUseOperand(i)) continue;
1194
1195 // Repeat for reg and all subregs.
1196 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1197 SubRegs.isValid(); ++SubRegs)
1198 LiveRegs.reset(*SubRegs);
1199 }
1200
1201 // Examine all used registers and set/clear kill flag. When a
1202 // register is used multiple times we only set the kill flag on
1203 // the first use. Don't set kill flags on undef operands.
1204 killedRegs.reset();
1205 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1206 MachineOperand &MO = MI->getOperand(i);
1207 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1208 unsigned Reg = MO.getReg();
1209 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1210
1211 bool kill = false;
1212 if (!killedRegs.test(Reg)) {
1213 kill = true;
1214 // A register is not killed if any subregs are live...
1215 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
1216 if (LiveRegs.test(*SubRegs)) {
1217 kill = false;
1218 break;
1219 }
1220 }
1221
1222 // If subreg is not live, then register is killed if it became
1223 // live in this instruction
1224 if (kill)
1225 kill = !LiveRegs.test(Reg);
1226 }
1227
1228 if (MO.isKill() != kill) {
1229 DEBUG(dbgs() << "Fixing " << MO << " in ");
1230 // Warning: toggleKillFlag may invalidate MO.
1231 toggleKillFlag(MI, MO);
1232 DEBUG(MI->dump());
Pete Cooper300069a2015-05-04 16:52:06 +00001233 DEBUG(if (MI->getOpcode() == TargetOpcode::BUNDLE) {
Duncan P. N. Exon Smith6e98cd32015-10-09 21:08:19 +00001234 MachineBasicBlock::instr_iterator Begin = MI->getIterator();
Pete Cooper300069a2015-05-04 16:52:06 +00001235 MachineBasicBlock::instr_iterator End = getBundleEnd(MI);
1236 while (++Begin != End)
1237 DEBUG(Begin->dump());
1238 });
Andrew Trick6b104f82013-12-28 21:56:55 +00001239 }
1240
1241 killedRegs.set(Reg);
1242 }
1243
1244 // Mark any used register (that is not using undef) and subregs as
1245 // now live...
1246 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1247 MachineOperand &MO = MI->getOperand(i);
1248 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1249 unsigned Reg = MO.getReg();
1250 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1251
1252 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1253 SubRegs.isValid(); ++SubRegs)
1254 LiveRegs.set(*SubRegs);
1255 }
1256 }
1257}
1258
Dan Gohman60cb69e2008-11-19 23:18:57 +00001259void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001260#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman60cb69e2008-11-19 23:18:57 +00001261 SU->getInstr()->dump();
Manman Ren742534c2012-09-06 19:06:06 +00001262#endif
Dan Gohman60cb69e2008-11-19 23:18:57 +00001263}
1264
1265std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
Alp Tokere69170a2014-06-26 22:52:05 +00001266 std::string s;
1267 raw_string_ostream oss(s);
Dan Gohmanb9543432009-02-10 23:27:53 +00001268 if (SU == &EntrySU)
1269 oss << "<entry>";
1270 else if (SU == &ExitSU)
1271 oss << "<exit>";
1272 else
Eric Christopher1cdefae2015-02-27 00:11:34 +00001273 SU->getInstr()->print(oss, /*SkipOpers=*/true);
Dan Gohman60cb69e2008-11-19 23:18:57 +00001274 return oss.str();
1275}
1276
Andrew Trick1b2324d2012-03-07 00:18:22 +00001277/// Return the basic block label. It is not necessarilly unique because a block
1278/// contains multiple scheduling regions. But it is fine for visualization.
1279std::string ScheduleDAGInstrs::getDAGName() const {
1280 return "dag." + BB->getFullName();
1281}
Andrew Trick90f711d2012-10-15 18:02:27 +00001282
Andrew Trick48d392e2012-11-28 05:13:28 +00001283//===----------------------------------------------------------------------===//
1284// SchedDFSResult Implementation
1285//===----------------------------------------------------------------------===//
1286
1287namespace llvm {
1288/// \brief Internal state used to compute SchedDFSResult.
1289class SchedDFSImpl {
1290 SchedDFSResult &R;
1291
1292 /// Join DAG nodes into equivalence classes by their subtree.
1293 IntEqClasses SubtreeClasses;
1294 /// List PredSU, SuccSU pairs that represent data edges between subtrees.
1295 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs;
1296
Andrew Trickffc80972013-01-25 06:52:27 +00001297 struct RootData {
1298 unsigned NodeID;
1299 unsigned ParentNodeID; // Parent node (member of the parent subtree).
1300 unsigned SubInstrCount; // Instr count in this tree only, not children.
1301
1302 RootData(unsigned id): NodeID(id),
1303 ParentNodeID(SchedDFSResult::InvalidSubtreeID),
1304 SubInstrCount(0) {}
1305
1306 unsigned getSparseSetIndex() const { return NodeID; }
1307 };
1308
1309 SparseSet<RootData> RootSet;
1310
Andrew Trick48d392e2012-11-28 05:13:28 +00001311public:
Andrew Trickffc80972013-01-25 06:52:27 +00001312 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSNodeData.size()) {
1313 RootSet.setUniverse(R.DFSNodeData.size());
1314 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001315
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001316 /// Return true if this node been visited by the DFS traversal.
1317 ///
1318 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node
1319 /// ID. Later, SubtreeID is updated but remains valid.
Andrew Trick48d392e2012-11-28 05:13:28 +00001320 bool isVisited(const SUnit *SU) const {
Andrew Trickffc80972013-01-25 06:52:27 +00001321 return R.DFSNodeData[SU->NodeNum].SubtreeID
1322 != SchedDFSResult::InvalidSubtreeID;
Andrew Trick48d392e2012-11-28 05:13:28 +00001323 }
1324
1325 /// Initialize this node's instruction count. We don't need to flag the node
1326 /// visited until visitPostorder because the DAG cannot have cycles.
1327 void visitPreorder(const SUnit *SU) {
Andrew Trickffc80972013-01-25 06:52:27 +00001328 R.DFSNodeData[SU->NodeNum].InstrCount =
1329 SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001330 }
1331
1332 /// Called once for each node after all predecessors are visited. Revisit this
1333 /// node's predecessors and potentially join them now that we know the ILP of
1334 /// the other predecessors.
1335 void visitPostorderNode(const SUnit *SU) {
1336 // Mark this node as the root of a subtree. It may be joined with its
1337 // successors later.
Andrew Trickffc80972013-01-25 06:52:27 +00001338 R.DFSNodeData[SU->NodeNum].SubtreeID = SU->NodeNum;
1339 RootData RData(SU->NodeNum);
1340 RData.SubInstrCount = SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick48d392e2012-11-28 05:13:28 +00001341
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001342 // If any predecessors are still in their own subtree, they either cannot be
1343 // joined or are large enough to remain separate. If this parent node's
1344 // total instruction count is not greater than a child subtree by at least
1345 // the subtree limit, then try to join it now since splitting subtrees is
1346 // only useful if multiple high-pressure paths are possible.
Andrew Trickffc80972013-01-25 06:52:27 +00001347 unsigned InstrCount = R.DFSNodeData[SU->NodeNum].InstrCount;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001348 for (SUnit::const_pred_iterator
1349 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1350 if (PI->getKind() != SDep::Data)
1351 continue;
1352 unsigned PredNum = PI->getSUnit()->NodeNum;
Andrew Trickffc80972013-01-25 06:52:27 +00001353 if ((InstrCount - R.DFSNodeData[PredNum].InstrCount) < R.SubtreeLimit)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001354 joinPredSubtree(*PI, SU, /*CheckLimit=*/false);
Andrew Trickffc80972013-01-25 06:52:27 +00001355
1356 // Either link or merge the TreeData entry from the child to the parent.
Andrew Trick646eeb62013-01-25 06:52:30 +00001357 if (R.DFSNodeData[PredNum].SubtreeID == PredNum) {
1358 // If the predecessor's parent is invalid, this is a tree edge and the
1359 // current node is the parent.
1360 if (RootSet[PredNum].ParentNodeID == SchedDFSResult::InvalidSubtreeID)
1361 RootSet[PredNum].ParentNodeID = SU->NodeNum;
1362 }
1363 else if (RootSet.count(PredNum)) {
1364 // The predecessor is not a root, but is still in the root set. This
1365 // must be the new parent that it was just joined to. Note that
1366 // RootSet[PredNum].ParentNodeID may either be invalid or may still be
1367 // set to the original parent.
Andrew Trickffc80972013-01-25 06:52:27 +00001368 RData.SubInstrCount += RootSet[PredNum].SubInstrCount;
1369 RootSet.erase(PredNum);
1370 }
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001371 }
Andrew Trickffc80972013-01-25 06:52:27 +00001372 RootSet[SU->NodeNum] = RData;
1373 }
1374
1375 /// Called once for each tree edge after calling visitPostOrderNode on the
1376 /// predecessor. Increment the parent node's instruction count and
1377 /// preemptively join this subtree to its parent's if it is small enough.
1378 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) {
1379 R.DFSNodeData[Succ->NodeNum].InstrCount
1380 += R.DFSNodeData[PredDep.getSUnit()->NodeNum].InstrCount;
1381 joinPredSubtree(PredDep, Succ);
Andrew Trick48d392e2012-11-28 05:13:28 +00001382 }
1383
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001384 /// Add a connection for cross edges.
1385 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) {
Andrew Trick48d392e2012-11-28 05:13:28 +00001386 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ));
1387 }
1388
1389 /// Set each node's subtree ID to the representative ID and record connections
1390 /// between trees.
1391 void finalize() {
1392 SubtreeClasses.compress();
Andrew Trickffc80972013-01-25 06:52:27 +00001393 R.DFSTreeData.resize(SubtreeClasses.getNumClasses());
1394 assert(SubtreeClasses.getNumClasses() == RootSet.size()
1395 && "number of roots should match trees");
1396 for (SparseSet<RootData>::const_iterator
1397 RI = RootSet.begin(), RE = RootSet.end(); RI != RE; ++RI) {
1398 unsigned TreeID = SubtreeClasses[RI->NodeID];
1399 if (RI->ParentNodeID != SchedDFSResult::InvalidSubtreeID)
1400 R.DFSTreeData[TreeID].ParentTreeID = SubtreeClasses[RI->ParentNodeID];
1401 R.DFSTreeData[TreeID].SubInstrCount = RI->SubInstrCount;
Andrew Trick646eeb62013-01-25 06:52:30 +00001402 // Note that SubInstrCount may be greater than InstrCount if we joined
1403 // subtrees across a cross edge. InstrCount will be attributed to the
1404 // original parent, while SubInstrCount will be attributed to the joined
1405 // parent.
Andrew Trickffc80972013-01-25 06:52:27 +00001406 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001407 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses());
1408 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses());
1409 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n");
Andrew Trickffc80972013-01-25 06:52:27 +00001410 for (unsigned Idx = 0, End = R.DFSNodeData.size(); Idx != End; ++Idx) {
1411 R.DFSNodeData[Idx].SubtreeID = SubtreeClasses[Idx];
Andrew Trick48d392e2012-11-28 05:13:28 +00001412 DEBUG(dbgs() << " SU(" << Idx << ") in tree "
Andrew Trickffc80972013-01-25 06:52:27 +00001413 << R.DFSNodeData[Idx].SubtreeID << '\n');
Andrew Trick48d392e2012-11-28 05:13:28 +00001414 }
1415 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator
1416 I = ConnectionPairs.begin(), E = ConnectionPairs.end();
1417 I != E; ++I) {
1418 unsigned PredTree = SubtreeClasses[I->first->NodeNum];
1419 unsigned SuccTree = SubtreeClasses[I->second->NodeNum];
1420 if (PredTree == SuccTree)
1421 continue;
1422 unsigned Depth = I->first->getDepth();
1423 addConnection(PredTree, SuccTree, Depth);
1424 addConnection(SuccTree, PredTree, Depth);
1425 }
1426 }
1427
1428protected:
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001429 /// Join the predecessor subtree with the successor that is its DFS
1430 /// parent. Apply some heuristics before joining.
1431 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ,
1432 bool CheckLimit = true) {
1433 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges");
1434
1435 // Check if the predecessor is already joined.
1436 const SUnit *PredSU = PredDep.getSUnit();
1437 unsigned PredNum = PredSU->NodeNum;
Andrew Trickffc80972013-01-25 06:52:27 +00001438 if (R.DFSNodeData[PredNum].SubtreeID != PredNum)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001439 return false;
Andrew Trickb52a8562013-01-25 00:12:57 +00001440
1441 // Four is the magic number of successors before a node is considered a
1442 // pinch point.
1443 unsigned NumDataSucs = 0;
Andrew Trickb52a8562013-01-25 00:12:57 +00001444 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(),
1445 SE = PredSU->Succs.end(); SI != SE; ++SI) {
1446 if (SI->getKind() == SDep::Data) {
1447 if (++NumDataSucs >= 4)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001448 return false;
Andrew Trickb52a8562013-01-25 00:12:57 +00001449 }
1450 }
Andrew Trickffc80972013-01-25 06:52:27 +00001451 if (CheckLimit && R.DFSNodeData[PredNum].InstrCount > R.SubtreeLimit)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001452 return false;
Andrew Trickffc80972013-01-25 06:52:27 +00001453 R.DFSNodeData[PredNum].SubtreeID = Succ->NodeNum;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001454 SubtreeClasses.join(Succ->NodeNum, PredNum);
1455 return true;
Andrew Trickb52a8562013-01-25 00:12:57 +00001456 }
1457
Andrew Trick48d392e2012-11-28 05:13:28 +00001458 /// Called by finalize() to record a connection between trees.
1459 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) {
1460 if (!Depth)
1461 return;
1462
Andrew Trickffc80972013-01-25 06:52:27 +00001463 do {
1464 SmallVectorImpl<SchedDFSResult::Connection> &Connections =
1465 R.SubtreeConnections[FromTree];
1466 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator
1467 I = Connections.begin(), E = Connections.end(); I != E; ++I) {
1468 if (I->TreeID == ToTree) {
1469 I->Level = std::max(I->Level, Depth);
1470 return;
1471 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001472 }
Andrew Trickffc80972013-01-25 06:52:27 +00001473 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth));
1474 FromTree = R.DFSTreeData[FromTree].ParentTreeID;
1475 } while (FromTree != SchedDFSResult::InvalidSubtreeID);
Andrew Trick48d392e2012-11-28 05:13:28 +00001476 }
1477};
1478} // namespace llvm
1479
Andrew Trick90f711d2012-10-15 18:02:27 +00001480namespace {
1481/// \brief Manage the stack used by a reverse depth-first search over the DAG.
1482class SchedDAGReverseDFS {
1483 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
1484public:
1485 bool isComplete() const { return DFSStack.empty(); }
1486
1487 void follow(const SUnit *SU) {
1488 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
1489 }
1490 void advance() { ++DFSStack.back().second; }
1491
Andrew Trick48d392e2012-11-28 05:13:28 +00001492 const SDep *backtrack() {
1493 DFSStack.pop_back();
Craig Topperc0196b12014-04-14 00:51:57 +00001494 return DFSStack.empty() ? nullptr : std::prev(DFSStack.back().second);
Andrew Trick48d392e2012-11-28 05:13:28 +00001495 }
Andrew Trick90f711d2012-10-15 18:02:27 +00001496
1497 const SUnit *getCurr() const { return DFSStack.back().first; }
1498
1499 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
1500
1501 SUnit::const_pred_iterator getPredEnd() const {
1502 return getCurr()->Preds.end();
1503 }
1504};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001505} // anonymous
Andrew Trick90f711d2012-10-15 18:02:27 +00001506
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001507static bool hasDataSucc(const SUnit *SU) {
1508 for (SUnit::const_succ_iterator
1509 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) {
Andrew Trick646eeb62013-01-25 06:52:30 +00001510 if (SI->getKind() == SDep::Data && !SI->getSUnit()->isBoundaryNode())
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001511 return true;
1512 }
1513 return false;
1514}
1515
Andrew Trick90f711d2012-10-15 18:02:27 +00001516/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
1517/// search from this root.
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001518void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) {
Andrew Trick90f711d2012-10-15 18:02:27 +00001519 if (!IsBottomUp)
1520 llvm_unreachable("Top-down ILP metric is unimplemnted");
1521
Andrew Trick48d392e2012-11-28 05:13:28 +00001522 SchedDFSImpl Impl(*this);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001523 for (ArrayRef<SUnit>::const_iterator
1524 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) {
1525 const SUnit *SU = &*SI;
1526 if (Impl.isVisited(SU) || hasDataSucc(SU))
1527 continue;
1528
Andrew Trick48d392e2012-11-28 05:13:28 +00001529 SchedDAGReverseDFS DFS;
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001530 Impl.visitPreorder(SU);
1531 DFS.follow(SU);
Andrew Trick48d392e2012-11-28 05:13:28 +00001532 for (;;) {
1533 // Traverse the leftmost path as far as possible.
1534 while (DFS.getPred() != DFS.getPredEnd()) {
1535 const SDep &PredDep = *DFS.getPred();
1536 DFS.advance();
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001537 // Ignore non-data edges.
Andrew Trick646eeb62013-01-25 06:52:30 +00001538 if (PredDep.getKind() != SDep::Data
1539 || PredDep.getSUnit()->isBoundaryNode()) {
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001540 continue;
Andrew Trick646eeb62013-01-25 06:52:30 +00001541 }
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001542 // An already visited edge is a cross edge, assuming an acyclic DAG.
Andrew Trick48d392e2012-11-28 05:13:28 +00001543 if (Impl.isVisited(PredDep.getSUnit())) {
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001544 Impl.visitCrossEdge(PredDep, DFS.getCurr());
Andrew Trick48d392e2012-11-28 05:13:28 +00001545 continue;
1546 }
1547 Impl.visitPreorder(PredDep.getSUnit());
1548 DFS.follow(PredDep.getSUnit());
1549 }
1550 // Visit the top of the stack in postorder and backtrack.
1551 const SUnit *Child = DFS.getCurr();
1552 const SDep *PredDep = DFS.backtrack();
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001553 Impl.visitPostorderNode(Child);
1554 if (PredDep)
1555 Impl.visitPostorderEdge(*PredDep, DFS.getCurr());
Andrew Trick48d392e2012-11-28 05:13:28 +00001556 if (DFS.isComplete())
1557 break;
Andrew Trick90f711d2012-10-15 18:02:27 +00001558 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001559 }
1560 Impl.finalize();
1561}
1562
1563/// The root of the given SubtreeID was just scheduled. For all subtrees
1564/// connected to this tree, record the depth of the connection so that the
1565/// nearest connected subtrees can be prioritized.
1566void SchedDFSResult::scheduleTree(unsigned SubtreeID) {
1567 for (SmallVectorImpl<Connection>::const_iterator
1568 I = SubtreeConnections[SubtreeID].begin(),
1569 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) {
1570 SubtreeConnectLevels[I->TreeID] =
1571 std::max(SubtreeConnectLevels[I->TreeID], I->Level);
1572 DEBUG(dbgs() << " Tree: " << I->TreeID
1573 << " @" << SubtreeConnectLevels[I->TreeID] << '\n');
Andrew Trick90f711d2012-10-15 18:02:27 +00001574 }
1575}
1576
Alp Tokerd8d510a2014-07-01 21:19:13 +00001577LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001578void ILPValue::print(raw_ostream &OS) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00001579 OS << InstrCount << " / " << Length << " = ";
1580 if (!Length)
Andrew Trick90f711d2012-10-15 18:02:27 +00001581 OS << "BADILP";
Andrew Trick48d392e2012-11-28 05:13:28 +00001582 else
1583 OS << format("%g", ((double)InstrCount / Length));
Andrew Trick90f711d2012-10-15 18:02:27 +00001584}
1585
Alp Tokerd8d510a2014-07-01 21:19:13 +00001586LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001587void ILPValue::dump() const {
1588 dbgs() << *this << '\n';
1589}
1590
1591namespace llvm {
1592
Alp Tokerd8d510a2014-07-01 21:19:13 +00001593LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001594raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1595 Val.print(OS);
1596 return OS;
1597}
1598
1599} // namespace llvm