blob: cb7d450c3c580f5038f9afb4e7a66673ab9da4cd [file] [log] [blame]
Colin LeMahieu2c769202014-11-06 17:05:51 +00001//===-- HexagonAsmBackend.cpp - Hexagon Assembler Backend -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Colin LeMahieu86f218e2015-05-30 18:55:47 +000010#include "Hexagon.h"
11#include "HexagonFixupKinds.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000012#include "MCTargetDesc/HexagonBaseInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000013#include "MCTargetDesc/HexagonMCChecker.h"
14#include "MCTargetDesc/HexagonMCCodeEmitter.h"
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000015#include "MCTargetDesc/HexagonMCTargetDesc.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000016#include "MCTargetDesc/HexagonMCInstrInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000017#include "MCTargetDesc/HexagonMCShuffler.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000018#include "llvm/MC/MCAsmBackend.h"
Colin LeMahieue6241792015-11-30 17:32:34 +000019#include "llvm/MC/MCAsmLayout.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000020#include "llvm/MC/MCAssembler.h"
Colin LeMahieu65548942015-11-13 21:45:50 +000021#include "llvm/MC/MCContext.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000022#include "llvm/MC/MCELFObjectWriter.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000023#include "llvm/MC/MCFixupKindInfo.h"
Colin LeMahieube8c4532015-06-05 16:00:11 +000024#include "llvm/MC/MCInstrInfo.h"
Reid Kleckner858239d2016-06-22 23:23:08 +000025#include "llvm/MC/MCObjectWriter.h"
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000026#include "llvm/Support/Debug.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000027#include "llvm/Support/TargetRegistry.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000028
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000029#include <sstream>
30
Colin LeMahieu2c769202014-11-06 17:05:51 +000031using namespace llvm;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000032using namespace Hexagon;
Colin LeMahieu2c769202014-11-06 17:05:51 +000033
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000034#define DEBUG_TYPE "hexagon-asm-backend"
35
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000036static cl::opt<bool> DisableFixup
37 ("mno-fixup", cl::desc("Disable fixing up resolved relocations for Hexagon"));
38
Colin LeMahieu2c769202014-11-06 17:05:51 +000039namespace {
40
41class HexagonAsmBackend : public MCAsmBackend {
Colin LeMahieua6750772015-06-03 17:34:16 +000042 uint8_t OSABI;
43 StringRef CPU;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000044 mutable uint64_t relaxedCnt;
45 std::unique_ptr <MCInstrInfo> MCII;
46 std::unique_ptr <MCInst *> RelaxTarget;
Colin LeMahieu65548942015-11-13 21:45:50 +000047 MCInst * Extender;
Colin LeMahieua3782da2016-04-27 21:37:44 +000048
49 void ReplaceInstruction(MCCodeEmitter &E, MCRelaxableFragment &RF,
50 MCInst &HMB) const {
51 SmallVector<MCFixup, 4> Fixups;
52 SmallString<256> Code;
53 raw_svector_ostream VecOS(Code);
54 E.encodeInstruction(HMB, VecOS, Fixups, RF.getSubtargetInfo());
55
56 // Update the fragment.
57 RF.setInst(HMB);
58 RF.getContents() = Code;
59 RF.getFixups() = Fixups;
60 }
Colin LeMahieu2c769202014-11-06 17:05:51 +000061public:
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000062 HexagonAsmBackend(const Target &T, const Triple &TT, uint8_t OSABI,
63 StringRef CPU) :
64 OSABI(OSABI), CPU(CPU), MCII(T.createMCInstrInfo()),
65 RelaxTarget(new MCInst *), Extender(nullptr) {}
Colin LeMahieu2c769202014-11-06 17:05:51 +000066
Colin LeMahieua6750772015-06-03 17:34:16 +000067 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
68 return createHexagonELFObjectWriter(OS, OSABI, CPU);
69 }
70
Colin LeMahieu65548942015-11-13 21:45:50 +000071 void setExtender(MCContext &Context) const {
72 if (Extender == nullptr)
73 const_cast<HexagonAsmBackend *>(this)->Extender = new (Context) MCInst;
74 }
75
76 MCInst *takeExtender() const {
77 assert(Extender != nullptr);
78 MCInst * Result = Extender;
79 const_cast<HexagonAsmBackend *>(this)->Extender = nullptr;
80 return Result;
81 }
82
Colin LeMahieua6750772015-06-03 17:34:16 +000083 unsigned getNumFixupKinds() const override {
84 return Hexagon::NumTargetFixupKinds;
85 }
86
87 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
88 const static MCFixupKindInfo Infos[Hexagon::NumTargetFixupKinds] = {
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000089 // This table *must* be in same the order of fixup_* kinds in
90 // HexagonFixupKinds.h.
91 //
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000092 // namei offset bits flags
93 { "fixup_Hexagon_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
94 { "fixup_Hexagon_B15_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
95 { "fixup_Hexagon_B7_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
96 { "fixup_Hexagon_LO16", 0, 32, 0 },
97 { "fixup_Hexagon_HI16", 0, 32, 0 },
98 { "fixup_Hexagon_32", 0, 32, 0 },
99 { "fixup_Hexagon_16", 0, 32, 0 },
100 { "fixup_Hexagon_8", 0, 32, 0 },
101 { "fixup_Hexagon_GPREL16_0", 0, 32, 0 },
102 { "fixup_Hexagon_GPREL16_1", 0, 32, 0 },
103 { "fixup_Hexagon_GPREL16_2", 0, 32, 0 },
104 { "fixup_Hexagon_GPREL16_3", 0, 32, 0 },
105 { "fixup_Hexagon_HL16", 0, 32, 0 },
106 { "fixup_Hexagon_B13_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
107 { "fixup_Hexagon_B9_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
108 { "fixup_Hexagon_B32_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
109 { "fixup_Hexagon_32_6_X", 0, 32, 0 },
110 { "fixup_Hexagon_B22_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
111 { "fixup_Hexagon_B15_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
112 { "fixup_Hexagon_B13_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
113 { "fixup_Hexagon_B9_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
114 { "fixup_Hexagon_B7_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
115 { "fixup_Hexagon_16_X", 0, 32, 0 },
116 { "fixup_Hexagon_12_X", 0, 32, 0 },
117 { "fixup_Hexagon_11_X", 0, 32, 0 },
118 { "fixup_Hexagon_10_X", 0, 32, 0 },
119 { "fixup_Hexagon_9_X", 0, 32, 0 },
120 { "fixup_Hexagon_8_X", 0, 32, 0 },
121 { "fixup_Hexagon_7_X", 0, 32, 0 },
122 { "fixup_Hexagon_6_X", 0, 32, 0 },
123 { "fixup_Hexagon_32_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
124 { "fixup_Hexagon_COPY", 0, 32, 0 },
125 { "fixup_Hexagon_GLOB_DAT", 0, 32, 0 },
126 { "fixup_Hexagon_JMP_SLOT", 0, 32, 0 },
127 { "fixup_Hexagon_RELATIVE", 0, 32, 0 },
128 { "fixup_Hexagon_PLT_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
129 { "fixup_Hexagon_GOTREL_LO16", 0, 32, 0 },
130 { "fixup_Hexagon_GOTREL_HI16", 0, 32, 0 },
131 { "fixup_Hexagon_GOTREL_32", 0, 32, 0 },
132 { "fixup_Hexagon_GOT_LO16", 0, 32, 0 },
133 { "fixup_Hexagon_GOT_HI16", 0, 32, 0 },
134 { "fixup_Hexagon_GOT_32", 0, 32, 0 },
135 { "fixup_Hexagon_GOT_16", 0, 32, 0 },
136 { "fixup_Hexagon_DTPMOD_32", 0, 32, 0 },
137 { "fixup_Hexagon_DTPREL_LO16", 0, 32, 0 },
138 { "fixup_Hexagon_DTPREL_HI16", 0, 32, 0 },
139 { "fixup_Hexagon_DTPREL_32", 0, 32, 0 },
140 { "fixup_Hexagon_DTPREL_16", 0, 32, 0 },
141 { "fixup_Hexagon_GD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
142 { "fixup_Hexagon_LD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
143 { "fixup_Hexagon_GD_GOT_LO16", 0, 32, 0 },
144 { "fixup_Hexagon_GD_GOT_HI16", 0, 32, 0 },
145 { "fixup_Hexagon_GD_GOT_32", 0, 32, 0 },
146 { "fixup_Hexagon_GD_GOT_16", 0, 32, 0 },
147 { "fixup_Hexagon_LD_GOT_LO16", 0, 32, 0 },
148 { "fixup_Hexagon_LD_GOT_HI16", 0, 32, 0 },
149 { "fixup_Hexagon_LD_GOT_32", 0, 32, 0 },
150 { "fixup_Hexagon_LD_GOT_16", 0, 32, 0 },
151 { "fixup_Hexagon_IE_LO16", 0, 32, 0 },
152 { "fixup_Hexagon_IE_HI16", 0, 32, 0 },
153 { "fixup_Hexagon_IE_32", 0, 32, 0 },
154 { "fixup_Hexagon_IE_16", 0, 32, 0 },
155 { "fixup_Hexagon_IE_GOT_LO16", 0, 32, 0 },
156 { "fixup_Hexagon_IE_GOT_HI16", 0, 32, 0 },
157 { "fixup_Hexagon_IE_GOT_32", 0, 32, 0 },
158 { "fixup_Hexagon_IE_GOT_16", 0, 32, 0 },
159 { "fixup_Hexagon_TPREL_LO16", 0, 32, 0 },
160 { "fixup_Hexagon_TPREL_HI16", 0, 32, 0 },
161 { "fixup_Hexagon_TPREL_32", 0, 32, 0 },
162 { "fixup_Hexagon_TPREL_16", 0, 32, 0 },
163 { "fixup_Hexagon_6_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
164 { "fixup_Hexagon_GOTREL_32_6_X", 0, 32, 0 },
165 { "fixup_Hexagon_GOTREL_16_X", 0, 32, 0 },
166 { "fixup_Hexagon_GOTREL_11_X", 0, 32, 0 },
167 { "fixup_Hexagon_GOT_32_6_X", 0, 32, 0 },
168 { "fixup_Hexagon_GOT_16_X", 0, 32, 0 },
169 { "fixup_Hexagon_GOT_11_X", 0, 32, 0 },
170 { "fixup_Hexagon_DTPREL_32_6_X", 0, 32, 0 },
171 { "fixup_Hexagon_DTPREL_16_X", 0, 32, 0 },
172 { "fixup_Hexagon_DTPREL_11_X", 0, 32, 0 },
173 { "fixup_Hexagon_GD_GOT_32_6_X", 0, 32, 0 },
174 { "fixup_Hexagon_GD_GOT_16_X", 0, 32, 0 },
175 { "fixup_Hexagon_GD_GOT_11_X", 0, 32, 0 },
176 { "fixup_Hexagon_LD_GOT_32_6_X", 0, 32, 0 },
177 { "fixup_Hexagon_LD_GOT_16_X", 0, 32, 0 },
178 { "fixup_Hexagon_LD_GOT_11_X", 0, 32, 0 },
179 { "fixup_Hexagon_IE_32_6_X", 0, 32, 0 },
180 { "fixup_Hexagon_IE_16_X", 0, 32, 0 },
181 { "fixup_Hexagon_IE_GOT_32_6_X", 0, 32, 0 },
182 { "fixup_Hexagon_IE_GOT_16_X", 0, 32, 0 },
183 { "fixup_Hexagon_IE_GOT_11_X", 0, 32, 0 },
184 { "fixup_Hexagon_TPREL_32_6_X", 0, 32, 0 },
185 { "fixup_Hexagon_TPREL_16_X", 0, 32, 0 },
186 { "fixup_Hexagon_TPREL_11_X", 0, 32, 0 }
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000187 };
Colin LeMahieua6750772015-06-03 17:34:16 +0000188
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000189 if (Kind < FirstTargetFixupKind)
Colin LeMahieua6750772015-06-03 17:34:16 +0000190 return MCAsmBackend::getFixupKindInfo(Kind);
Colin LeMahieua6750772015-06-03 17:34:16 +0000191
192 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
193 "Invalid kind!");
194 return Infos[Kind - FirstTargetFixupKind];
195 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000196
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000197 /// processFixupValue - Target hook to adjust the literal value of a fixup
198 /// if necessary. IsResolved signals whether the caller believes a relocation
199 /// is needed; the target can modify the value. The default does nothing.
200 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
201 const MCFixup &Fixup, const MCFragment *DF,
202 const MCValue &Target, uint64_t &Value,
203 bool &IsResolved) override {
204 MCFixupKind Kind = Fixup.getKind();
205
206 switch((unsigned)Kind) {
207 default:
208 llvm_unreachable("Unknown Fixup Kind!");
209
210 case fixup_Hexagon_LO16:
211 case fixup_Hexagon_HI16:
212 case fixup_Hexagon_16:
213 case fixup_Hexagon_8:
214 case fixup_Hexagon_GPREL16_0:
215 case fixup_Hexagon_GPREL16_1:
216 case fixup_Hexagon_GPREL16_2:
217 case fixup_Hexagon_GPREL16_3:
218 case fixup_Hexagon_HL16:
219 case fixup_Hexagon_32_6_X:
220 case fixup_Hexagon_16_X:
221 case fixup_Hexagon_12_X:
222 case fixup_Hexagon_11_X:
223 case fixup_Hexagon_10_X:
224 case fixup_Hexagon_9_X:
225 case fixup_Hexagon_8_X:
226 case fixup_Hexagon_7_X:
227 case fixup_Hexagon_6_X:
228 case fixup_Hexagon_COPY:
229 case fixup_Hexagon_GLOB_DAT:
230 case fixup_Hexagon_JMP_SLOT:
231 case fixup_Hexagon_RELATIVE:
232 case fixup_Hexagon_PLT_B22_PCREL:
233 case fixup_Hexagon_GOTREL_LO16:
234 case fixup_Hexagon_GOTREL_HI16:
235 case fixup_Hexagon_GOTREL_32:
236 case fixup_Hexagon_GOT_LO16:
237 case fixup_Hexagon_GOT_HI16:
238 case fixup_Hexagon_GOT_32:
239 case fixup_Hexagon_GOT_16:
240 case fixup_Hexagon_DTPMOD_32:
241 case fixup_Hexagon_DTPREL_LO16:
242 case fixup_Hexagon_DTPREL_HI16:
243 case fixup_Hexagon_DTPREL_32:
244 case fixup_Hexagon_DTPREL_16:
245 case fixup_Hexagon_GD_PLT_B22_PCREL:
246 case fixup_Hexagon_LD_PLT_B22_PCREL:
247 case fixup_Hexagon_GD_GOT_LO16:
248 case fixup_Hexagon_GD_GOT_HI16:
249 case fixup_Hexagon_GD_GOT_32:
250 case fixup_Hexagon_GD_GOT_16:
251 case fixup_Hexagon_LD_GOT_LO16:
252 case fixup_Hexagon_LD_GOT_HI16:
253 case fixup_Hexagon_LD_GOT_32:
254 case fixup_Hexagon_LD_GOT_16:
255 case fixup_Hexagon_IE_LO16:
256 case fixup_Hexagon_IE_HI16:
257 case fixup_Hexagon_IE_32:
258 case fixup_Hexagon_IE_16:
259 case fixup_Hexagon_IE_GOT_LO16:
260 case fixup_Hexagon_IE_GOT_HI16:
261 case fixup_Hexagon_IE_GOT_32:
262 case fixup_Hexagon_IE_GOT_16:
263 case fixup_Hexagon_TPREL_LO16:
264 case fixup_Hexagon_TPREL_HI16:
265 case fixup_Hexagon_TPREL_32:
266 case fixup_Hexagon_TPREL_16:
267 case fixup_Hexagon_GOTREL_32_6_X:
268 case fixup_Hexagon_GOTREL_16_X:
269 case fixup_Hexagon_GOTREL_11_X:
270 case fixup_Hexagon_GOT_32_6_X:
271 case fixup_Hexagon_GOT_16_X:
272 case fixup_Hexagon_GOT_11_X:
273 case fixup_Hexagon_DTPREL_32_6_X:
274 case fixup_Hexagon_DTPREL_16_X:
275 case fixup_Hexagon_DTPREL_11_X:
276 case fixup_Hexagon_GD_GOT_32_6_X:
277 case fixup_Hexagon_GD_GOT_16_X:
278 case fixup_Hexagon_GD_GOT_11_X:
279 case fixup_Hexagon_LD_GOT_32_6_X:
280 case fixup_Hexagon_LD_GOT_16_X:
281 case fixup_Hexagon_LD_GOT_11_X:
282 case fixup_Hexagon_IE_32_6_X:
283 case fixup_Hexagon_IE_16_X:
284 case fixup_Hexagon_IE_GOT_32_6_X:
285 case fixup_Hexagon_IE_GOT_16_X:
286 case fixup_Hexagon_IE_GOT_11_X:
287 case fixup_Hexagon_TPREL_32_6_X:
288 case fixup_Hexagon_TPREL_16_X:
289 case fixup_Hexagon_TPREL_11_X:
290 case fixup_Hexagon_32_PCREL:
291 case fixup_Hexagon_6_PCREL_X:
292 case fixup_Hexagon_23_REG:
293 // These relocations should always have a relocation recorded
294 IsResolved = false;
295 return;
296
297 case fixup_Hexagon_B22_PCREL:
298 //IsResolved = false;
299 break;
300
301 case fixup_Hexagon_B13_PCREL:
302 case fixup_Hexagon_B13_PCREL_X:
303 case fixup_Hexagon_B32_PCREL_X:
304 case fixup_Hexagon_B22_PCREL_X:
305 case fixup_Hexagon_B15_PCREL:
306 case fixup_Hexagon_B15_PCREL_X:
307 case fixup_Hexagon_B9_PCREL:
308 case fixup_Hexagon_B9_PCREL_X:
309 case fixup_Hexagon_B7_PCREL:
310 case fixup_Hexagon_B7_PCREL_X:
311 if (DisableFixup)
312 IsResolved = false;
313 break;
314
315 case FK_Data_1:
316 case FK_Data_2:
317 case FK_Data_4:
318 case FK_PCRel_4:
319 case fixup_Hexagon_32:
320 // Leave these relocations alone as they are used for EH.
321 return;
322 }
323 }
324
325 /// getFixupKindNumBytes - The number of bytes the fixup may change.
326 static unsigned getFixupKindNumBytes(unsigned Kind) {
327 switch (Kind) {
328 default:
329 return 0;
330
331 case FK_Data_1:
332 return 1;
333 case FK_Data_2:
334 return 2;
335 case FK_Data_4: // this later gets mapped to R_HEX_32
336 case FK_PCRel_4: // this later gets mapped to R_HEX_32_PCREL
337 case fixup_Hexagon_32:
338 case fixup_Hexagon_B32_PCREL_X:
339 case fixup_Hexagon_B22_PCREL:
340 case fixup_Hexagon_B22_PCREL_X:
341 case fixup_Hexagon_B15_PCREL:
342 case fixup_Hexagon_B15_PCREL_X:
343 case fixup_Hexagon_B13_PCREL:
344 case fixup_Hexagon_B13_PCREL_X:
345 case fixup_Hexagon_B9_PCREL:
346 case fixup_Hexagon_B9_PCREL_X:
347 case fixup_Hexagon_B7_PCREL:
348 case fixup_Hexagon_B7_PCREL_X:
349 return 4;
350 }
351 }
352
353 // Make up for left shift when encoding the operand.
354 static uint64_t adjustFixupValue(MCFixupKind Kind, uint64_t Value) {
355 switch((unsigned)Kind) {
356 default:
357 break;
358
359 case fixup_Hexagon_B7_PCREL:
360 case fixup_Hexagon_B9_PCREL:
361 case fixup_Hexagon_B13_PCREL:
362 case fixup_Hexagon_B15_PCREL:
363 case fixup_Hexagon_B22_PCREL:
364 Value >>= 2;
365 break;
366
367 case fixup_Hexagon_B7_PCREL_X:
368 case fixup_Hexagon_B9_PCREL_X:
369 case fixup_Hexagon_B13_PCREL_X:
370 case fixup_Hexagon_B15_PCREL_X:
371 case fixup_Hexagon_B22_PCREL_X:
372 Value &= 0x3f;
373 break;
374
375 case fixup_Hexagon_B32_PCREL_X:
376 Value >>= 6;
377 break;
378 }
379 return (Value);
380 }
381
382 void HandleFixupError(const int bits, const int align_bits,
383 const int64_t FixupValue, const char *fixupStr) const {
384 // Error: value 1124 out of range: -1024-1023 when resolving
385 // symbol in file xprtsock.S
386 const APInt IntMin = APInt::getSignedMinValue(bits+align_bits);
387 const APInt IntMax = APInt::getSignedMaxValue(bits+align_bits);
388 std::stringstream errStr;
389 errStr << "\nError: value " <<
390 FixupValue <<
391 " out of range: " <<
392 IntMin.getSExtValue() <<
393 "-" <<
394 IntMax.getSExtValue() <<
395 " when resolving " <<
396 fixupStr <<
397 " fixup\n";
398 llvm_unreachable(errStr.str().c_str());
399 }
400
401 /// ApplyFixup - Apply the \arg Value for given \arg Fixup into the provided
402 /// data fragment, at the offset specified by the fixup and following the
403 /// fixup kind as appropriate.
404 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
405 uint64_t FixupValue, bool IsPCRel) const override {
406
407 // When FixupValue is 0 the relocation is external and there
408 // is nothing for us to do.
409 if (!FixupValue) return;
410
411 MCFixupKind Kind = Fixup.getKind();
412 uint64_t Value;
413 uint32_t InstMask;
414 uint32_t Reloc;
415
416 // LLVM gives us an encoded value, we have to convert it back
417 // to a real offset before we can use it.
418 uint32_t Offset = Fixup.getOffset();
419 unsigned NumBytes = getFixupKindNumBytes(Kind);
420 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
David Majnemere61e4bf2016-06-21 05:10:24 +0000421 char *InstAddr = Data + Offset;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000422
423 Value = adjustFixupValue(Kind, FixupValue);
424 if(!Value)
425 return;
David Majnemere61e4bf2016-06-21 05:10:24 +0000426 int sValue = (int)Value;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000427
428 switch((unsigned)Kind) {
429 default:
430 return;
431
432 case fixup_Hexagon_B7_PCREL:
433 if (!(isIntN(7, sValue)))
434 HandleFixupError(7, 2, (int64_t)FixupValue, "B7_PCREL");
435 case fixup_Hexagon_B7_PCREL_X:
436 InstMask = 0x00001f18; // Word32_B7
437 Reloc = (((Value >> 2) & 0x1f) << 8) | // Value 6-2 = Target 12-8
438 ((Value & 0x3) << 3); // Value 1-0 = Target 4-3
439 break;
440
441 case fixup_Hexagon_B9_PCREL:
442 if (!(isIntN(9, sValue)))
443 HandleFixupError(9, 2, (int64_t)FixupValue, "B9_PCREL");
444 case fixup_Hexagon_B9_PCREL_X:
445 InstMask = 0x003000fe; // Word32_B9
446 Reloc = (((Value >> 7) & 0x3) << 20) | // Value 8-7 = Target 21-20
447 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
448 break;
449
450 // Since the existing branches that use this relocation cannot be
451 // extended, they should only be fixed up if the target is within range.
452 case fixup_Hexagon_B13_PCREL:
453 if (!(isIntN(13, sValue)))
454 HandleFixupError(13, 2, (int64_t)FixupValue, "B13_PCREL");
455 case fixup_Hexagon_B13_PCREL_X:
456 InstMask = 0x00202ffe; // Word32_B13
457 Reloc = (((Value >> 12) & 0x1) << 21) | // Value 12 = Target 21
458 (((Value >> 11) & 0x1) << 13) | // Value 11 = Target 13
459 ((Value & 0x7ff) << 1); // Value 10-0 = Target 11-1
460 break;
461
462 case fixup_Hexagon_B15_PCREL:
463 if (!(isIntN(15, sValue)))
464 HandleFixupError(15, 2, (int64_t)FixupValue, "B15_PCREL");
465 case fixup_Hexagon_B15_PCREL_X:
466 InstMask = 0x00df20fe; // Word32_B15
467 Reloc = (((Value >> 13) & 0x3) << 22) | // Value 14-13 = Target 23-22
468 (((Value >> 8) & 0x1f) << 16) | // Value 12-8 = Target 20-16
469 (((Value >> 7) & 0x1) << 13) | // Value 7 = Target 13
470 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
471 break;
472
473 case fixup_Hexagon_B22_PCREL:
474 if (!(isIntN(22, sValue)))
475 HandleFixupError(22, 2, (int64_t)FixupValue, "B22_PCREL");
476 case fixup_Hexagon_B22_PCREL_X:
477 InstMask = 0x01ff3ffe; // Word32_B22
478 Reloc = (((Value >> 13) & 0x1ff) << 16) | // Value 21-13 = Target 24-16
479 ((Value & 0x1fff) << 1); // Value 12-0 = Target 13-1
480 break;
481
482 case fixup_Hexagon_B32_PCREL_X:
483 InstMask = 0x0fff3fff; // Word32_X26
484 Reloc = (((Value >> 14) & 0xfff) << 16) | // Value 25-14 = Target 27-16
485 (Value & 0x3fff); // Value 13-0 = Target 13-0
486 break;
487
488 case FK_Data_1:
489 case FK_Data_2:
490 case FK_Data_4:
491 case fixup_Hexagon_32:
492 InstMask = 0xffffffff; // Word32
493 Reloc = Value;
494 break;
495 }
496
497 DEBUG(dbgs() << "Name=" << getFixupKindInfo(Kind).Name << "(" <<
498 (unsigned)Kind << ")\n");
499 DEBUG(uint32_t OldData = 0;
500 for (unsigned i = 0; i < NumBytes; i++)
501 OldData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
502 dbgs() << "\tBValue=0x"; dbgs().write_hex(Value) <<
503 ": AValue=0x"; dbgs().write_hex(FixupValue) <<
504 ": Offset=" << Offset <<
505 ": Size=" << DataSize <<
506 ": OInst=0x"; dbgs().write_hex(OldData) <<
507 ": Reloc=0x"; dbgs().write_hex(Reloc););
508
509 // For each byte of the fragment that the fixup touches, mask in the
510 // bits from the fixup value. The Value has been "split up" into the
511 // appropriate bitfields above.
512 for (unsigned i = 0; i < NumBytes; i++){
513 InstAddr[i] &= uint8_t(~InstMask >> (i * 8)) & 0xff; // Clear reloc bits
514 InstAddr[i] |= uint8_t(Reloc >> (i * 8)) & 0xff; // Apply new reloc
515 }
516
517 DEBUG(uint32_t NewData = 0;
518 for (unsigned i = 0; i < NumBytes; i++)
519 NewData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
520 dbgs() << ": NInst=0x"; dbgs().write_hex(NewData) << "\n";);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000521 }
522
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000523 bool isInstRelaxable(MCInst const &HMI) const {
524 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(*MCII, HMI);
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000525 bool Relaxable = false;
526 // Branches and loop-setup insns are handled as necessary by relaxation.
527 if (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeJ ||
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +0000528 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCJ &&
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000529 MCID.isBranch()) ||
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000530 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeNCJ &&
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000531 MCID.isBranch()) ||
532 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCR &&
533 HMI.getOpcode() != Hexagon::C4_addipc))
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000534 if (HexagonMCInstrInfo::isExtendable(*MCII, HMI)) {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000535 Relaxable = true;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000536 MCOperand const &Operand =
537 HMI.getOperand(HexagonMCInstrInfo::getExtendableOp(*MCII, HMI));
538 if (HexagonMCInstrInfo::mustNotExtend(*Operand.getExpr()))
539 Relaxable = false;
540 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000541
542 return Relaxable;
543 }
544
545 /// MayNeedRelaxation - Check whether the given instruction may need
546 /// relaxation.
547 ///
548 /// \param Inst - The instruction to test.
Colin LeMahieub510fb32015-05-30 20:03:07 +0000549 bool mayNeedRelaxation(MCInst const &Inst) const override {
Colin LeMahieua3782da2016-04-27 21:37:44 +0000550 return true;
Colin LeMahieu2c769202014-11-06 17:05:51 +0000551 }
552
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000553 /// fixupNeedsRelaxation - Target specific predicate for whether a given
554 /// fixup requires the associated instruction to be relaxed.
555 bool fixupNeedsRelaxationAdvanced(const MCFixup &Fixup, bool Resolved,
556 uint64_t Value,
557 const MCRelaxableFragment *DF,
Colin LeMahieub510fb32015-05-30 20:03:07 +0000558 const MCAsmLayout &Layout) const override {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000559 MCInst const &MCB = DF->getInst();
560 assert(HexagonMCInstrInfo::isBundle(MCB));
561
562 *RelaxTarget = nullptr;
563 MCInst &MCI = const_cast<MCInst &>(HexagonMCInstrInfo::instruction(
564 MCB, Fixup.getOffset() / HEXAGON_INSTR_SIZE));
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000565 bool Relaxable = isInstRelaxable(MCI);
566 if (Relaxable == false)
567 return false;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000568 // If we cannot resolve the fixup value, it requires relaxation.
569 if (!Resolved) {
570 switch ((unsigned)Fixup.getKind()) {
571 case fixup_Hexagon_B22_PCREL:
Justin Bognerb03fd122016-08-17 05:10:15 +0000572 // GetFixupCount assumes B22 won't relax
573 LLVM_FALLTHROUGH;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000574 default:
575 return false;
576 break;
577 case fixup_Hexagon_B13_PCREL:
578 case fixup_Hexagon_B15_PCREL:
579 case fixup_Hexagon_B9_PCREL:
580 case fixup_Hexagon_B7_PCREL: {
581 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
582 ++relaxedCnt;
583 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000584 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000585 return true;
586 } else {
587 return false;
588 }
589 break;
590 }
591 }
592 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000593
594 MCFixupKind Kind = Fixup.getKind();
595 int64_t sValue = Value;
596 int64_t maxValue;
597
598 switch ((unsigned)Kind) {
599 case fixup_Hexagon_B7_PCREL:
600 maxValue = 1 << 8;
601 break;
602 case fixup_Hexagon_B9_PCREL:
603 maxValue = 1 << 10;
604 break;
605 case fixup_Hexagon_B15_PCREL:
606 maxValue = 1 << 16;
607 break;
608 case fixup_Hexagon_B22_PCREL:
609 maxValue = 1 << 23;
610 break;
611 default:
612 maxValue = INT64_MAX;
613 break;
614 }
615
616 bool isFarAway = -maxValue > sValue || sValue > maxValue - 1;
617
618 if (isFarAway) {
619 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
620 ++relaxedCnt;
621 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000622 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000623 return true;
624 }
625 }
626
627 return false;
628 }
629
630 /// Simple predicate for targets where !Resolved implies requiring relaxation
631 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
632 const MCRelaxableFragment *DF,
633 const MCAsmLayout &Layout) const override {
634 llvm_unreachable("Handled by fixupNeedsRelaxationAdvanced");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000635 }
636
Nirav Dave86030622016-07-11 14:23:53 +0000637 void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
638 MCInst &Res) const override {
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000639 assert(HexagonMCInstrInfo::isBundle(Inst) &&
640 "Hexagon relaxInstruction only works on bundles");
641
Colin LeMahieuf0af6e52015-11-13 17:42:46 +0000642 Res = HexagonMCInstrInfo::createBundle();
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000643 // Copy the results into the bundle.
644 bool Update = false;
645 for (auto &I : HexagonMCInstrInfo::bundleInstructions(Inst)) {
646 MCInst &CrntHMI = const_cast<MCInst &>(*I.getInst());
647
648 // if immediate extender needed, add it in
649 if (*RelaxTarget == &CrntHMI) {
650 Update = true;
651 assert((HexagonMCInstrInfo::bundleSize(Res) < HEXAGON_PACKET_SIZE) &&
652 "No room to insert extender for relaxation");
653
Colin LeMahieu65548942015-11-13 21:45:50 +0000654 MCInst *HMIx = takeExtender();
655 *HMIx = HexagonMCInstrInfo::deriveExtender(
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000656 *MCII, CrntHMI,
Colin LeMahieu65548942015-11-13 21:45:50 +0000657 HexagonMCInstrInfo::getExtendableOperand(*MCII, CrntHMI));
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000658 Res.addOperand(MCOperand::createInst(HMIx));
659 *RelaxTarget = nullptr;
660 }
661 // now copy over the original instruction(the one we may have extended)
662 Res.addOperand(MCOperand::createInst(I.getInst()));
663 }
664 (void)Update;
665 assert(Update && "Didn't find relaxation target");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000666 }
667
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +0000668 bool writeNopData(uint64_t Count,
669 MCObjectWriter * OW) const override {
670 static const uint32_t Nopcode = 0x7f000000, // Hard-coded NOP.
671 ParseIn = 0x00004000, // In packet parse-bits.
672 ParseEnd = 0x0000c000; // End of packet parse-bits.
673
674 while(Count % HEXAGON_INSTR_SIZE) {
675 DEBUG(dbgs() << "Alignment not a multiple of the instruction size:" <<
676 Count % HEXAGON_INSTR_SIZE << "/" << HEXAGON_INSTR_SIZE << "\n");
677 --Count;
678 OW->write8(0);
679 }
680
681 while(Count) {
682 Count -= HEXAGON_INSTR_SIZE;
683 // Close the packet whenever a multiple of the maximum packet size remains
684 uint32_t ParseBits = (Count % (HEXAGON_PACKET_SIZE * HEXAGON_INSTR_SIZE))?
685 ParseIn: ParseEnd;
686 OW->write32(Nopcode | ParseBits);
687 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000688 return true;
689 }
Colin LeMahieua3782da2016-04-27 21:37:44 +0000690
691 void finishLayout(MCAssembler const &Asm,
692 MCAsmLayout &Layout) const override {
693 for (auto I : Layout.getSectionOrder()) {
694 auto &Fragments = I->getFragmentList();
695 for (auto &J : Fragments) {
696 switch (J.getKind()) {
697 default:
698 break;
699 case MCFragment::FT_Align: {
700 auto Size = Asm.computeFragmentSize(Layout, J);
701 for (auto K = J.getIterator();
702 K != Fragments.begin() && Size >= HEXAGON_PACKET_SIZE;) {
703 --K;
704 switch (K->getKind()) {
705 default:
706 break;
707 case MCFragment::FT_Align: {
708 // Don't pad before other alignments
709 Size = 0;
710 break;
711 }
712 case MCFragment::FT_Relaxable: {
713 auto &RF = cast<MCRelaxableFragment>(*K);
714 auto &Inst = const_cast<MCInst &>(RF.getInst());
715 while (Size > 0 && HexagonMCInstrInfo::bundleSize(Inst) < 4) {
716 MCInst *Nop = new (Asm.getContext()) MCInst;
717 Nop->setOpcode(Hexagon::A2_nop);
718 Inst.addOperand(MCOperand::createInst(Nop));
719 Size -= 4;
720 if (!HexagonMCChecker(
721 *MCII, RF.getSubtargetInfo(), Inst, Inst,
722 *Asm.getContext().getRegisterInfo()).check()) {
723 Inst.erase(Inst.end() - 1);
724 Size = 0;
725 }
726 }
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000727 bool Error = HexagonMCShuffle(true, *MCII, RF.getSubtargetInfo(),
728 Inst);
Colin LeMahieua3782da2016-04-27 21:37:44 +0000729 //assert(!Error);
730 (void)Error;
731 ReplaceInstruction(Asm.getEmitter(), RF, Inst);
732 Layout.invalidateFragmentsFrom(&RF);
733 Size = 0; // Only look back one instruction
734 break;
735 }
736 }
737 }
738 }
739 }
740 }
741 }
742 }
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000743}; // class HexagonAsmBackend
Colin LeMahieu2c769202014-11-06 17:05:51 +0000744
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000745} // namespace
746
747// MCAsmBackend
748MCAsmBackend *llvm::createHexagonAsmBackend(Target const &T,
Colin LeMahieu2c769202014-11-06 17:05:51 +0000749 MCRegisterInfo const & /*MRI*/,
Joel Jones373d7d32016-07-25 17:18:28 +0000750 const Triple &TT, StringRef CPU,
751 const MCTargetOptions &Options) {
Daniel Sanders418caf52015-06-10 10:35:34 +0000752 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TT.getOS());
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000753
754 StringRef CPUString = Hexagon_MC::selectHexagonCPU(TT, CPU);
755 return new HexagonAsmBackend(T, TT, OSABI, CPUString);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000756}