blob: 0a4e12cb5deed672cf0ae250bfb061c717ca4ae9 [file] [log] [blame]
Daniel Sanders23e98772014-11-02 16:09:29 +00001//===---- MipsABIInfo.cpp - Information about MIPS ABI's ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MipsABIInfo.h"
11#include "MipsRegisterInfo.h"
Eric Christophera5762812015-01-26 17:33:46 +000012#include "llvm/ADT/StringRef.h"
13#include "llvm/ADT/StringSwitch.h"
14#include "llvm/MC/MCTargetOptions.h"
Daniel Sanders23e98772014-11-02 16:09:29 +000015
16using namespace llvm;
17
18namespace {
19static const MCPhysReg O32IntRegs[4] = {Mips::A0, Mips::A1, Mips::A2, Mips::A3};
20
21static const MCPhysReg Mips64IntRegs[8] = {
22 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
23 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
24}
25
Craig Topper862d5d82015-09-28 00:15:34 +000026ArrayRef<MCPhysReg> MipsABIInfo::GetByValArgRegs() const {
Daniel Sanders23e98772014-11-02 16:09:29 +000027 if (IsO32())
28 return makeArrayRef(O32IntRegs);
29 if (IsN32() || IsN64())
30 return makeArrayRef(Mips64IntRegs);
31 llvm_unreachable("Unhandled ABI");
32}
Daniel Sandersd7eba312014-11-07 12:21:37 +000033
Craig Topper862d5d82015-09-28 00:15:34 +000034ArrayRef<MCPhysReg> MipsABIInfo::GetVarArgRegs() const {
Daniel Sandersd7eba312014-11-07 12:21:37 +000035 if (IsO32())
36 return makeArrayRef(O32IntRegs);
37 if (IsN32() || IsN64())
38 return makeArrayRef(Mips64IntRegs);
39 llvm_unreachable("Unhandled ABI");
40}
Daniel Sanders2c6f4b42014-11-07 15:03:53 +000041
42unsigned MipsABIInfo::GetCalleeAllocdArgSizeInBytes(CallingConv::ID CC) const {
43 if (IsO32())
44 return CC != CallingConv::Fast ? 16 : 0;
Daniel Sanders43750eab2016-06-03 10:38:09 +000045 if (IsN32() || IsN64())
Daniel Sanders2c6f4b42014-11-07 15:03:53 +000046 return 0;
47 llvm_unreachable("Unhandled ABI");
48}
Eric Christophera5762812015-01-26 17:33:46 +000049
Daniel Sanders50f17232015-09-15 16:17:27 +000050MipsABIInfo MipsABIInfo::computeTargetABI(const Triple &TT, StringRef CPU,
Eric Christophera5762812015-01-26 17:33:46 +000051 const MCTargetOptions &Options) {
52 if (Options.getABIName().startswith("o32"))
53 return MipsABIInfo::O32();
54 else if (Options.getABIName().startswith("n32"))
55 return MipsABIInfo::N32();
56 else if (Options.getABIName().startswith("n64"))
57 return MipsABIInfo::N64();
Eric Christophera5762812015-01-26 17:33:46 +000058 else if (!Options.getABIName().empty())
59 llvm_unreachable("Unknown ABI option for MIPS");
60
61 // FIXME: This shares code with the selectMipsCPU routine that's
62 // used and not shared in a couple of other places. This needs unifying
63 // at some level.
64 if (CPU.empty() || CPU == "generic") {
Daniel Sanders50f17232015-09-15 16:17:27 +000065 if (TT.getArch() == Triple::mips || TT.getArch() == Triple::mipsel)
Eric Christophera5762812015-01-26 17:33:46 +000066 CPU = "mips32";
67 else
68 CPU = "mips64";
69 }
70
71 return StringSwitch<MipsABIInfo>(CPU)
72 .Case("mips1", MipsABIInfo::O32())
73 .Case("mips2", MipsABIInfo::O32())
74 .Case("mips32", MipsABIInfo::O32())
75 .Case("mips32r2", MipsABIInfo::O32())
Daniel Sanders17793142015-02-18 16:24:50 +000076 .Case("mips32r3", MipsABIInfo::O32())
77 .Case("mips32r5", MipsABIInfo::O32())
Eric Christophera5762812015-01-26 17:33:46 +000078 .Case("mips32r6", MipsABIInfo::O32())
Eric Christophera5762812015-01-26 17:33:46 +000079 .Case("mips3", MipsABIInfo::N64())
80 .Case("mips4", MipsABIInfo::N64())
81 .Case("mips5", MipsABIInfo::N64())
82 .Case("mips64", MipsABIInfo::N64())
83 .Case("mips64r2", MipsABIInfo::N64())
Daniel Sanders17793142015-02-18 16:24:50 +000084 .Case("mips64r3", MipsABIInfo::N64())
85 .Case("mips64r5", MipsABIInfo::N64())
Eric Christophera5762812015-01-26 17:33:46 +000086 .Case("mips64r6", MipsABIInfo::N64())
87 .Case("octeon", MipsABIInfo::N64())
88 .Default(MipsABIInfo::Unknown());
89}
Daniel Sanders81eb66c2015-04-17 09:50:21 +000090
91unsigned MipsABIInfo::GetStackPtr() const {
92 return ArePtrs64bit() ? Mips::SP_64 : Mips::SP;
93}
94
95unsigned MipsABIInfo::GetFramePtr() const {
96 return ArePtrs64bit() ? Mips::FP_64 : Mips::FP;
97}
98
Vasileios Kalintirisbb698c72015-06-02 13:14:46 +000099unsigned MipsABIInfo::GetBasePtr() const {
100 return ArePtrs64bit() ? Mips::S7_64 : Mips::S7;
101}
102
Daniel Sanders6ba3dd62016-06-03 09:53:06 +0000103unsigned MipsABIInfo::GetGlobalPtr() const {
104 return ArePtrs64bit() ? Mips::GP_64 : Mips::GP;
105}
106
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000107unsigned MipsABIInfo::GetNullPtr() const {
108 return ArePtrs64bit() ? Mips::ZERO_64 : Mips::ZERO;
109}
110
Daniel Sandersa39ef1c2015-08-17 10:11:55 +0000111unsigned MipsABIInfo::GetZeroReg() const {
112 return AreGprs64bit() ? Mips::ZERO_64 : Mips::ZERO;
113}
114
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000115unsigned MipsABIInfo::GetPtrAdduOp() const {
116 return ArePtrs64bit() ? Mips::DADDu : Mips::ADDu;
117}
118
119unsigned MipsABIInfo::GetPtrAddiuOp() const {
120 return ArePtrs64bit() ? Mips::DADDiu : Mips::ADDiu;
121}
122
Simon Dardis878c0b12016-06-14 13:39:43 +0000123unsigned MipsABIInfo::GetPtrSubuOp() const {
124 return ArePtrs64bit() ? Mips::DSUBu : Mips::SUBu;
125}
126
Simon Dardisa2d8cc32016-04-28 16:26:43 +0000127unsigned MipsABIInfo::GetPtrAndOp() const {
128 return ArePtrs64bit() ? Mips::AND64 : Mips::AND;
129}
130
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +0000131unsigned MipsABIInfo::GetGPRMoveOp() const {
132 return ArePtrs64bit() ? Mips::OR64 : Mips::OR;
133}
134
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000135unsigned MipsABIInfo::GetEhDataReg(unsigned I) const {
136 static const unsigned EhDataReg[] = {
137 Mips::A0, Mips::A1, Mips::A2, Mips::A3
138 };
139 static const unsigned EhDataReg64[] = {
140 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64
141 };
142
143 return IsN64() ? EhDataReg64[I] : EhDataReg[I];
144}
145