blob: ed12dab48b4ad81343ba71d86cee7f20510afdf7 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600ISelLowering.h - R600 DAG Lowering Interface -*- C++ -*--------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 DAG Lowering interface definition
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef R600ISELLOWERING_H
16#define R600ISELLOWERING_H
17
18#include "AMDGPUISelLowering.h"
19
20namespace llvm {
21
22class R600InstrInfo;
23
24class R600TargetLowering : public AMDGPUTargetLowering {
25public:
26 R600TargetLowering(TargetMachine &TM);
Craig Topper5656db42014-04-29 07:57:24 +000027 MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr *MI,
28 MachineBasicBlock * BB) const override;
29 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
30 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
31 void ReplaceNodeResults(SDNode * N,
32 SmallVectorImpl<SDValue> &Results,
33 SelectionDAG &DAG) const override;
34 SDValue LowerFormalArguments(
35 SDValue Chain,
36 CallingConv::ID CallConv,
37 bool isVarArg,
38 const SmallVectorImpl<ISD::InputArg> &Ins,
39 SDLoc DL, SelectionDAG &DAG,
40 SmallVectorImpl<SDValue> &InVals) const override;
41 EVT getSetCCResultType(LLVMContext &, EVT VT) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000042private:
Vincent Lejeuneb55940c2013-07-09 15:03:11 +000043 unsigned Gen;
Tom Stellard75aadc22012-12-11 21:25:42 +000044 /// Each OpenCL kernel has nine implicit parameters that are stored in the
45 /// first nine dwords of a Vertex Buffer. These implicit parameters are
Alp Tokercb402912014-01-24 17:20:08 +000046 /// lowered to load instructions which retrieve the values from the Vertex
Tom Stellard75aadc22012-12-11 21:25:42 +000047 /// Buffer.
48 SDValue LowerImplicitParameter(SelectionDAG &DAG, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +000049 SDLoc DL, unsigned DwordOffset) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000050
51 void lowerImplicitParameter(MachineInstr *MI, MachineBasicBlock &BB,
52 MachineRegisterInfo & MRI, unsigned dword_offset) const;
Vincent Lejeune276ceb82013-06-04 15:04:53 +000053 SDValue OptimizeSwizzle(SDValue BuildVector, SDValue Swz[], SelectionDAG &DAG) const;
Tom Stellard880a80a2014-06-17 16:53:14 +000054 SDValue vectorToVerticalVector(SelectionDAG &DAG, SDValue Vector) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000055
Tom Stellard880a80a2014-06-17 16:53:14 +000056 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
57 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000058 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000059 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
60 SDValue LowerFPTOUINT(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard365366f2013-01-23 02:09:06 +000061 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Vincent Lejeuneb55940c2013-07-09 15:03:11 +000062 SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000063
64 SDValue stackPtrToRegIndex(SDValue Ptr, unsigned StackWidth,
65 SelectionDAG &DAG) const;
66 void getStackAddress(unsigned StackWidth, unsigned ElemIdx,
67 unsigned &Channel, unsigned &PtrIncr) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000068 bool isZero(SDValue Op) const;
Craig Topper5656db42014-04-29 07:57:24 +000069 SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000070};
71
72} // End namespace llvm;
73
74#endif // R600ISELLOWERING_H