blob: 3296149afa82bf64a1cd5754431e9f137516f9c5 [file] [log] [blame]
Andrew Trick6a50baa2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Tricke77e84e2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trick02a80da2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick736dd9a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick05ff4662012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick61f1a272012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trickea9fd952013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak80df8b82013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick7ccdc5c2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Tricke77e84e2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick7a8e1002012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick8823dec2012-03-14 04:00:41 +000045
Andrew Tricka5f19562012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hamesdd98c492012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Tricka5f19562012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trickb6e74712013-09-04 20:59:59 +000056static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
57 cl::desc("Enable register pressure scheduling."), cl::init(true));
58
Andrew Trickc01b0042013-08-23 17:48:43 +000059static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
Andrew Trick6c88b352013-09-09 23:31:14 +000060 cl::desc("Enable cyclic critical path analysis."), cl::init(true));
Andrew Trickc01b0042013-08-23 17:48:43 +000061
Andrew Tricka7714a02012-11-12 19:40:10 +000062static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000063 cl::desc("Enable load clustering."), cl::init(true));
Andrew Tricka7714a02012-11-12 19:40:10 +000064
Andrew Trick263280242012-11-12 19:52:20 +000065// Experimental heuristics
66static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000067 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick263280242012-11-12 19:52:20 +000068
Andrew Trick48f2a722013-03-08 05:40:34 +000069static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
70 cl::desc("Verify machine instrs before and after machine scheduling"));
71
Andrew Trick44f750a2013-01-25 04:01:04 +000072// DAG subtrees must have at least this many nodes.
73static const unsigned MinSubtreeSize = 8;
74
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000075// Pin the vtables to this file.
76void MachineSchedStrategy::anchor() {}
77void ScheduleDAGMutation::anchor() {}
78
Andrew Trick63440872012-01-14 02:17:06 +000079//===----------------------------------------------------------------------===//
80// Machine Instruction Scheduling Pass and Registry
81//===----------------------------------------------------------------------===//
82
Andrew Trick4d4b5462012-04-24 20:36:19 +000083MachineSchedContext::MachineSchedContext():
84 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
85 RegClassInfo = new RegisterClassInfo();
86}
87
88MachineSchedContext::~MachineSchedContext() {
89 delete RegClassInfo;
90}
91
Andrew Tricke77e84e2012-01-13 06:30:30 +000092namespace {
Andrew Tricke1c034f2012-01-17 06:55:03 +000093/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trick02a80da2012-03-08 01:41:12 +000094class MachineScheduler : public MachineSchedContext,
95 public MachineFunctionPass {
Andrew Tricke77e84e2012-01-13 06:30:30 +000096public:
Andrew Tricke1c034f2012-01-17 06:55:03 +000097 MachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +000098
99 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
100
101 virtual void releaseMemory() {}
102
103 virtual bool runOnMachineFunction(MachineFunction&);
104
105 virtual void print(raw_ostream &O, const Module* = 0) const;
106
107 static char ID; // Class identification, replacement for typeinfo
Andrew Trick978674b2013-09-20 05:14:41 +0000108
109protected:
110 ScheduleDAGInstrs *createMachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000111};
112} // namespace
113
Andrew Tricke1c034f2012-01-17 06:55:03 +0000114char MachineScheduler::ID = 0;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000115
Andrew Tricke1c034f2012-01-17 06:55:03 +0000116char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000117
Andrew Tricke1c034f2012-01-17 06:55:03 +0000118INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000119 "Machine Instruction Scheduler", false, false)
120INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
121INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
122INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Tricke1c034f2012-01-17 06:55:03 +0000123INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000124 "Machine Instruction Scheduler", false, false)
125
Andrew Tricke1c034f2012-01-17 06:55:03 +0000126MachineScheduler::MachineScheduler()
Andrew Trick02a80da2012-03-08 01:41:12 +0000127: MachineFunctionPass(ID) {
Andrew Tricke1c034f2012-01-17 06:55:03 +0000128 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000129}
130
Andrew Tricke1c034f2012-01-17 06:55:03 +0000131void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000132 AU.setPreservesCFG();
133 AU.addRequiredID(MachineDominatorsID);
134 AU.addRequired<MachineLoopInfo>();
135 AU.addRequired<AliasAnalysis>();
Andrew Trick45300682012-03-09 00:52:20 +0000136 AU.addRequired<TargetPassConfig>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000137 AU.addRequired<SlotIndexes>();
138 AU.addPreserved<SlotIndexes>();
139 AU.addRequired<LiveIntervals>();
140 AU.addPreserved<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000141 MachineFunctionPass::getAnalysisUsage(AU);
142}
143
Andrew Tricke77e84e2012-01-13 06:30:30 +0000144MachinePassRegistry MachineSchedRegistry::Registry;
145
Andrew Trick45300682012-03-09 00:52:20 +0000146/// A dummy default scheduler factory indicates whether the scheduler
147/// is overridden on the command line.
148static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
149 return 0;
150}
Andrew Tricke77e84e2012-01-13 06:30:30 +0000151
152/// MachineSchedOpt allows command line selection of the scheduler.
153static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
154 RegisterPassParser<MachineSchedRegistry> >
155MachineSchedOpt("misched",
Andrew Trick45300682012-03-09 00:52:20 +0000156 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000157 cl::desc("Machine instruction scheduler to use"));
158
Andrew Trick45300682012-03-09 00:52:20 +0000159static MachineSchedRegistry
Andrew Trick8823dec2012-03-14 04:00:41 +0000160DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trick45300682012-03-09 00:52:20 +0000161 useDefaultMachineSched);
162
Andrew Trick8823dec2012-03-14 04:00:41 +0000163/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trick45300682012-03-09 00:52:20 +0000164/// default scheduler if the target does not set a default.
Andrew Trick665d3ec2013-09-19 23:10:59 +0000165static ScheduleDAGInstrs *createGenericSched(MachineSchedContext *C);
Andrew Trick45300682012-03-09 00:52:20 +0000166
Andrew Trickcc45a282012-04-24 18:04:34 +0000167
168/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000169static MachineBasicBlock::const_iterator
170priorNonDebug(MachineBasicBlock::const_iterator I,
171 MachineBasicBlock::const_iterator Beg) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000172 assert(I != Beg && "reached the top of the region, cannot decrement");
173 while (--I != Beg) {
174 if (!I->isDebugValue())
175 break;
176 }
177 return I;
178}
179
Andrew Trick2bc74c22013-08-30 04:36:57 +0000180/// Non-const version.
181static MachineBasicBlock::iterator
182priorNonDebug(MachineBasicBlock::iterator I,
183 MachineBasicBlock::const_iterator Beg) {
184 return const_cast<MachineInstr*>(
185 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
186}
187
Andrew Trickcc45a282012-04-24 18:04:34 +0000188/// If this iterator is a debug value, increment until reaching the End or a
189/// non-debug instruction.
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000190static MachineBasicBlock::const_iterator
191nextIfDebug(MachineBasicBlock::const_iterator I,
192 MachineBasicBlock::const_iterator End) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000193 for(; I != End; ++I) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000194 if (!I->isDebugValue())
195 break;
196 }
197 return I;
198}
199
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000200/// Non-const version.
201static MachineBasicBlock::iterator
202nextIfDebug(MachineBasicBlock::iterator I,
203 MachineBasicBlock::const_iterator End) {
204 // Cast the return value to nonconst MachineInstr, then cast to an
205 // instr_iterator, which does not check for null, finally return a
206 // bundle_iterator.
207 return MachineBasicBlock::instr_iterator(
208 const_cast<MachineInstr*>(
209 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
210}
211
Andrew Trickdc4c1ad2013-09-24 17:11:19 +0000212/// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
Andrew Trick978674b2013-09-20 05:14:41 +0000213ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
214 // Select the scheduler, or set the default.
215 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
216 if (Ctor != useDefaultMachineSched)
217 return Ctor(this);
218
219 // Get the default scheduler set by the target for this function.
220 ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
221 if (Scheduler)
222 return Scheduler;
223
224 // Default to GenericScheduler.
225 return createGenericSched(this);
226}
227
Andrew Trick72515be2012-03-14 04:00:38 +0000228/// Top-level MachineScheduler pass driver.
229///
230/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick8823dec2012-03-14 04:00:41 +0000231/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
232/// consistent with the DAG builder, which traverses the interior of the
233/// scheduling regions bottom-up.
Andrew Trick72515be2012-03-14 04:00:38 +0000234///
235/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick8823dec2012-03-14 04:00:41 +0000236/// simplifying the DAG builder's support for "special" target instructions.
237/// At the same time the design allows target schedulers to operate across
Andrew Trick72515be2012-03-14 04:00:38 +0000238/// scheduling boundaries, for example to bundle the boudary instructions
239/// without reordering them. This creates complexity, because the target
240/// scheduler must update the RegionBegin and RegionEnd positions cached by
241/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
242/// design would be to split blocks at scheduling boundaries, but LLVM has a
243/// general bias against block splitting purely for implementation simplicity.
Andrew Tricke1c034f2012-01-17 06:55:03 +0000244bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trickc5d70082012-05-10 21:06:21 +0000245 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
246
Andrew Tricke77e84e2012-01-13 06:30:30 +0000247 // Initialize the context of the pass.
248 MF = &mf;
249 MLI = &getAnalysis<MachineLoopInfo>();
250 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trick45300682012-03-09 00:52:20 +0000251 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trick02a80da2012-03-08 01:41:12 +0000252 AA = &getAnalysis<AliasAnalysis>();
253
Lang Hamesad33d5a2012-01-27 22:36:19 +0000254 LIS = &getAnalysis<LiveIntervals>();
Andrew Trick02a80da2012-03-08 01:41:12 +0000255 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000256
Andrew Trick48f2a722013-03-08 05:40:34 +0000257 if (VerifyScheduling) {
Andrew Trick97064962013-07-25 07:26:26 +0000258 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000259 MF->verify(this, "Before machine scheduling.");
260 }
Andrew Trick4d4b5462012-04-24 20:36:19 +0000261 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick88639922012-04-24 17:56:43 +0000262
Andrew Trick978674b2013-09-20 05:14:41 +0000263 // Instantiate the selected scheduler for this target, function, and
264 // optimization level.
265 OwningPtr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000266
267 // Visit all machine basic blocks.
Andrew Trick88639922012-04-24 17:56:43 +0000268 //
269 // TODO: Visit blocks in global postorder or postorder within the bottom-up
270 // loop tree. Then we can optionally compute global RegPressure.
Andrew Tricke77e84e2012-01-13 06:30:30 +0000271 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
272 MBB != MBBEnd; ++MBB) {
273
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000274 Scheduler->startBlock(MBB);
275
Andrew Trick7e120f42012-01-14 02:17:09 +0000276 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000277 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickaf1bee72012-03-09 22:34:56 +0000278 // boundary at the bottom of the region. The DAG does not include RegionEnd,
279 // but the region does (i.e. the next RegionEnd is above the previous
280 // RegionBegin). If the current block has no terminator then RegionEnd ==
281 // MBB->end() for the bottom region.
282 //
283 // The Scheduler may insert instructions during either schedule() or
284 // exitRegion(), even for empty regions. So the local iterators 'I' and
285 // 'RegionEnd' are invalid across these calls.
Andrew Trick4d1fa712012-11-06 07:10:34 +0000286 unsigned RemainingInstrs = MBB->size();
Andrew Tricka21daf72012-03-09 03:46:39 +0000287 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickaf1bee72012-03-09 22:34:56 +0000288 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick88639922012-04-24 17:56:43 +0000289
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000290 // Avoid decrementing RegionEnd for blocks with no terminator.
291 if (RegionEnd != MBB->end()
292 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
293 --RegionEnd;
294 // Count the boundary instruction.
Andrew Trick4d1fa712012-11-06 07:10:34 +0000295 --RemainingInstrs;
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000296 }
297
Andrew Trick7e120f42012-01-14 02:17:09 +0000298 // The next region starts above the previous region. Look backward in the
299 // instruction stream until we find the nearest boundary.
Andrew Tricka53e1012013-08-23 17:48:33 +0000300 unsigned NumRegionInstrs = 0;
Andrew Trick7e120f42012-01-14 02:17:09 +0000301 MachineBasicBlock::iterator I = RegionEnd;
Andrew Tricka53e1012013-08-23 17:48:33 +0000302 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Trick7e120f42012-01-14 02:17:09 +0000303 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
304 break;
305 }
Andrew Trick60cf03e2012-03-07 05:21:52 +0000306 // Notify the scheduler of the region, even if we may skip scheduling
307 // it. Perhaps it still needs to be bundled.
Andrew Tricka53e1012013-08-23 17:48:33 +0000308 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick60cf03e2012-03-07 05:21:52 +0000309
310 // Skip empty scheduling regions (0 or 1 schedulable instructions).
311 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick60cf03e2012-03-07 05:21:52 +0000312 // Close the current region. Bundle the terminator if needed.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000313 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick60cf03e2012-03-07 05:21:52 +0000314 Scheduler->exitRegion();
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000315 continue;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000316 }
Andrew Trick79d3eec2012-05-24 22:11:14 +0000317 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Toppera538d832012-08-22 06:07:19 +0000318 DEBUG(dbgs() << MF->getName()
Andrew Trick54b2ce32013-01-25 07:45:31 +0000319 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
320 << "\n From: " << *I << " To: ";
Andrew Tricke57583a2012-02-08 02:17:21 +0000321 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
322 else dbgs() << "End";
Andrew Tricka53e1012013-08-23 17:48:33 +0000323 dbgs() << " RegionInstrs: " << NumRegionInstrs
324 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000325
Andrew Trick1c0ec452012-03-09 03:46:42 +0000326 // Schedule a region: possibly reorder instructions.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000327 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick52226d42012-03-07 23:00:49 +0000328 Scheduler->schedule();
Andrew Trick1c0ec452012-03-09 03:46:42 +0000329
330 // Close the current region.
Andrew Trick60cf03e2012-03-07 05:21:52 +0000331 Scheduler->exitRegion();
332
333 // Scheduling has invalidated the current iterator 'I'. Ask the
334 // scheduler for the top of it's scheduled region.
335 RegionEnd = Scheduler->begin();
Andrew Trick7e120f42012-01-14 02:17:09 +0000336 }
Andrew Trick4d1fa712012-11-06 07:10:34 +0000337 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick52226d42012-03-07 23:00:49 +0000338 Scheduler->finishBlock();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000339 }
Andrew Trick779b32a2012-04-01 07:24:23 +0000340 Scheduler->finalizeSchedule();
Andrew Trick97064962013-07-25 07:26:26 +0000341 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000342 if (VerifyScheduling)
343 MF->verify(this, "After machine scheduling.");
Andrew Tricke77e84e2012-01-13 06:30:30 +0000344 return true;
345}
346
Andrew Tricke1c034f2012-01-17 06:55:03 +0000347void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000348 // unimplemented
349}
350
Manman Ren19f49ac2012-09-11 22:23:19 +0000351#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick7a8e1002012-09-11 00:39:15 +0000352void ReadyQueue::dump() {
Andrew Trickd40d0f22013-06-17 21:45:05 +0000353 dbgs() << Name << ": ";
Andrew Trick7a8e1002012-09-11 00:39:15 +0000354 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
355 dbgs() << Queue[i]->NodeNum << " ";
356 dbgs() << "\n";
357}
358#endif
Andrew Trick8823dec2012-03-14 04:00:41 +0000359
360//===----------------------------------------------------------------------===//
361// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
362// preservation.
363//===----------------------------------------------------------------------===//
364
Andrew Trick44f750a2013-01-25 04:01:04 +0000365ScheduleDAGMI::~ScheduleDAGMI() {
366 delete DFSResult;
367 DeleteContainerPointers(Mutations);
368 delete SchedImpl;
369}
370
Andrew Trick85a1d4c2013-04-24 15:54:43 +0000371bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
372 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
373}
374
Andrew Tricka7714a02012-11-12 19:40:10 +0000375bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick263280242012-11-12 19:52:20 +0000376 if (SuccSU != &ExitSU) {
377 // Do not use WillCreateCycle, it assumes SD scheduling.
378 // If Pred is reachable from Succ, then the edge creates a cycle.
379 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
380 return false;
381 Topo.AddPred(SuccSU, PredDep.getSUnit());
382 }
Andrew Tricka7714a02012-11-12 19:40:10 +0000383 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
384 // Return true regardless of whether a new edge needed to be inserted.
385 return true;
386}
387
Andrew Trick02a80da2012-03-08 01:41:12 +0000388/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
389/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000390///
391/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000392void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000393 SUnit *SuccSU = SuccEdge->getSUnit();
394
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000395 if (SuccEdge->isWeak()) {
396 --SuccSU->WeakPredsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000397 if (SuccEdge->isCluster())
398 NextClusterSucc = SuccSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000399 return;
400 }
Andrew Trick02a80da2012-03-08 01:41:12 +0000401#ifndef NDEBUG
402 if (SuccSU->NumPredsLeft == 0) {
403 dbgs() << "*** Scheduling failed! ***\n";
404 SuccSU->dump(this);
405 dbgs() << " has been released too many times!\n";
406 llvm_unreachable(0);
407 }
408#endif
409 --SuccSU->NumPredsLeft;
410 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick8823dec2012-03-14 04:00:41 +0000411 SchedImpl->releaseTopNode(SuccSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000412}
413
414/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick8823dec2012-03-14 04:00:41 +0000415void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000416 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
417 I != E; ++I) {
418 releaseSucc(SU, &*I);
419 }
420}
421
Andrew Trick8823dec2012-03-14 04:00:41 +0000422/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
423/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000424///
425/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000426void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
427 SUnit *PredSU = PredEdge->getSUnit();
428
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000429 if (PredEdge->isWeak()) {
430 --PredSU->WeakSuccsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000431 if (PredEdge->isCluster())
432 NextClusterPred = PredSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000433 return;
434 }
Andrew Trick8823dec2012-03-14 04:00:41 +0000435#ifndef NDEBUG
436 if (PredSU->NumSuccsLeft == 0) {
437 dbgs() << "*** Scheduling failed! ***\n";
438 PredSU->dump(this);
439 dbgs() << " has been released too many times!\n";
440 llvm_unreachable(0);
441 }
442#endif
443 --PredSU->NumSuccsLeft;
444 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
445 SchedImpl->releaseBottomNode(PredSU);
446}
447
448/// releasePredecessors - Call releasePred on each of SU's predecessors.
449void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
450 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
451 I != E; ++I) {
452 releasePred(SU, &*I);
453 }
454}
455
Andrew Tricke833e1c2013-04-13 06:07:40 +0000456/// This is normally called from the main scheduler loop but may also be invoked
457/// by the scheduling strategy to perform additional code motion.
Andrew Trick8823dec2012-03-14 04:00:41 +0000458void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
459 MachineBasicBlock::iterator InsertPos) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000460 // Advance RegionBegin if the first instruction moves down.
Andrew Trick54f7def2012-03-21 04:12:10 +0000461 if (&*RegionBegin == MI)
Andrew Trick463b2f12012-05-17 18:35:03 +0000462 ++RegionBegin;
463
464 // Update the instruction stream.
Andrew Trick8823dec2012-03-14 04:00:41 +0000465 BB->splice(InsertPos, BB, MI);
Andrew Trick463b2f12012-05-17 18:35:03 +0000466
467 // Update LiveIntervals
Andrew Trickd9d4be02012-10-16 00:22:51 +0000468 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick463b2f12012-05-17 18:35:03 +0000469
470 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick8823dec2012-03-14 04:00:41 +0000471 if (RegionBegin == InsertPos)
472 RegionBegin = MI;
473}
474
Andrew Trickde670c02012-03-21 04:12:07 +0000475bool ScheduleDAGMI::checkSchedLimit() {
476#ifndef NDEBUG
477 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
478 CurrentTop = CurrentBottom;
479 return false;
480 }
481 ++NumInstrsScheduled;
482#endif
483 return true;
484}
485
Andrew Trick88639922012-04-24 17:56:43 +0000486/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
487/// crossing a scheduling boundary. [begin, end) includes all instructions in
488/// the region, including the boundary itself and single-instruction regions
489/// that don't get scheduled.
490void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
491 MachineBasicBlock::iterator begin,
492 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000493 unsigned regioninstrs)
Andrew Trick88639922012-04-24 17:56:43 +0000494{
Andrew Tricka53e1012013-08-23 17:48:33 +0000495 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000496
497 // For convenience remember the end of the liveness region.
498 LiveRegionEnd =
499 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
Andrew Trick75e411c2013-09-06 17:32:34 +0000500
Andrew Trickb248b4a2013-09-06 17:32:47 +0000501 SUPressureDiffs.clear();
502
Andrew Trick75e411c2013-09-06 17:32:34 +0000503 SchedImpl->initPolicy(begin, end, regioninstrs);
504
505 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick4add42f2012-05-10 21:06:10 +0000506}
507
508// Setup the register pressure trackers for the top scheduled top and bottom
509// scheduled regions.
510void ScheduleDAGMI::initRegPressure() {
511 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
512 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
513
514 // Close the RPTracker to finalize live ins.
515 RPTracker.closeRegion();
516
Andrew Trick9c17eab2013-07-30 19:59:12 +0000517 DEBUG(RPTracker.dump());
Andrew Trick79d3eec2012-05-24 22:11:14 +0000518
Andrew Trick4add42f2012-05-10 21:06:10 +0000519 // Initialize the live ins and live outs.
520 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
521 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
522
523 // Close one end of the tracker so we can call
524 // getMaxUpward/DownwardPressureDelta before advancing across any
525 // instructions. This converts currently live regs into live ins/outs.
526 TopRPTracker.closeTop();
527 BotRPTracker.closeBottom();
528
Andrew Trick9c17eab2013-07-30 19:59:12 +0000529 BotRPTracker.initLiveThru(RPTracker);
530 if (!BotRPTracker.getLiveThru().empty()) {
531 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
532 DEBUG(dbgs() << "Live Thru: ";
533 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
534 };
535
Andrew Trick2bc74c22013-08-30 04:36:57 +0000536 // For each live out vreg reduce the pressure change associated with other
537 // uses of the same vreg below the live-out reaching def.
538 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
539
Andrew Trick4add42f2012-05-10 21:06:10 +0000540 // Account for liveness generated by the region boundary.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000541 if (LiveRegionEnd != RegionEnd) {
542 SmallVector<unsigned, 8> LiveUses;
543 BotRPTracker.recede(&LiveUses);
544 updatePressureDiffs(LiveUses);
545 }
Andrew Trick4add42f2012-05-10 21:06:10 +0000546
547 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick22025772012-05-17 18:35:10 +0000548
549 // Cache the list of excess pressure sets in this region. This will also track
550 // the max pressure in the scheduled code for these sets.
551 RegionCriticalPSets.clear();
Jakub Staszakc641ada2013-01-25 21:44:27 +0000552 const std::vector<unsigned> &RegionPressure =
553 RPTracker.getPressure().MaxSetPressure;
Andrew Trick22025772012-05-17 18:35:10 +0000554 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick736dd9a2013-06-21 18:32:58 +0000555 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trickb55db582013-06-21 18:33:01 +0000556 if (RegionPressure[i] > Limit) {
557 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
558 << " Limit " << Limit
559 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick1a831342013-08-30 03:49:48 +0000560 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trickb55db582013-06-21 18:33:01 +0000561 }
Andrew Trick22025772012-05-17 18:35:10 +0000562 }
563 DEBUG(dbgs() << "Excess PSets: ";
564 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
565 dbgs() << TRI->getRegPressureSetName(
Andrew Trick1a831342013-08-30 03:49:48 +0000566 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick22025772012-05-17 18:35:10 +0000567 dbgs() << "\n");
568}
569
Andrew Trick22025772012-05-17 18:35:10 +0000570void ScheduleDAGMI::
Andrew Trickb248b4a2013-09-06 17:32:47 +0000571updateScheduledPressure(const SUnit *SU,
572 const std::vector<unsigned> &NewMaxPressure) {
573 const PressureDiff &PDiff = getPressureDiff(SU);
574 unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
575 for (PressureDiff::const_iterator I = PDiff.begin(), E = PDiff.end();
576 I != E; ++I) {
577 if (!I->isValid())
578 break;
579 unsigned ID = I->getPSet();
580 while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
581 ++CritIdx;
582 if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
583 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
584 && NewMaxPressure[ID] <= INT16_MAX)
585 RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
586 }
587 unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
588 if (NewMaxPressure[ID] >= Limit - 2) {
589 DEBUG(dbgs() << " " << TRI->getRegPressureSetName(ID) << ": "
590 << NewMaxPressure[ID] << " > " << Limit << "(+ "
591 << BotRPTracker.getLiveThru()[ID] << " livethru)\n");
592 }
Andrew Trick22025772012-05-17 18:35:10 +0000593 }
Andrew Trick88639922012-04-24 17:56:43 +0000594}
595
Andrew Trick2bc74c22013-08-30 04:36:57 +0000596/// Update the PressureDiff array for liveness after scheduling this
597/// instruction.
598void ScheduleDAGMI::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
599 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
600 /// FIXME: Currently assuming single-use physregs.
601 unsigned Reg = LiveUses[LUIdx];
Andrew Trickffdbefb2013-09-06 17:32:39 +0000602 DEBUG(dbgs() << " LiveReg: " << PrintVRegOrUnit(Reg, TRI) << "\n");
Andrew Trick2bc74c22013-08-30 04:36:57 +0000603 if (!TRI->isVirtualRegister(Reg))
604 continue;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000605
Andrew Trick2bc74c22013-08-30 04:36:57 +0000606 // This may be called before CurrentBottom has been initialized. However,
607 // BotRPTracker must have a valid position. We want the value live into the
608 // instruction or live out of the block, so ask for the previous
609 // instruction's live-out.
610 const LiveInterval &LI = LIS->getInterval(Reg);
611 VNInfo *VNI;
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000612 MachineBasicBlock::const_iterator I =
613 nextIfDebug(BotRPTracker.getPos(), BB->end());
614 if (I == BB->end())
Andrew Trick2bc74c22013-08-30 04:36:57 +0000615 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
616 else {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000617 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(I));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000618 VNI = LRQ.valueIn();
619 }
620 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
621 assert(VNI && "No live value at use.");
622 for (VReg2UseMap::iterator
623 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
624 SUnit *SU = UI->SU;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000625 DEBUG(dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
626 << *SU->getInstr());
Andrew Trick2bc74c22013-08-30 04:36:57 +0000627 // If this use comes before the reaching def, it cannot be a last use, so
628 // descrease its pressure change.
629 if (!SU->isScheduled && SU != &ExitSU) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000630 LiveQueryResult LRQ
631 = LI.Query(LIS->getInstructionIndex(SU->getInstr()));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000632 if (LRQ.valueIn() == VNI)
633 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
634 }
635 }
636 }
637}
638
Andrew Trick8823dec2012-03-14 04:00:41 +0000639/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick88639922012-04-24 17:56:43 +0000640/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
641/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick7a8e1002012-09-11 00:39:15 +0000642///
643/// This is a skeletal driver, with all the functionality pushed into helpers,
644/// so that it can be easilly extended by experimental schedulers. Generally,
645/// implementing MachineSchedStrategy should be sufficient to implement a new
646/// scheduling algorithm. However, if a scheduler further subclasses
647/// ScheduleDAGMI then it will want to override this virtual method in order to
648/// update any specialized state.
Andrew Trick8823dec2012-03-14 04:00:41 +0000649void ScheduleDAGMI::schedule() {
Andrew Trick7a8e1002012-09-11 00:39:15 +0000650 buildDAGWithRegPressure();
651
Andrew Tricka7714a02012-11-12 19:40:10 +0000652 Topo.InitDAGTopologicalSorting();
653
Andrew Tricka2733e92012-09-14 17:22:42 +0000654 postprocessDAG();
655
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000656 SmallVector<SUnit*, 8> TopRoots, BotRoots;
657 findRootsAndBiasEdges(TopRoots, BotRoots);
658
659 // Initialize the strategy before modifying the DAG.
660 // This may initialize a DFSResult to be used for queue priority.
661 SchedImpl->initialize(this);
662
Andrew Trick7a8e1002012-09-11 00:39:15 +0000663 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
664 SUnits[su].dumpAll(this));
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000665 if (ViewMISchedDAGs) viewGraph();
Andrew Trick7a8e1002012-09-11 00:39:15 +0000666
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000667 // Initialize ready queues now that the DAG and priority data are finalized.
668 initQueues(TopRoots, BotRoots);
Andrew Trick7a8e1002012-09-11 00:39:15 +0000669
670 bool IsTopNode = false;
671 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick984d98b2012-10-08 18:53:53 +0000672 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick7a8e1002012-09-11 00:39:15 +0000673 if (!checkSchedLimit())
674 break;
675
676 scheduleMI(SU, IsTopNode);
677
678 updateQueues(SU, IsTopNode);
679 }
680 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
681
682 placeDebugValues();
Andrew Trick3ca33ac2012-11-07 07:05:09 +0000683
684 DEBUG({
Andrew Trickcf7e6972012-11-28 03:42:47 +0000685 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3ca33ac2012-11-07 07:05:09 +0000686 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
687 dumpSchedule();
688 dbgs() << '\n';
689 });
Andrew Trick7a8e1002012-09-11 00:39:15 +0000690}
691
692/// Build the DAG and setup three register pressure trackers.
693void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trickb6e74712013-09-04 20:59:59 +0000694 if (!ShouldTrackPressure) {
695 RPTracker.reset();
696 RegionCriticalPSets.clear();
697 buildSchedGraph(AA);
698 return;
699 }
700
Andrew Trick4add42f2012-05-10 21:06:10 +0000701 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trick9c17eab2013-07-30 19:59:12 +0000702 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
703 /*TrackUntiedDefs=*/true);
Andrew Trick88639922012-04-24 17:56:43 +0000704
Andrew Trick4add42f2012-05-10 21:06:10 +0000705 // Account for liveness generate by the region boundary.
706 if (LiveRegionEnd != RegionEnd)
707 RPTracker.recede();
708
709 // Build the DAG, and compute current register pressure.
Andrew Trick1a831342013-08-30 03:49:48 +0000710 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trick02a80da2012-03-08 01:41:12 +0000711
Andrew Trick4add42f2012-05-10 21:06:10 +0000712 // Initialize top/bottom trackers after computing region pressure.
713 initRegPressure();
Andrew Trick7a8e1002012-09-11 00:39:15 +0000714}
Andrew Trick4add42f2012-05-10 21:06:10 +0000715
Andrew Tricka2733e92012-09-14 17:22:42 +0000716/// Apply each ScheduleDAGMutation step in order.
717void ScheduleDAGMI::postprocessDAG() {
718 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
719 Mutations[i]->apply(this);
720 }
721}
722
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000723void ScheduleDAGMI::computeDFSResult() {
Andrew Trick44f750a2013-01-25 04:01:04 +0000724 if (!DFSResult)
725 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
726 DFSResult->clear();
Andrew Trick44f750a2013-01-25 04:01:04 +0000727 ScheduledTrees.clear();
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000728 DFSResult->resize(SUnits.size());
729 DFSResult->compute(SUnits);
Andrew Trick44f750a2013-01-25 04:01:04 +0000730 ScheduledTrees.resize(DFSResult->getNumSubtrees());
731}
732
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000733void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
734 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick90f711d2012-10-15 18:02:27 +0000735 for (std::vector<SUnit>::iterator
736 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000737 SUnit *SU = &(*I);
Andrew Trick399c9bf2013-01-29 06:26:35 +0000738 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trick92da4242013-01-24 02:09:57 +0000739
740 // Order predecessors so DFSResult follows the critical path.
741 SU->biasCriticalPath();
742
Andrew Trick90f711d2012-10-15 18:02:27 +0000743 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick399c9bf2013-01-29 06:26:35 +0000744 if (!I->NumPredsLeft)
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000745 TopRoots.push_back(SU);
Andrew Trick90f711d2012-10-15 18:02:27 +0000746 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick399c9bf2013-01-29 06:26:35 +0000747 if (!I->NumSuccsLeft)
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000748 BotRoots.push_back(SU);
Andrew Trick90f711d2012-10-15 18:02:27 +0000749 }
Andrew Trick399c9bf2013-01-29 06:26:35 +0000750 ExitSU.biasCriticalPath();
Andrew Trick90f711d2012-10-15 18:02:27 +0000751}
752
Andrew Trick483f4192013-08-29 18:04:49 +0000753/// Compute the max cyclic critical path through the DAG. The scheduling DAG
754/// only provides the critical path for single block loops. To handle loops that
755/// span blocks, we could use the vreg path latencies provided by
756/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
757/// available for use in the scheduler.
758///
759/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trickef80f502013-08-30 02:02:12 +0000760/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick483f4192013-08-29 18:04:49 +0000761/// the following instruction sequence where each instruction has unit latency
762/// and defines an epomymous virtual register:
763///
764/// a->b(a,c)->c(b)->d(c)->exit
765///
766/// The cyclic critical path is a two cycles: b->c->b
767/// The acyclic critical path is four cycles: a->b->c->d->exit
768/// LiveOutHeight = height(c) = len(c->d->exit) = 2
769/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
770/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
771/// LiveInDepth = depth(b) = len(a->b) = 1
772///
773/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
774/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
775/// CyclicCriticalPath = min(2, 2) = 2
776unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
777 // This only applies to single block loop.
778 if (!BB->isSuccessor(BB))
779 return 0;
780
781 unsigned MaxCyclicLatency = 0;
782 // Visit each live out vreg def to find def/use pairs that cross iterations.
783 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
784 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
785 RI != RE; ++RI) {
786 unsigned Reg = *RI;
787 if (!TRI->isVirtualRegister(Reg))
788 continue;
789 const LiveInterval &LI = LIS->getInterval(Reg);
790 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
791 if (!DefVNI)
792 continue;
793
794 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
795 const SUnit *DefSU = getSUnit(DefMI);
796 if (!DefSU)
797 continue;
798
799 unsigned LiveOutHeight = DefSU->getHeight();
800 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
801 // Visit all local users of the vreg def.
802 for (VReg2UseMap::iterator
803 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
804 if (UI->SU == &ExitSU)
805 continue;
806
807 // Only consider uses of the phi.
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000808 LiveQueryResult LRQ =
809 LI.Query(LIS->getInstructionIndex(UI->SU->getInstr()));
Andrew Trick483f4192013-08-29 18:04:49 +0000810 if (!LRQ.valueIn()->isPHIDef())
811 continue;
812
813 // Assume that a path spanning two iterations is a cycle, which could
814 // overestimate in strange cases. This allows cyclic latency to be
815 // estimated as the minimum slack of the vreg's depth or height.
816 unsigned CyclicLatency = 0;
817 if (LiveOutDepth > UI->SU->getDepth())
818 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
819
820 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
821 if (LiveInHeight > LiveOutHeight) {
822 if (LiveInHeight - LiveOutHeight < CyclicLatency)
823 CyclicLatency = LiveInHeight - LiveOutHeight;
824 }
825 else
826 CyclicLatency = 0;
827
828 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
829 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
830 if (CyclicLatency > MaxCyclicLatency)
831 MaxCyclicLatency = CyclicLatency;
832 }
833 }
834 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
835 return MaxCyclicLatency;
836}
837
Andrew Trick7a8e1002012-09-11 00:39:15 +0000838/// Identify DAG roots and setup scheduler queues.
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000839void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
840 ArrayRef<SUnit*> BotRoots) {
Andrew Tricka7714a02012-11-12 19:40:10 +0000841 NextClusterSucc = NULL;
842 NextClusterPred = NULL;
Andrew Trick90f711d2012-10-15 18:02:27 +0000843
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000844 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Tricke2c3f5c2013-01-25 06:33:57 +0000845 //
846 // Nodes with unreleased weak edges can still be roots.
847 // Release top roots in forward order.
848 for (SmallVectorImpl<SUnit*>::const_iterator
849 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
850 SchedImpl->releaseTopNode(*I);
851 }
852 // Release bottom roots in reverse order so the higher priority nodes appear
853 // first. This is more natural and slightly more efficient.
854 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
855 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
856 SchedImpl->releaseBottomNode(*I);
857 }
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000858
Andrew Trick02a80da2012-03-08 01:41:12 +0000859 releaseSuccessors(&EntrySU);
Andrew Trick8823dec2012-03-14 04:00:41 +0000860 releasePredecessors(&ExitSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000861
Andrew Trick90f711d2012-10-15 18:02:27 +0000862 SchedImpl->registerRoots();
863
Andrew Trickb767d1e2012-12-01 01:22:49 +0000864 // Advance past initial DebugValues.
Andrew Trickcc45a282012-04-24 18:04:34 +0000865 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick8823dec2012-03-14 04:00:41 +0000866 CurrentBottom = RegionEnd;
Andrew Trickb6e74712013-09-04 20:59:59 +0000867
868 if (ShouldTrackPressure) {
869 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
870 TopRPTracker.setPos(CurrentTop);
871 }
Andrew Trick7a8e1002012-09-11 00:39:15 +0000872}
Andrew Trick02a80da2012-03-08 01:41:12 +0000873
Andrew Trick7a8e1002012-09-11 00:39:15 +0000874/// Move an instruction and update register pressure.
875void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
876 // Move the instruction to its new location in the instruction stream.
877 MachineInstr *MI = SU->getInstr();
Andrew Trick02a80da2012-03-08 01:41:12 +0000878
Andrew Trick7a8e1002012-09-11 00:39:15 +0000879 if (IsTopNode) {
880 assert(SU->isTopReady() && "node still has unscheduled dependencies");
881 if (&*CurrentTop == MI)
882 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick8823dec2012-03-14 04:00:41 +0000883 else {
Andrew Trick7a8e1002012-09-11 00:39:15 +0000884 moveInstruction(MI, CurrentTop);
885 TopRPTracker.setPos(MI);
Andrew Trick8823dec2012-03-14 04:00:41 +0000886 }
Andrew Trickc3ea0052012-04-24 18:04:37 +0000887
Andrew Trickb6e74712013-09-04 20:59:59 +0000888 if (ShouldTrackPressure) {
889 // Update top scheduled pressure.
890 TopRPTracker.advance();
891 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +0000892 updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +0000893 }
Andrew Trick7a8e1002012-09-11 00:39:15 +0000894 }
895 else {
896 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
897 MachineBasicBlock::iterator priorII =
898 priorNonDebug(CurrentBottom, CurrentTop);
899 if (&*priorII == MI)
900 CurrentBottom = priorII;
901 else {
902 if (&*CurrentTop == MI) {
903 CurrentTop = nextIfDebug(++CurrentTop, priorII);
904 TopRPTracker.setPos(CurrentTop);
905 }
906 moveInstruction(MI, CurrentBottom);
907 CurrentBottom = MI;
908 }
Andrew Trickb6e74712013-09-04 20:59:59 +0000909 if (ShouldTrackPressure) {
910 // Update bottom scheduled pressure.
911 SmallVector<unsigned, 8> LiveUses;
912 BotRPTracker.recede(&LiveUses);
913 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +0000914 updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +0000915 updatePressureDiffs(LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +0000916 }
Andrew Trick7a8e1002012-09-11 00:39:15 +0000917 }
918}
919
920/// Update scheduler queues after scheduling an instruction.
921void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
922 // Release dependent instructions for scheduling.
923 if (IsTopNode)
924 releaseSuccessors(SU);
925 else
926 releasePredecessors(SU);
927
928 SU->isScheduled = true;
929
Andrew Trick44f750a2013-01-25 04:01:04 +0000930 if (DFSResult) {
931 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
932 if (!ScheduledTrees.test(SubtreeID)) {
933 ScheduledTrees.set(SubtreeID);
934 DFSResult->scheduleTree(SubtreeID);
935 SchedImpl->scheduleTree(SubtreeID);
936 }
937 }
938
Andrew Trick7a8e1002012-09-11 00:39:15 +0000939 // Notify the scheduling strategy after updating the DAG.
940 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trickc3ea0052012-04-24 18:04:37 +0000941}
942
943/// Reinsert any remaining debug_values, just like the PostRA scheduler.
944void ScheduleDAGMI::placeDebugValues() {
945 // If first instruction was a DBG_VALUE then put it back.
946 if (FirstDbgValue) {
947 BB->splice(RegionBegin, BB, FirstDbgValue);
948 RegionBegin = FirstDbgValue;
949 }
950
951 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
952 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
953 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
954 MachineInstr *DbgValue = P.first;
955 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Tricke7ea8aa2012-12-01 01:22:38 +0000956 if (&*RegionBegin == DbgValue)
957 ++RegionBegin;
Andrew Trickc3ea0052012-04-24 18:04:37 +0000958 BB->splice(++OrigPrevMI, BB, DbgValue);
959 if (OrigPrevMI == llvm::prior(RegionEnd))
960 RegionEnd = DbgValue;
961 }
962 DbgValues.clear();
963 FirstDbgValue = NULL;
Andrew Trick02a80da2012-03-08 01:41:12 +0000964}
965
Andrew Trick3ca33ac2012-11-07 07:05:09 +0000966#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
967void ScheduleDAGMI::dumpSchedule() const {
968 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
969 if (SUnit *SU = getSUnit(&(*MI)))
970 SU->dump(this);
971 else
972 dbgs() << "Missing SUnit\n";
973 }
974}
975#endif
976
Andrew Trick263280242012-11-12 19:52:20 +0000977//===----------------------------------------------------------------------===//
978// LoadClusterMutation - DAG post-processing to cluster loads.
979//===----------------------------------------------------------------------===//
980
Andrew Tricka7714a02012-11-12 19:40:10 +0000981namespace {
982/// \brief Post-process the DAG to create cluster edges between neighboring
983/// loads.
984class LoadClusterMutation : public ScheduleDAGMutation {
985 struct LoadInfo {
986 SUnit *SU;
987 unsigned BaseReg;
988 unsigned Offset;
989 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
990 : SU(su), BaseReg(reg), Offset(ofs) {}
991 };
992 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
993 const LoadClusterMutation::LoadInfo &RHS);
994
995 const TargetInstrInfo *TII;
996 const TargetRegisterInfo *TRI;
997public:
998 LoadClusterMutation(const TargetInstrInfo *tii,
999 const TargetRegisterInfo *tri)
1000 : TII(tii), TRI(tri) {}
1001
1002 virtual void apply(ScheduleDAGMI *DAG);
1003protected:
1004 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
1005};
1006} // anonymous
1007
1008bool LoadClusterMutation::LoadInfoLess(
1009 const LoadClusterMutation::LoadInfo &LHS,
1010 const LoadClusterMutation::LoadInfo &RHS) {
1011 if (LHS.BaseReg != RHS.BaseReg)
1012 return LHS.BaseReg < RHS.BaseReg;
1013 return LHS.Offset < RHS.Offset;
1014}
1015
1016void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
1017 ScheduleDAGMI *DAG) {
1018 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
1019 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
1020 SUnit *SU = Loads[Idx];
1021 unsigned BaseReg;
1022 unsigned Offset;
1023 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
1024 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
1025 }
1026 if (LoadRecords.size() < 2)
1027 return;
1028 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
1029 unsigned ClusterLength = 1;
1030 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1031 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1032 ClusterLength = 1;
1033 continue;
1034 }
1035
1036 SUnit *SUa = LoadRecords[Idx].SU;
1037 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Trickec369d52012-11-12 21:28:10 +00001038 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Tricka7714a02012-11-12 19:40:10 +00001039 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1040
1041 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1042 << SUb->NodeNum << ")\n");
1043 // Copy successor edges from SUa to SUb. Interleaving computation
1044 // dependent on SUa can prevent load combining due to register reuse.
1045 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1046 // loads should have effectively the same inputs.
1047 for (SUnit::const_succ_iterator
1048 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1049 if (SI->getSUnit() == SUb)
1050 continue;
1051 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1052 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1053 }
1054 ++ClusterLength;
1055 }
1056 else
1057 ClusterLength = 1;
1058 }
1059}
1060
1061/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1062void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1063 // Map DAG NodeNum to store chain ID.
1064 DenseMap<unsigned, unsigned> StoreChainIDs;
1065 // Map each store chain to a set of dependent loads.
1066 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1067 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1068 SUnit *SU = &DAG->SUnits[Idx];
1069 if (!SU->getInstr()->mayLoad())
1070 continue;
1071 unsigned ChainPredID = DAG->SUnits.size();
1072 for (SUnit::const_pred_iterator
1073 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1074 if (PI->isCtrl()) {
1075 ChainPredID = PI->getSUnit()->NodeNum;
1076 break;
1077 }
1078 }
1079 // Check if this chain-like pred has been seen
1080 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1081 unsigned NumChains = StoreChainDependents.size();
1082 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1083 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1084 if (Result.second)
1085 StoreChainDependents.resize(NumChains + 1);
1086 StoreChainDependents[Result.first->second].push_back(SU);
1087 }
1088 // Iterate over the store chains.
1089 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1090 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1091}
1092
Andrew Trick02a80da2012-03-08 01:41:12 +00001093//===----------------------------------------------------------------------===//
Andrew Trick263280242012-11-12 19:52:20 +00001094// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1095//===----------------------------------------------------------------------===//
1096
1097namespace {
1098/// \brief Post-process the DAG to create cluster edges between instructions
1099/// that may be fused by the processor into a single operation.
1100class MacroFusion : public ScheduleDAGMutation {
1101 const TargetInstrInfo *TII;
1102public:
1103 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
1104
1105 virtual void apply(ScheduleDAGMI *DAG);
1106};
1107} // anonymous
1108
1109/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1110/// fused operations.
1111void MacroFusion::apply(ScheduleDAGMI *DAG) {
1112 // For now, assume targets can only fuse with the branch.
1113 MachineInstr *Branch = DAG->ExitSU.getInstr();
1114 if (!Branch)
1115 return;
1116
1117 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1118 SUnit *SU = &DAG->SUnits[--Idx];
1119 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1120 continue;
1121
1122 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1123 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1124 // need to copy predecessor edges from ExitSU to SU, since top-down
1125 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1126 // of SU, we could create an artificial edge from the deepest root, but it
1127 // hasn't been needed yet.
1128 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1129 (void)Success;
1130 assert(Success && "No DAG nodes should be reachable from ExitSU");
1131
1132 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1133 break;
1134 }
1135}
1136
1137//===----------------------------------------------------------------------===//
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001138// CopyConstrain - DAG post-processing to encourage copy elimination.
1139//===----------------------------------------------------------------------===//
1140
1141namespace {
1142/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1143/// the one use that defines the copy's source vreg, most likely an induction
1144/// variable increment.
1145class CopyConstrain : public ScheduleDAGMutation {
1146 // Transient state.
1147 SlotIndex RegionBeginIdx;
Andrew Trick2e875172013-04-24 23:19:56 +00001148 // RegionEndIdx is the slot index of the last non-debug instruction in the
1149 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001150 SlotIndex RegionEndIdx;
1151public:
1152 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1153
1154 virtual void apply(ScheduleDAGMI *DAG);
1155
1156protected:
1157 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1158};
1159} // anonymous
1160
1161/// constrainLocalCopy handles two possibilities:
1162/// 1) Local src:
1163/// I0: = dst
1164/// I1: src = ...
1165/// I2: = dst
1166/// I3: dst = src (copy)
1167/// (create pred->succ edges I0->I1, I2->I1)
1168///
1169/// 2) Local copy:
1170/// I0: dst = src (copy)
1171/// I1: = dst
1172/// I2: src = ...
1173/// I3: = dst
1174/// (create pred->succ edges I1->I2, I3->I2)
1175///
1176/// Although the MachineScheduler is currently constrained to single blocks,
1177/// this algorithm should handle extended blocks. An EBB is a set of
1178/// contiguously numbered blocks such that the previous block in the EBB is
1179/// always the single predecessor.
1180void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1181 LiveIntervals *LIS = DAG->getLIS();
1182 MachineInstr *Copy = CopySU->getInstr();
1183
1184 // Check for pure vreg copies.
1185 unsigned SrcReg = Copy->getOperand(1).getReg();
1186 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1187 return;
1188
1189 unsigned DstReg = Copy->getOperand(0).getReg();
1190 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1191 return;
1192
1193 // Check if either the dest or source is local. If it's live across a back
1194 // edge, it's not local. Note that if both vregs are live across the back
1195 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1196 unsigned LocalReg = DstReg;
1197 unsigned GlobalReg = SrcReg;
1198 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1199 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1200 LocalReg = SrcReg;
1201 GlobalReg = DstReg;
1202 LocalLI = &LIS->getInterval(LocalReg);
1203 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1204 return;
1205 }
1206 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1207
1208 // Find the global segment after the start of the local LI.
1209 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1210 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1211 // local live range. We could create edges from other global uses to the local
1212 // start, but the coalescer should have already eliminated these cases, so
1213 // don't bother dealing with it.
1214 if (GlobalSegment == GlobalLI->end())
1215 return;
1216
1217 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1218 // returned the next global segment. But if GlobalSegment overlaps with
1219 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1220 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1221 if (GlobalSegment->contains(LocalLI->beginIndex()))
1222 ++GlobalSegment;
1223
1224 if (GlobalSegment == GlobalLI->end())
1225 return;
1226
1227 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1228 if (GlobalSegment != GlobalLI->begin()) {
1229 // Two address defs have no hole.
1230 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1231 GlobalSegment->start)) {
1232 return;
1233 }
Andrew Trickd9761772013-07-30 19:59:08 +00001234 // If the prior global segment may be defined by the same two-address
1235 // instruction that also defines LocalLI, then can't make a hole here.
1236 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1237 LocalLI->beginIndex())) {
1238 return;
1239 }
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001240 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1241 // it would be a disconnected component in the live range.
1242 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1243 "Disconnected LRG within the scheduling region.");
1244 }
1245 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1246 if (!GlobalDef)
1247 return;
1248
1249 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1250 if (!GlobalSU)
1251 return;
1252
1253 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1254 // constraining the uses of the last local def to precede GlobalDef.
1255 SmallVector<SUnit*,8> LocalUses;
1256 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1257 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1258 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1259 for (SUnit::const_succ_iterator
1260 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1261 I != E; ++I) {
1262 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1263 continue;
1264 if (I->getSUnit() == GlobalSU)
1265 continue;
1266 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1267 return;
1268 LocalUses.push_back(I->getSUnit());
1269 }
1270 // Open the top of the GlobalLI hole by constraining any earlier global uses
1271 // to precede the start of LocalLI.
1272 SmallVector<SUnit*,8> GlobalUses;
1273 MachineInstr *FirstLocalDef =
1274 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1275 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1276 for (SUnit::const_pred_iterator
1277 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1278 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1279 continue;
1280 if (I->getSUnit() == FirstLocalSU)
1281 continue;
1282 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1283 return;
1284 GlobalUses.push_back(I->getSUnit());
1285 }
1286 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1287 // Add the weak edges.
1288 for (SmallVectorImpl<SUnit*>::const_iterator
1289 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1290 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1291 << GlobalSU->NodeNum << ")\n");
1292 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1293 }
1294 for (SmallVectorImpl<SUnit*>::const_iterator
1295 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1296 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1297 << FirstLocalSU->NodeNum << ")\n");
1298 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1299 }
1300}
1301
1302/// \brief Callback from DAG postProcessing to create weak edges to encourage
1303/// copy elimination.
1304void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Trick2e875172013-04-24 23:19:56 +00001305 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1306 if (FirstPos == DAG->end())
1307 return;
1308 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001309 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1310 &*priorNonDebug(DAG->end(), DAG->begin()));
1311
1312 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1313 SUnit *SU = &DAG->SUnits[Idx];
1314 if (!SU->getInstr()->isCopy())
1315 continue;
1316
1317 constrainLocalCopy(SU, DAG);
1318 }
1319}
1320
1321//===----------------------------------------------------------------------===//
Andrew Trick665d3ec2013-09-19 23:10:59 +00001322// GenericScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Tricke1c034f2012-01-17 06:55:03 +00001323//===----------------------------------------------------------------------===//
1324
1325namespace {
Andrew Trick665d3ec2013-09-19 23:10:59 +00001326/// GenericScheduler shrinks the unscheduled zone using heuristics to balance
Andrew Trick8823dec2012-03-14 04:00:41 +00001327/// the schedule.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001328class GenericScheduler : public MachineSchedStrategy {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001329public:
1330 /// Represent the type of SchedCandidate found within a single queue.
1331 /// pickNodeBidirectional depends on these listed by decreasing priority.
1332 enum CandReason {
Andrew Trick880e5732013-12-05 17:55:58 +00001333 NoCand, PhysRegCopy, RegExcess, RegCritical, Stall, Cluster, Weak, RegMax,
Andrew Tricka7714a02012-11-12 19:40:10 +00001334 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Trick71f08a32013-06-17 21:45:13 +00001335 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001336
1337#ifndef NDEBUG
Andrew Trick665d3ec2013-09-19 23:10:59 +00001338 static const char *getReasonStr(GenericScheduler::CandReason Reason);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001339#endif
1340
1341 /// Policy for scheduling the next instruction in the candidate's zone.
1342 struct CandPolicy {
1343 bool ReduceLatency;
1344 unsigned ReduceResIdx;
1345 unsigned DemandResIdx;
1346
1347 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1348 };
1349
1350 /// Status of an instruction's critical resource consumption.
1351 struct SchedResourceDelta {
1352 // Count critical resources in the scheduled region required by SU.
1353 unsigned CritResources;
1354
1355 // Count critical resources from another region consumed by SU.
1356 unsigned DemandedResources;
1357
1358 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1359
1360 bool operator==(const SchedResourceDelta &RHS) const {
1361 return CritResources == RHS.CritResources
1362 && DemandedResources == RHS.DemandedResources;
1363 }
1364 bool operator!=(const SchedResourceDelta &RHS) const {
1365 return !operator==(RHS);
1366 }
1367 };
Andrew Trick7ee9de52012-05-10 21:06:16 +00001368
Andrew Trick665d3ec2013-09-19 23:10:59 +00001369 /// Store the state used by GenericScheduler heuristics, required for the
Andrew Trick7ee9de52012-05-10 21:06:16 +00001370 /// lifetime of one invocation of pickNode().
1371 struct SchedCandidate {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001372 CandPolicy Policy;
1373
Andrew Trick7ee9de52012-05-10 21:06:16 +00001374 // The best SUnit candidate.
1375 SUnit *SU;
1376
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001377 // The reason for this candidate.
1378 CandReason Reason;
1379
Andrew Trickd40d0f22013-06-17 21:45:05 +00001380 // Set of reasons that apply to multiple candidates.
1381 uint32_t RepeatReasonSet;
1382
Andrew Trick7ee9de52012-05-10 21:06:16 +00001383 // Register pressure values for the best candidate.
1384 RegPressureDelta RPDelta;
1385
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001386 // Critical resource consumption of the best candidate.
1387 SchedResourceDelta ResDelta;
1388
1389 SchedCandidate(const CandPolicy &policy)
Andrew Trickd40d0f22013-06-17 21:45:05 +00001390 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001391
1392 bool isValid() const { return SU; }
1393
1394 // Copy the status of another candidate without changing policy.
1395 void setBest(SchedCandidate &Best) {
1396 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1397 SU = Best.SU;
1398 Reason = Best.Reason;
1399 RPDelta = Best.RPDelta;
1400 ResDelta = Best.ResDelta;
1401 }
1402
Andrew Trickd40d0f22013-06-17 21:45:05 +00001403 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1404 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1405
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001406 void initResourceDelta(const ScheduleDAGMI *DAG,
1407 const TargetSchedModel *SchedModel);
Andrew Trick7ee9de52012-05-10 21:06:16 +00001408 };
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001409
1410 /// Summarize the unscheduled region.
1411 struct SchedRemainder {
1412 // Critical path through the DAG in expected latency.
1413 unsigned CriticalPath;
Andrew Trickc01b0042013-08-23 17:48:43 +00001414 unsigned CyclicCritPath;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001415
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001416 // Scaled count of micro-ops left to schedule.
1417 unsigned RemIssueCount;
1418
Andrew Trickc01b0042013-08-23 17:48:43 +00001419 bool IsAcyclicLatencyLimited;
1420
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001421 // Unscheduled resources
1422 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001423
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001424 void reset() {
1425 CriticalPath = 0;
Andrew Trickc01b0042013-08-23 17:48:43 +00001426 CyclicCritPath = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001427 RemIssueCount = 0;
Andrew Trickc01b0042013-08-23 17:48:43 +00001428 IsAcyclicLatencyLimited = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001429 RemainingCounts.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001430 }
1431
1432 SchedRemainder() { reset(); }
1433
1434 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1435 };
Andrew Trick7ee9de52012-05-10 21:06:16 +00001436
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001437 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001438 /// current cycle in the direction of movement, and maintains the state
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001439 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick61f1a272012-05-24 22:11:09 +00001440 struct SchedBoundary {
Andrew Trickce27bb92012-06-29 03:23:22 +00001441 ScheduleDAGMI *DAG;
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001442 const TargetSchedModel *SchedModel;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001443 SchedRemainder *Rem;
Andrew Trickce27bb92012-06-29 03:23:22 +00001444
Andrew Trick61f1a272012-05-24 22:11:09 +00001445 ReadyQueue Available;
1446 ReadyQueue Pending;
1447 bool CheckPending;
1448
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001449 // For heuristics, keep a list of the nodes that immediately depend on the
1450 // most recently scheduled node.
1451 SmallPtrSet<const SUnit*, 8> NextSUs;
1452
Andrew Trick61f1a272012-05-24 22:11:09 +00001453 ScheduleHazardRecognizer *HazardRec;
1454
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001455 /// Number of cycles it takes to issue the instructions scheduled in this
1456 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1457 /// See getStalls().
Andrew Trick61f1a272012-05-24 22:11:09 +00001458 unsigned CurrCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001459
1460 /// Micro-ops issued in the current cycle
Andrew Tricke2ff5752013-06-15 04:49:49 +00001461 unsigned CurrMOps;
Andrew Trick61f1a272012-05-24 22:11:09 +00001462
1463 /// MinReadyCycle - Cycle of the soonest available instruction.
1464 unsigned MinReadyCycle;
1465
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001466 // The expected latency of the critical path in this scheduled zone.
1467 unsigned ExpectedLatency;
1468
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001469 // The latency of dependence chains leading into this zone.
Andrew Trick2f7667e2013-08-07 17:20:32 +00001470 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001471 // For each cycle scheduled: DLat -= 1.
1472 unsigned DependentLatency;
1473
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001474 /// Count the scheduled (issued) micro-ops that can be retired by
1475 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1476 unsigned RetiredMOps;
1477
1478 // Count scheduled resources that have been executed. Resources are
1479 // considered executed if they become ready in the time that it takes to
1480 // saturate any resource including the one in question. Counts are scaled
Andrew Trickb13ef172013-07-19 00:20:07 +00001481 // for direct comparison with other resources. Counts can be compared with
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001482 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1483 SmallVector<unsigned, 16> ExecutedResCounts;
1484
1485 /// Cache the max count for a single resource.
1486 unsigned MaxExecutedResCount;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001487
1488 // Cache the critical resources ID in this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001489 unsigned ZoneCritResIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001490
1491 // Is the scheduled region resource limited vs. latency limited.
1492 bool IsResourceLimited;
1493
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001494#ifndef NDEBUG
Andrew Trickde2109e2013-06-15 04:49:57 +00001495 // Remember the greatest operand latency as an upper bound on the number of
1496 // times we should retry the pending queue because of a hazard.
1497 unsigned MaxObservedLatency;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001498#endif
1499
1500 void reset() {
Andrew Trick553e0fe2013-02-13 19:22:27 +00001501 // A new HazardRec is created for each DAG and owned by SchedBoundary.
Andrew Trickb05db8e2013-09-04 21:12:05 +00001502 // Destroying and reconstructing it is very expensive though. So keep
Andrew Trick8c699c92013-09-04 21:00:05 +00001503 // invalid, placeholder HazardRecs.
1504 if (HazardRec && HazardRec->isEnabled()) {
1505 delete HazardRec;
1506 HazardRec = 0;
1507 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001508 Available.clear();
1509 Pending.clear();
1510 CheckPending = false;
1511 NextSUs.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001512 CurrCycle = 0;
Andrew Tricke2ff5752013-06-15 04:49:49 +00001513 CurrMOps = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001514 MinReadyCycle = UINT_MAX;
1515 ExpectedLatency = 0;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001516 DependentLatency = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001517 RetiredMOps = 0;
1518 MaxExecutedResCount = 0;
1519 ZoneCritResIdx = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001520 IsResourceLimited = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001521#ifndef NDEBUG
Andrew Trickde2109e2013-06-15 04:49:57 +00001522 MaxObservedLatency = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001523#endif
1524 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001525 ExecutedResCounts.resize(1);
1526 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001527 }
Andrew Trick45446062012-06-05 21:11:27 +00001528
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001529 /// Pending queues extend the ready queues with the same ID and the
1530 /// PendingFlag set.
1531 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001532 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trick665d3ec2013-09-19 23:10:59 +00001533 Pending(ID << GenericScheduler::LogMaxQID, Name+".P"),
Andrew Trick553e0fe2013-02-13 19:22:27 +00001534 HazardRec(0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001535 reset();
1536 }
Andrew Trick61f1a272012-05-24 22:11:09 +00001537
1538 ~SchedBoundary() { delete HazardRec; }
1539
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001540 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1541 SchedRemainder *rem);
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001542
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001543 bool isTop() const {
Andrew Trick665d3ec2013-09-19 23:10:59 +00001544 return Available.getID() == GenericScheduler::TopQID;
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001545 }
Andrew Trick61f1a272012-05-24 22:11:09 +00001546
Andrew Trick8e8415f2013-06-15 05:46:47 +00001547#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001548 const char *getResourceName(unsigned PIdx) {
1549 if (!PIdx)
1550 return "MOps";
1551 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001552 }
Andrew Trick8e8415f2013-06-15 05:46:47 +00001553#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001554
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001555 /// Get the number of latency cycles "covered" by the scheduled
1556 /// instructions. This is the larger of the critical path within the zone
1557 /// and the number of cycles required to issue the instructions.
1558 unsigned getScheduledLatency() const {
1559 return std::max(ExpectedLatency, CurrCycle);
1560 }
1561
1562 unsigned getUnscheduledLatency(SUnit *SU) const {
1563 return isTop() ? SU->getHeight() : SU->getDepth();
1564 }
1565
1566 unsigned getResourceCount(unsigned ResIdx) const {
1567 return ExecutedResCounts[ResIdx];
1568 }
1569
1570 /// Get the scaled count of scheduled micro-ops and resources, including
1571 /// executed resources.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001572 unsigned getCriticalCount() const {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001573 if (!ZoneCritResIdx)
1574 return RetiredMOps * SchedModel->getMicroOpFactor();
1575 return getResourceCount(ZoneCritResIdx);
1576 }
1577
1578 /// Get a scaled count for the minimum execution time of the scheduled
1579 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1580 /// feedback loop.
1581 unsigned getExecutedCount() const {
1582 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1583 MaxExecutedResCount);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001584 }
1585
Andrew Trick880e5732013-12-05 17:55:58 +00001586 /// Get the difference between the given SUnit's ready time and the current
1587 /// cycle.
1588 unsigned getLatencyStallCycles(SUnit *SU);
1589
Andrew Trick8c9e6722012-06-29 03:23:24 +00001590 bool checkHazard(SUnit *SU);
1591
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001592 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1593
1594 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1595
1596 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001597
Andrew Trick61f1a272012-05-24 22:11:09 +00001598 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1599
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001600 void bumpCycle(unsigned NextCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001601
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001602 void incExecutedResources(unsigned PIdx, unsigned Count);
1603
1604 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001605
Andrew Trickce27bb92012-06-29 03:23:22 +00001606 void bumpNode(SUnit *SU);
Andrew Trick45446062012-06-05 21:11:27 +00001607
Andrew Trick61f1a272012-05-24 22:11:09 +00001608 void releasePending();
1609
1610 void removeReady(SUnit *SU);
1611
1612 SUnit *pickOnlyChoice();
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001613
Andrew Trick8e8415f2013-06-15 05:46:47 +00001614#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001615 void dumpScheduledState();
Andrew Trick8e8415f2013-06-15 05:46:47 +00001616#endif
Andrew Trick61f1a272012-05-24 22:11:09 +00001617 };
1618
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001619private:
Andrew Trick66c3dfb2013-09-04 21:00:11 +00001620 const MachineSchedContext *Context;
Andrew Trick8823dec2012-03-14 04:00:41 +00001621 ScheduleDAGMI *DAG;
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001622 const TargetSchedModel *SchedModel;
Andrew Trick7ee9de52012-05-10 21:06:16 +00001623 const TargetRegisterInfo *TRI;
Andrew Tricke1c034f2012-01-17 06:55:03 +00001624
Andrew Trick61f1a272012-05-24 22:11:09 +00001625 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001626 SchedRemainder Rem;
Andrew Trick61f1a272012-05-24 22:11:09 +00001627 SchedBoundary Top;
1628 SchedBoundary Bot;
Andrew Trick8823dec2012-03-14 04:00:41 +00001629
Andrew Trick75e411c2013-09-06 17:32:34 +00001630 MachineSchedPolicy RegionPolicy;
Andrew Trick8823dec2012-03-14 04:00:41 +00001631public:
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001632 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7ee9de52012-05-10 21:06:16 +00001633 enum {
1634 TopQID = 1,
Andrew Tricka8ad5f72012-05-24 22:11:12 +00001635 BotQID = 2,
1636 LogMaxQID = 2
Andrew Trick7ee9de52012-05-10 21:06:16 +00001637 };
1638
Andrew Trick665d3ec2013-09-19 23:10:59 +00001639 GenericScheduler(const MachineSchedContext *C):
Andrew Trick66c3dfb2013-09-04 21:00:11 +00001640 Context(C), DAG(0), SchedModel(0), TRI(0),
Andrew Trick75e411c2013-09-06 17:32:34 +00001641 Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trick66c3dfb2013-09-04 21:00:11 +00001642
Andrew Trick75e411c2013-09-06 17:32:34 +00001643 virtual void initPolicy(MachineBasicBlock::iterator Begin,
1644 MachineBasicBlock::iterator End,
1645 unsigned NumRegionInstrs);
1646
1647 bool shouldTrackPressure() const { return RegionPolicy.ShouldTrackPressure; }
Andrew Trick95dafd82012-05-10 21:06:12 +00001648
Andrew Trick61f1a272012-05-24 22:11:09 +00001649 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick8823dec2012-03-14 04:00:41 +00001650
Andrew Trick7ee9de52012-05-10 21:06:16 +00001651 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick8823dec2012-03-14 04:00:41 +00001652
Andrew Trick61f1a272012-05-24 22:11:09 +00001653 virtual void schedNode(SUnit *SU, bool IsTopNode);
1654
1655 virtual void releaseTopNode(SUnit *SU);
1656
1657 virtual void releaseBottomNode(SUnit *SU);
1658
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001659 virtual void registerRoots();
Andrew Trick22025772012-05-17 18:35:10 +00001660
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001661protected:
Andrew Trickc01b0042013-08-23 17:48:43 +00001662 void checkAcyclicLatency();
1663
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001664 void tryCandidate(SchedCandidate &Cand,
1665 SchedCandidate &TryCand,
1666 SchedBoundary &Zone,
1667 const RegPressureTracker &RPTracker,
1668 RegPressureTracker &TempTracker);
1669
1670 SUnit *pickNodeBidirectional(bool &IsTopNode);
1671
1672 void pickNodeFromQueue(SchedBoundary &Zone,
1673 const RegPressureTracker &RPTracker,
1674 SchedCandidate &Candidate);
1675
Andrew Tricke833e1c2013-04-13 06:07:40 +00001676 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1677
Andrew Trick419eae22012-05-10 21:06:19 +00001678#ifndef NDEBUG
Andrew Trick419d4912013-04-05 00:31:29 +00001679 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick419eae22012-05-10 21:06:19 +00001680#endif
Andrew Tricke1c034f2012-01-17 06:55:03 +00001681};
1682} // namespace
1683
Andrew Trick665d3ec2013-09-19 23:10:59 +00001684void GenericScheduler::SchedRemainder::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001685init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1686 reset();
1687 if (!SchedModel->hasInstrSchedModel())
1688 return;
1689 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1690 for (std::vector<SUnit>::iterator
1691 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1692 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001693 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1694 * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001695 for (TargetSchedModel::ProcResIter
1696 PI = SchedModel->getWriteProcResBegin(SC),
1697 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1698 unsigned PIdx = PI->ProcResourceIdx;
1699 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1700 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1701 }
1702 }
1703}
1704
Andrew Trick665d3ec2013-09-19 23:10:59 +00001705void GenericScheduler::SchedBoundary::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001706init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1707 reset();
1708 DAG = dag;
1709 SchedModel = smodel;
1710 Rem = rem;
1711 if (SchedModel->hasInstrSchedModel())
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001712 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001713}
1714
Andrew Trick75e411c2013-09-06 17:32:34 +00001715/// Initialize the per-region scheduling policy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001716void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
Andrew Trick75e411c2013-09-06 17:32:34 +00001717 MachineBasicBlock::iterator End,
1718 unsigned NumRegionInstrs) {
1719 const TargetMachine &TM = Context->MF->getTarget();
Andrew Trick66c3dfb2013-09-04 21:00:11 +00001720
Andrew Trick75e411c2013-09-06 17:32:34 +00001721 // Avoid setting up the register pressure tracker for small regions to save
1722 // compile time. As a rough heuristic, only track pressure when the number of
1723 // schedulable instructions exceeds half the integer register file.
1724 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
1725 TM.getTargetLowering()->getRegClassFor(MVT::i32));
1726
1727 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
1728
1729 // For generic targets, we default to bottom-up, because it's simpler and more
1730 // compile-time optimizations have been implemented in that direction.
1731 RegionPolicy.OnlyBottomUp = true;
1732
1733 // Allow the subtarget to override default policy.
1734 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
1735 ST.overrideSchedPolicy(RegionPolicy, Begin, End, NumRegionInstrs);
1736
1737 // After subtarget overrides, apply command line options.
1738 if (!EnableRegPressure)
1739 RegionPolicy.ShouldTrackPressure = false;
1740
1741 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
1742 // e.g. -misched-bottomup=false allows scheduling in both directions.
1743 assert((!ForceTopDown || !ForceBottomUp) &&
1744 "-misched-topdown incompatible with -misched-bottomup");
1745 if (ForceBottomUp.getNumOccurrences() > 0) {
1746 RegionPolicy.OnlyBottomUp = ForceBottomUp;
1747 if (RegionPolicy.OnlyBottomUp)
1748 RegionPolicy.OnlyTopDown = false;
1749 }
1750 if (ForceTopDown.getNumOccurrences() > 0) {
1751 RegionPolicy.OnlyTopDown = ForceTopDown;
1752 if (RegionPolicy.OnlyTopDown)
1753 RegionPolicy.OnlyBottomUp = false;
1754 }
Andrew Trick66c3dfb2013-09-04 21:00:11 +00001755}
1756
Andrew Trick665d3ec2013-09-19 23:10:59 +00001757void GenericScheduler::initialize(ScheduleDAGMI *dag) {
Andrew Trick61f1a272012-05-24 22:11:09 +00001758 DAG = dag;
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001759 SchedModel = DAG->getSchedModel();
Andrew Trick61f1a272012-05-24 22:11:09 +00001760 TRI = DAG->TRI;
Andrew Trick553e0fe2013-02-13 19:22:27 +00001761
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001762 Rem.init(DAG, SchedModel);
1763 Top.init(DAG, SchedModel, &Rem);
1764 Bot.init(DAG, SchedModel, &Rem);
1765
1766 // Initialize resource counts.
Andrew Trick61f1a272012-05-24 22:11:09 +00001767
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001768 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1769 // are disabled, then these HazardRecs will be disabled.
1770 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick61f1a272012-05-24 22:11:09 +00001771 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick8c699c92013-09-04 21:00:05 +00001772 if (!Top.HazardRec) {
1773 Top.HazardRec =
1774 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1775 }
1776 if (!Bot.HazardRec) {
1777 Bot.HazardRec =
1778 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1779 }
Andrew Trick61f1a272012-05-24 22:11:09 +00001780}
1781
Andrew Trick665d3ec2013-09-19 23:10:59 +00001782void GenericScheduler::releaseTopNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00001783 if (SU->isScheduled)
1784 return;
1785
Andrew Trick493b8672012-12-18 20:52:52 +00001786 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trick45446062012-06-05 21:11:27 +00001787 I != E; ++I) {
Andrew Trickde2109e2013-06-15 04:49:57 +00001788 if (I->isWeak())
1789 continue;
Andrew Trick45446062012-06-05 21:11:27 +00001790 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickde2109e2013-06-15 04:49:57 +00001791 unsigned Latency = I->getLatency();
Andrew Trick45446062012-06-05 21:11:27 +00001792#ifndef NDEBUG
Andrew Trickde2109e2013-06-15 04:49:57 +00001793 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trick45446062012-06-05 21:11:27 +00001794#endif
Andrew Trickde2109e2013-06-15 04:49:57 +00001795 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1796 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trick45446062012-06-05 21:11:27 +00001797 }
1798 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001799}
1800
Andrew Trick665d3ec2013-09-19 23:10:59 +00001801void GenericScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00001802 if (SU->isScheduled)
1803 return;
1804
1805 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1806
1807 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1808 I != E; ++I) {
Andrew Tricka7714a02012-11-12 19:40:10 +00001809 if (I->isWeak())
1810 continue;
Andrew Trick45446062012-06-05 21:11:27 +00001811 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickde2109e2013-06-15 04:49:57 +00001812 unsigned Latency = I->getLatency();
Andrew Trick45446062012-06-05 21:11:27 +00001813#ifndef NDEBUG
Andrew Trickde2109e2013-06-15 04:49:57 +00001814 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trick45446062012-06-05 21:11:27 +00001815#endif
Andrew Trickde2109e2013-06-15 04:49:57 +00001816 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1817 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trick45446062012-06-05 21:11:27 +00001818 }
1819 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001820}
1821
Andrew Trick483f4192013-08-29 18:04:49 +00001822/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1823/// critical path by more cycles than it takes to drain the instruction buffer.
1824/// We estimate an upper bounds on in-flight instructions as:
1825///
1826/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1827/// InFlightIterations = AcyclicPath / CyclesPerIteration
1828/// InFlightResources = InFlightIterations * LoopResources
1829///
1830/// TODO: Check execution resources in addition to IssueCount.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001831void GenericScheduler::checkAcyclicLatency() {
Andrew Trickc01b0042013-08-23 17:48:43 +00001832 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1833 return;
1834
Andrew Trick483f4192013-08-29 18:04:49 +00001835 // Scaled number of cycles per loop iteration.
1836 unsigned IterCount =
1837 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1838 Rem.RemIssueCount);
1839 // Scaled acyclic critical path.
1840 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1841 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1842 unsigned InFlightCount =
1843 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickc01b0042013-08-23 17:48:43 +00001844 unsigned BufferLimit =
1845 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickc01b0042013-08-23 17:48:43 +00001846
Andrew Trick483f4192013-08-29 18:04:49 +00001847 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1848
1849 DEBUG(dbgs() << "IssueCycles="
1850 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1851 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1852 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1853 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1854 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickc01b0042013-08-23 17:48:43 +00001855 if (Rem.IsAcyclicLatencyLimited)
1856 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1857}
1858
Andrew Trick665d3ec2013-09-19 23:10:59 +00001859void GenericScheduler::registerRoots() {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001860 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickc01b0042013-08-23 17:48:43 +00001861
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001862 // Some roots may not feed into ExitSU. Check all of them in case.
1863 for (std::vector<SUnit*>::const_iterator
1864 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1865 if ((*I)->getDepth() > Rem.CriticalPath)
1866 Rem.CriticalPath = (*I)->getDepth();
1867 }
1868 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick483f4192013-08-29 18:04:49 +00001869
1870 if (EnableCyclicPath) {
1871 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1872 checkAcyclicLatency();
1873 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001874}
1875
Andrew Trick880e5732013-12-05 17:55:58 +00001876/// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1877/// these "soft stalls" differently than the hard stall cycles based on CPU
1878/// resources and computed by checkHazard(). A fully in-order model
1879/// (MicroOpBufferSize==0) will not make use of this since instructions are not
1880/// available for scheduling until they are ready. However, a weaker in-order
1881/// model may use this for heuristics. For example, if a processor has in-order
1882/// behavior when reading certain resources, this may come into play.
1883unsigned GenericScheduler::SchedBoundary::getLatencyStallCycles(SUnit *SU) {
1884 if (!SU->isUnbuffered)
1885 return 0;
1886
1887 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1888 if (ReadyCycle > CurrCycle)
1889 return ReadyCycle - CurrCycle;
1890 return 0;
1891}
1892
Andrew Trick8c9e6722012-06-29 03:23:24 +00001893/// Does this SU have a hazard within the current instruction group.
1894///
1895/// The scheduler supports two modes of hazard recognition. The first is the
1896/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1897/// supports highly complicated in-order reservation tables
1898/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1899///
1900/// The second is a streamlined mechanism that checks for hazards based on
1901/// simple counters that the scheduler itself maintains. It explicitly checks
1902/// for instruction dispatch limitations, including the number of micro-ops that
1903/// can dispatch per cycle.
1904///
1905/// TODO: Also check whether the SU must start a new group.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001906bool GenericScheduler::SchedBoundary::checkHazard(SUnit *SU) {
Andrew Trick8c9e6722012-06-29 03:23:24 +00001907 if (HazardRec->isEnabled())
1908 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1909
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001910 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Tricke2ff5752013-06-15 04:49:49 +00001911 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001912 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1913 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick8c9e6722012-06-29 03:23:24 +00001914 return true;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001915 }
Andrew Trick8c9e6722012-06-29 03:23:24 +00001916 return false;
1917}
1918
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001919// Find the unscheduled node in ReadySUs with the highest latency.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001920unsigned GenericScheduler::SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001921findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1922 SUnit *LateSU = 0;
1923 unsigned RemLatency = 0;
1924 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001925 I != E; ++I) {
1926 unsigned L = getUnscheduledLatency(*I);
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001927 if (L > RemLatency) {
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001928 RemLatency = L;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001929 LateSU = *I;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001930 }
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001931 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001932 if (LateSU) {
1933 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1934 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001935 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001936 return RemLatency;
1937}
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001938
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001939// Count resources in this zone and the remaining unscheduled
1940// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1941// resource index, or zero if the zone is issue limited.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001942unsigned GenericScheduler::SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001943getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov64c391d2013-07-19 08:55:18 +00001944 OtherCritIdx = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001945 if (!SchedModel->hasInstrSchedModel())
1946 return 0;
1947
1948 unsigned OtherCritCount = Rem->RemIssueCount
1949 + (RetiredMOps * SchedModel->getMicroOpFactor());
1950 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1951 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001952 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1953 PIdx != PEnd; ++PIdx) {
1954 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1955 if (OtherCount > OtherCritCount) {
1956 OtherCritCount = OtherCount;
1957 OtherCritIdx = PIdx;
1958 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001959 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001960 if (OtherCritIdx) {
1961 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1962 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1963 << " " << getResourceName(OtherCritIdx) << "\n");
1964 }
1965 return OtherCritCount;
1966}
1967
1968/// Set the CandPolicy for this zone given the current resources and latencies
1969/// inside and outside the zone.
Andrew Trick665d3ec2013-09-19 23:10:59 +00001970void GenericScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001971 SchedBoundary &OtherZone) {
Andrew Trick880e5732013-12-05 17:55:58 +00001972 // Apply preemptive heuristics based on the the total latency and resources
1973 // inside and outside this zone. Potential stalls should be considered before
1974 // following this policy.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001975
1976 // Compute remaining latency. We need this both to determine whether the
1977 // overall schedule has become latency-limited and whether the instructions
1978 // outside this zone are resource or latency limited.
1979 //
1980 // The "dependent" latency is updated incrementally during scheduling as the
1981 // max height/depth of scheduled nodes minus the cycles since it was
1982 // scheduled:
1983 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1984 //
1985 // The "independent" latency is the max ready queue depth:
1986 // ILat = max N.depth for N in Available|Pending
1987 //
1988 // RemainingLatency is the greater of independent and dependent latency.
1989 unsigned RemLatency = DependentLatency;
1990 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1991 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1992
1993 // Compute the critical resource outside the zone.
1994 unsigned OtherCritIdx;
1995 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1996
1997 bool OtherResLimited = false;
1998 if (SchedModel->hasInstrSchedModel()) {
1999 unsigned LFactor = SchedModel->getLatencyFactor();
2000 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
2001 }
2002 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
2003 Policy.ReduceLatency |= true;
2004 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
2005 << RemLatency << " + " << CurrCycle << "c > CritPath "
2006 << Rem->CriticalPath << "\n");
2007 }
2008 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trickb13ef172013-07-19 00:20:07 +00002009 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002010 return;
2011
2012 DEBUG(
2013 if (IsResourceLimited) {
2014 dbgs() << " " << Available.getName() << " ResourceLimited: "
2015 << getResourceName(ZoneCritResIdx) << "\n";
2016 }
2017 if (OtherResLimited)
Andrew Trickb55db582013-06-21 18:33:01 +00002018 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002019 if (!IsResourceLimited && !OtherResLimited)
2020 dbgs() << " Latency limited both directions.\n");
2021
2022 if (IsResourceLimited && !Policy.ReduceResIdx)
2023 Policy.ReduceResIdx = ZoneCritResIdx;
2024
2025 if (OtherResLimited)
2026 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002027}
2028
Andrew Trick665d3ec2013-09-19 23:10:59 +00002029void GenericScheduler::SchedBoundary::releaseNode(SUnit *SU,
Andrew Trick61f1a272012-05-24 22:11:09 +00002030 unsigned ReadyCycle) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002031 if (ReadyCycle < MinReadyCycle)
2032 MinReadyCycle = ReadyCycle;
2033
2034 // Check for interlocks first. For the purpose of other heuristics, an
2035 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002036 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
2037 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002038 Pending.push(SU);
2039 else
2040 Available.push(SU);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002041
2042 // Record this node as an immediate dependent of the scheduled node.
2043 NextSUs.insert(SU);
Andrew Trick61f1a272012-05-24 22:11:09 +00002044}
2045
2046/// Move the boundary of scheduled code by one cycle.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002047void GenericScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002048 if (SchedModel->getMicroOpBufferSize() == 0) {
2049 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
2050 if (MinReadyCycle > NextCycle)
2051 NextCycle = MinReadyCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002052 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002053 // Update the current micro-ops, which will issue in the next cycle.
2054 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
2055 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
2056
2057 // Decrement DependentLatency based on the next cycle.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00002058 if ((NextCycle - CurrCycle) > DependentLatency)
2059 DependentLatency = 0;
2060 else
2061 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00002062
2063 if (!HazardRec->isEnabled()) {
Andrew Trick45446062012-06-05 21:11:27 +00002064 // Bypass HazardRec virtual calls.
Andrew Trick61f1a272012-05-24 22:11:09 +00002065 CurrCycle = NextCycle;
2066 }
2067 else {
Andrew Trick45446062012-06-05 21:11:27 +00002068 // Bypass getHazardType calls in case of long latency.
Andrew Trick61f1a272012-05-24 22:11:09 +00002069 for (; CurrCycle != NextCycle; ++CurrCycle) {
2070 if (isTop())
2071 HazardRec->AdvanceCycle();
2072 else
2073 HazardRec->RecedeCycle();
2074 }
2075 }
2076 CheckPending = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002077 unsigned LFactor = SchedModel->getLatencyFactor();
2078 IsResourceLimited =
2079 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2080 > (int)LFactor;
Andrew Trick61f1a272012-05-24 22:11:09 +00002081
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002082 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
2083}
2084
Andrew Trick665d3ec2013-09-19 23:10:59 +00002085void GenericScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002086 unsigned Count) {
2087 ExecutedResCounts[PIdx] += Count;
2088 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2089 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick61f1a272012-05-24 22:11:09 +00002090}
2091
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002092/// Add the given processor resource to this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002093///
2094/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2095/// during which this resource is consumed.
2096///
2097/// \return the next cycle at which the instruction may execute without
2098/// oversubscribing resources.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002099unsigned GenericScheduler::SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002100countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002101 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002102 unsigned Count = Factor * Cycles;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002103 DEBUG(dbgs() << " " << getResourceName(PIdx)
2104 << " +" << Cycles << "x" << Factor << "u\n");
2105
2106 // Update Executed resources counts.
2107 incExecutedResources(PIdx, Count);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002108 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2109 Rem->RemainingCounts[PIdx] -= Count;
2110
Andrew Trickb13ef172013-07-19 00:20:07 +00002111 // Check if this resource exceeds the current critical resource. If so, it
2112 // becomes the critical resource.
2113 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002114 ZoneCritResIdx = PIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002115 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002116 << getResourceName(PIdx) << ": "
2117 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002118 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002119 // TODO: We don't yet model reserved resources. It's not hard though.
2120 return CurrCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002121}
2122
Andrew Trick45446062012-06-05 21:11:27 +00002123/// Move the boundary of scheduled code by one SUnit.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002124void GenericScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00002125 // Update the reservation table.
2126 if (HazardRec->isEnabled()) {
2127 if (!isTop() && SU->isCall) {
2128 // Calls are scheduled with their preceding instructions. For bottom-up
2129 // scheduling, clear the pipeline state before emitting.
2130 HazardRec->Reset();
2131 }
2132 HazardRec->EmitInstruction(SU);
2133 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002134 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2135 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2136 CurrMOps += IncMOps;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002137 // checkHazard prevents scheduling multiple instructions per cycle that exceed
2138 // issue width. However, we commonly reach the maximum. In this case
2139 // opportunistically bump the cycle to avoid uselessly checking everything in
2140 // the readyQ. Furthermore, a single instruction may produce more than one
2141 // cycle's worth of micro-ops.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002142 //
2143 // TODO: Also check if this SU must end a dispatch group.
2144 unsigned NextCycle = CurrCycle;
Andrew Tricke2ff5752013-06-15 04:49:49 +00002145 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002146 ++NextCycle;
2147 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2148 << " at cycle " << CurrCycle << '\n');
Andrew Trick45446062012-06-05 21:11:27 +00002149 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002150 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2151 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2152
2153 switch (SchedModel->getMicroOpBufferSize()) {
2154 case 0:
2155 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2156 break;
2157 case 1:
2158 if (ReadyCycle > NextCycle) {
2159 NextCycle = ReadyCycle;
2160 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2161 }
2162 break;
2163 default:
2164 // We don't currently model the OOO reorder buffer, so consider all
Andrew Trick880e5732013-12-05 17:55:58 +00002165 // scheduled MOps to be "retired". We do loosely model in-order resource
2166 // latency. If this instruction uses an in-order resource, account for any
2167 // likely stall cycles.
2168 if (SU->isUnbuffered && ReadyCycle > NextCycle)
2169 NextCycle = ReadyCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002170 break;
2171 }
2172 RetiredMOps += IncMOps;
2173
2174 // Update resource counts and critical resource.
2175 if (SchedModel->hasInstrSchedModel()) {
2176 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2177 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2178 Rem->RemIssueCount -= DecRemIssue;
2179 if (ZoneCritResIdx) {
2180 // Scale scheduled micro-ops for comparing with the critical resource.
2181 unsigned ScaledMOps =
2182 RetiredMOps * SchedModel->getMicroOpFactor();
2183
2184 // If scaled micro-ops are now more than the previous critical resource by
2185 // a full cycle, then micro-ops issue becomes critical.
2186 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2187 >= (int)SchedModel->getLatencyFactor()) {
2188 ZoneCritResIdx = 0;
2189 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2190 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2191 }
2192 }
2193 for (TargetSchedModel::ProcResIter
2194 PI = SchedModel->getWriteProcResBegin(SC),
2195 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2196 unsigned RCycle =
2197 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
2198 if (RCycle > NextCycle)
2199 NextCycle = RCycle;
2200 }
2201 }
2202 // Update ExpectedLatency and DependentLatency.
2203 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2204 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2205 if (SU->getDepth() > TopLatency) {
2206 TopLatency = SU->getDepth();
2207 DEBUG(dbgs() << " " << Available.getName()
2208 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2209 }
2210 if (SU->getHeight() > BotLatency) {
2211 BotLatency = SU->getHeight();
2212 DEBUG(dbgs() << " " << Available.getName()
2213 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2214 }
2215 // If we stall for any reason, bump the cycle.
2216 if (NextCycle > CurrCycle) {
2217 bumpCycle(NextCycle);
2218 }
2219 else {
2220 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2221 // resource limited. If a stall occured, bumpCycle does this.
2222 unsigned LFactor = SchedModel->getLatencyFactor();
2223 IsResourceLimited =
2224 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2225 > (int)LFactor;
2226 }
2227 DEBUG(dumpScheduledState());
Andrew Trick45446062012-06-05 21:11:27 +00002228}
2229
Andrew Trick61f1a272012-05-24 22:11:09 +00002230/// Release pending ready nodes in to the available queue. This makes them
2231/// visible to heuristics.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002232void GenericScheduler::SchedBoundary::releasePending() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002233 // If the available queue is empty, it is safe to reset MinReadyCycle.
2234 if (Available.empty())
2235 MinReadyCycle = UINT_MAX;
2236
2237 // Check to see if any of the pending instructions are ready to issue. If
2238 // so, add them to the available queue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002239 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick61f1a272012-05-24 22:11:09 +00002240 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2241 SUnit *SU = *(Pending.begin()+i);
Andrew Trick45446062012-06-05 21:11:27 +00002242 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick61f1a272012-05-24 22:11:09 +00002243
2244 if (ReadyCycle < MinReadyCycle)
2245 MinReadyCycle = ReadyCycle;
2246
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002247 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick61f1a272012-05-24 22:11:09 +00002248 continue;
2249
Andrew Trick8c9e6722012-06-29 03:23:24 +00002250 if (checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002251 continue;
2252
2253 Available.push(SU);
2254 Pending.remove(Pending.begin()+i);
2255 --i; --e;
2256 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002257 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick61f1a272012-05-24 22:11:09 +00002258 CheckPending = false;
2259}
2260
2261/// Remove SU from the ready set for this boundary.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002262void GenericScheduler::SchedBoundary::removeReady(SUnit *SU) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002263 if (Available.isInQueue(SU))
2264 Available.remove(Available.find(SU));
2265 else {
2266 assert(Pending.isInQueue(SU) && "bad ready count");
2267 Pending.remove(Pending.find(SU));
2268 }
2269}
2270
2271/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002272/// defer any nodes that now hit a hazard, and advance the cycle until at least
2273/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002274SUnit *GenericScheduler::SchedBoundary::pickOnlyChoice() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002275 if (CheckPending)
2276 releasePending();
2277
Andrew Tricke2ff5752013-06-15 04:49:49 +00002278 if (CurrMOps > 0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002279 // Defer any ready instrs that now have a hazard.
2280 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2281 if (checkHazard(*I)) {
2282 Pending.push(*I);
2283 I = Available.remove(I);
2284 continue;
2285 }
2286 ++I;
2287 }
2288 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002289 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickde2109e2013-06-15 04:49:57 +00002290 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trick45446062012-06-05 21:11:27 +00002291 "permanent hazard"); (void)i;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002292 bumpCycle(CurrCycle + 1);
Andrew Trick61f1a272012-05-24 22:11:09 +00002293 releasePending();
2294 }
2295 if (Available.size() == 1)
2296 return *Available.begin();
2297 return NULL;
2298}
2299
Andrew Trick8e8415f2013-06-15 05:46:47 +00002300#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002301// This is useful information to dump after bumpNode.
2302// Note that the Queue contents are more useful before pickNodeFromQueue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002303void GenericScheduler::SchedBoundary::dumpScheduledState() {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002304 unsigned ResFactor;
2305 unsigned ResCount;
2306 if (ZoneCritResIdx) {
2307 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2308 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002309 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002310 else {
2311 ResFactor = SchedModel->getMicroOpFactor();
2312 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002313 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002314 unsigned LFactor = SchedModel->getLatencyFactor();
2315 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2316 << " Retired: " << RetiredMOps;
2317 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2318 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2319 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2320 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2321 << (IsResourceLimited ? " - Resource" : " - Latency")
2322 << " limited.\n";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002323}
Andrew Trick8e8415f2013-06-15 05:46:47 +00002324#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002325
Andrew Trick665d3ec2013-09-19 23:10:59 +00002326void GenericScheduler::SchedCandidate::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002327initResourceDelta(const ScheduleDAGMI *DAG,
2328 const TargetSchedModel *SchedModel) {
2329 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2330 return;
2331
2332 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2333 for (TargetSchedModel::ProcResIter
2334 PI = SchedModel->getWriteProcResBegin(SC),
2335 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2336 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2337 ResDelta.CritResources += PI->Cycles;
2338 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2339 ResDelta.DemandedResources += PI->Cycles;
2340 }
2341}
2342
Andrew Trickd40d0f22013-06-17 21:45:05 +00002343
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002344/// Return true if this heuristic determines order.
Andrew Trick80e66ce2013-04-05 00:31:34 +00002345static bool tryLess(int TryVal, int CandVal,
Andrew Trick665d3ec2013-09-19 23:10:59 +00002346 GenericScheduler::SchedCandidate &TryCand,
2347 GenericScheduler::SchedCandidate &Cand,
2348 GenericScheduler::CandReason Reason) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002349 if (TryVal < CandVal) {
2350 TryCand.Reason = Reason;
2351 return true;
2352 }
2353 if (TryVal > CandVal) {
2354 if (Cand.Reason > Reason)
2355 Cand.Reason = Reason;
2356 return true;
2357 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002358 Cand.setRepeat(Reason);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002359 return false;
2360}
Andrew Tricka7714a02012-11-12 19:40:10 +00002361
Andrew Trick80e66ce2013-04-05 00:31:34 +00002362static bool tryGreater(int TryVal, int CandVal,
Andrew Trick665d3ec2013-09-19 23:10:59 +00002363 GenericScheduler::SchedCandidate &TryCand,
2364 GenericScheduler::SchedCandidate &Cand,
2365 GenericScheduler::CandReason Reason) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002366 if (TryVal > CandVal) {
2367 TryCand.Reason = Reason;
2368 return true;
2369 }
2370 if (TryVal < CandVal) {
2371 if (Cand.Reason > Reason)
2372 Cand.Reason = Reason;
2373 return true;
2374 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002375 Cand.setRepeat(Reason);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002376 return false;
2377}
2378
Andrew Trick1a831342013-08-30 03:49:48 +00002379static bool tryPressure(const PressureChange &TryP,
2380 const PressureChange &CandP,
Andrew Trick665d3ec2013-09-19 23:10:59 +00002381 GenericScheduler::SchedCandidate &TryCand,
2382 GenericScheduler::SchedCandidate &Cand,
2383 GenericScheduler::CandReason Reason) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002384 int TryRank = TryP.getPSetOrMax();
2385 int CandRank = CandP.getPSetOrMax();
2386 // If both candidates affect the same set, go with the smallest increase.
2387 if (TryRank == CandRank) {
2388 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2389 Reason);
Andrew Trick401b6952013-07-25 07:26:35 +00002390 }
Andrew Trickb1a45b62013-08-30 04:27:29 +00002391 // If one candidate decreases and the other increases, go with it.
2392 // Invalid candidates have UnitInc==0.
2393 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2394 Reason)) {
2395 return true;
2396 }
Andrew Trick401b6952013-07-25 07:26:35 +00002397 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick1a831342013-08-30 03:49:48 +00002398 if (TryP.getUnitInc() < 0)
Andrew Trick401b6952013-07-25 07:26:35 +00002399 std::swap(TryRank, CandRank);
2400 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2401}
2402
Andrew Tricka7714a02012-11-12 19:40:10 +00002403static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2404 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2405}
2406
Andrew Tricke833e1c2013-04-13 06:07:40 +00002407/// Minimize physical register live ranges. Regalloc wants them adjacent to
2408/// their physreg def/use.
2409///
2410/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2411/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2412/// with the operation that produces or consumes the physreg. We'll do this when
2413/// regalloc has support for parallel copies.
2414static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2415 const MachineInstr *MI = SU->getInstr();
2416 if (!MI->isCopy())
2417 return 0;
2418
2419 unsigned ScheduledOper = isTop ? 1 : 0;
2420 unsigned UnscheduledOper = isTop ? 0 : 1;
2421 // If we have already scheduled the physreg produce/consumer, immediately
2422 // schedule the copy.
2423 if (TargetRegisterInfo::isPhysicalRegister(
2424 MI->getOperand(ScheduledOper).getReg()))
2425 return 1;
2426 // If the physreg is at the boundary, defer it. Otherwise schedule it
2427 // immediately to free the dependent. We can hoist the copy later.
2428 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2429 if (TargetRegisterInfo::isPhysicalRegister(
2430 MI->getOperand(UnscheduledOper).getReg()))
2431 return AtBoundary ? -1 : 1;
2432 return 0;
2433}
2434
Andrew Trick665d3ec2013-09-19 23:10:59 +00002435static bool tryLatency(GenericScheduler::SchedCandidate &TryCand,
2436 GenericScheduler::SchedCandidate &Cand,
2437 GenericScheduler::SchedBoundary &Zone) {
Andrew Trickc01b0042013-08-23 17:48:43 +00002438 if (Zone.isTop()) {
2439 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2440 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
Andrew Trick665d3ec2013-09-19 23:10:59 +00002441 TryCand, Cand, GenericScheduler::TopDepthReduce))
Andrew Trickc01b0042013-08-23 17:48:43 +00002442 return true;
2443 }
2444 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
Andrew Trick665d3ec2013-09-19 23:10:59 +00002445 TryCand, Cand, GenericScheduler::TopPathReduce))
Andrew Trickc01b0042013-08-23 17:48:43 +00002446 return true;
2447 }
2448 else {
2449 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2450 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
Andrew Trick665d3ec2013-09-19 23:10:59 +00002451 TryCand, Cand, GenericScheduler::BotHeightReduce))
Andrew Trickc01b0042013-08-23 17:48:43 +00002452 return true;
2453 }
2454 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
Andrew Trick665d3ec2013-09-19 23:10:59 +00002455 TryCand, Cand, GenericScheduler::BotPathReduce))
Andrew Trickc01b0042013-08-23 17:48:43 +00002456 return true;
2457 }
2458 return false;
2459}
2460
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002461/// Apply a set of heursitics to a new candidate. Heuristics are currently
2462/// hierarchical. This may be more efficient than a graduated cost model because
2463/// we don't need to evaluate all aspects of the model for each node in the
2464/// queue. But it's really done to make the heuristics easier to debug and
2465/// statistically analyze.
2466///
2467/// \param Cand provides the policy and current best candidate.
2468/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2469/// \param Zone describes the scheduled zone that we are extending.
2470/// \param RPTracker describes reg pressure within the scheduled zone.
2471/// \param TempTracker is a scratch pressure tracker to reuse in queries.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002472void GenericScheduler::tryCandidate(SchedCandidate &Cand,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002473 SchedCandidate &TryCand,
2474 SchedBoundary &Zone,
2475 const RegPressureTracker &RPTracker,
2476 RegPressureTracker &TempTracker) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002477
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002478 if (DAG->isTrackingPressure()) {
Andrew Trick310190e2013-09-04 21:00:02 +00002479 // Always initialize TryCand's RPDelta.
2480 if (Zone.isTop()) {
2481 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick1a831342013-08-30 03:49:48 +00002482 TryCand.SU->getInstr(),
Andrew Trick1a831342013-08-30 03:49:48 +00002483 TryCand.RPDelta,
2484 DAG->getRegionCriticalPSets(),
2485 DAG->getRegPressure().MaxSetPressure);
2486 }
2487 else {
Andrew Trick310190e2013-09-04 21:00:02 +00002488 if (VerifyScheduling) {
2489 TempTracker.getMaxUpwardPressureDelta(
2490 TryCand.SU->getInstr(),
2491 &DAG->getPressureDiff(TryCand.SU),
2492 TryCand.RPDelta,
2493 DAG->getRegionCriticalPSets(),
2494 DAG->getRegPressure().MaxSetPressure);
2495 }
2496 else {
2497 RPTracker.getUpwardPressureDelta(
2498 TryCand.SU->getInstr(),
2499 DAG->getPressureDiff(TryCand.SU),
2500 TryCand.RPDelta,
2501 DAG->getRegionCriticalPSets(),
2502 DAG->getRegPressure().MaxSetPressure);
2503 }
Andrew Trick1a831342013-08-30 03:49:48 +00002504 }
2505 }
Andrew Trickc573cd92013-09-06 17:32:44 +00002506 DEBUG(if (TryCand.RPDelta.Excess.isValid())
2507 dbgs() << " SU(" << TryCand.SU->NodeNum << ") "
2508 << TRI->getRegPressureSetName(TryCand.RPDelta.Excess.getPSet())
2509 << ":" << TryCand.RPDelta.Excess.getUnitInc() << "\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002510
2511 // Initialize the candidate if needed.
2512 if (!Cand.isValid()) {
2513 TryCand.Reason = NodeOrder;
2514 return;
2515 }
Andrew Tricke833e1c2013-04-13 06:07:40 +00002516
2517 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2518 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2519 TryCand, Cand, PhysRegCopy))
2520 return;
2521
Andrew Trick401b6952013-07-25 07:26:35 +00002522 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2523 // invalid; convert it to INT_MAX to give it lowest priority.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002524 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2525 Cand.RPDelta.Excess,
2526 TryCand, Cand, RegExcess))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002527 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002528
2529 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002530 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2531 Cand.RPDelta.CriticalMax,
2532 TryCand, Cand, RegCritical))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002533 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002534
Andrew Trickddffae92013-09-06 17:32:36 +00002535 // For loops that are acyclic path limited, aggressively schedule for latency.
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002536 // This can result in very long dependence chains scheduled in sequence, so
2537 // once every cycle (when CurrMOps == 0), switch to normal heuristics.
2538 if (Rem.IsAcyclicLatencyLimited && !Zone.CurrMOps
2539 && tryLatency(TryCand, Cand, Zone))
Andrew Trickddffae92013-09-06 17:32:36 +00002540 return;
2541
Andrew Trick880e5732013-12-05 17:55:58 +00002542 // Prioritize instructions that read unbuffered resources by stall cycles.
2543 if (tryLess(Zone.getLatencyStallCycles(TryCand.SU),
2544 Zone.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2545 return;
2546
Andrew Tricka7714a02012-11-12 19:40:10 +00002547 // Keep clustered nodes together to encourage downstream peephole
2548 // optimizations which may reduce resource requirements.
2549 //
2550 // This is a best effort to set things up for a post-RA pass. Optimizations
2551 // like generating loads of multiple registers should ideally be done within
2552 // the scheduler pass by combining the loads during DAG postprocessing.
2553 const SUnit *NextClusterSU =
2554 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2555 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2556 TryCand, Cand, Cluster))
2557 return;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002558
2559 // Weak edges are for clustering and other constraints.
Andrew Tricka7714a02012-11-12 19:40:10 +00002560 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2561 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002562 TryCand, Cand, Weak)) {
Andrew Tricka7714a02012-11-12 19:40:10 +00002563 return;
2564 }
Andrew Trick71f08a32013-06-17 21:45:13 +00002565 // Avoid increasing the max pressure of the entire region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002566 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2567 Cand.RPDelta.CurrentMax,
2568 TryCand, Cand, RegMax))
Andrew Trick71f08a32013-06-17 21:45:13 +00002569 return;
2570
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002571 // Avoid critical resource consumption and balance the schedule.
2572 TryCand.initResourceDelta(DAG, SchedModel);
2573 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2574 TryCand, Cand, ResourceReduce))
2575 return;
2576 if (tryGreater(TryCand.ResDelta.DemandedResources,
2577 Cand.ResDelta.DemandedResources,
2578 TryCand, Cand, ResourceDemand))
2579 return;
2580
2581 // Avoid serializing long latency dependence chains.
Andrew Trickc01b0042013-08-23 17:48:43 +00002582 // For acyclic path limited loops, latency was already checked above.
2583 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2584 && tryLatency(TryCand, Cand, Zone)) {
2585 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002586 }
2587
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002588 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002589 // local pressure avoidance strategy that also makes the machine code
2590 // readable.
Andrew Tricka7714a02012-11-12 19:40:10 +00002591 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2592 TryCand, Cand, NextDefUse))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002593 return;
Andrew Tricka7714a02012-11-12 19:40:10 +00002594
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002595 // Fall through to original instruction order.
2596 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2597 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2598 TryCand.Reason = NodeOrder;
2599 }
2600}
Andrew Trick419eae22012-05-10 21:06:19 +00002601
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002602#ifndef NDEBUG
Andrew Trick665d3ec2013-09-19 23:10:59 +00002603const char *GenericScheduler::getReasonStr(
2604 GenericScheduler::CandReason Reason) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002605 switch (Reason) {
2606 case NoCand: return "NOCAND ";
Andrew Tricke833e1c2013-04-13 06:07:40 +00002607 case PhysRegCopy: return "PREG-COPY";
Andrew Trickd40d0f22013-06-17 21:45:05 +00002608 case RegExcess: return "REG-EXCESS";
2609 case RegCritical: return "REG-CRIT ";
Andrew Trick880e5732013-12-05 17:55:58 +00002610 case Stall: return "STALL ";
Andrew Tricka7714a02012-11-12 19:40:10 +00002611 case Cluster: return "CLUSTER ";
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002612 case Weak: return "WEAK ";
Andrew Trick71f08a32013-06-17 21:45:13 +00002613 case RegMax: return "REG-MAX ";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002614 case ResourceReduce: return "RES-REDUCE";
2615 case ResourceDemand: return "RES-DEMAND";
2616 case TopDepthReduce: return "TOP-DEPTH ";
2617 case TopPathReduce: return "TOP-PATH ";
2618 case BotHeightReduce:return "BOT-HEIGHT";
2619 case BotPathReduce: return "BOT-PATH ";
2620 case NextDefUse: return "DEF-USE ";
2621 case NodeOrder: return "ORDER ";
2622 };
Benjamin Kramerc280f412012-11-09 15:45:22 +00002623 llvm_unreachable("Unknown reason!");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002624}
2625
Andrew Trick665d3ec2013-09-19 23:10:59 +00002626void GenericScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick1a831342013-08-30 03:49:48 +00002627 PressureChange P;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002628 unsigned ResIdx = 0;
2629 unsigned Latency = 0;
2630 switch (Cand.Reason) {
2631 default:
2632 break;
Andrew Trickd40d0f22013-06-17 21:45:05 +00002633 case RegExcess:
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002634 P = Cand.RPDelta.Excess;
2635 break;
Andrew Trickd40d0f22013-06-17 21:45:05 +00002636 case RegCritical:
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002637 P = Cand.RPDelta.CriticalMax;
2638 break;
Andrew Trick71f08a32013-06-17 21:45:13 +00002639 case RegMax:
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002640 P = Cand.RPDelta.CurrentMax;
2641 break;
2642 case ResourceReduce:
2643 ResIdx = Cand.Policy.ReduceResIdx;
2644 break;
2645 case ResourceDemand:
2646 ResIdx = Cand.Policy.DemandResIdx;
2647 break;
2648 case TopDepthReduce:
2649 Latency = Cand.SU->getDepth();
2650 break;
2651 case TopPathReduce:
2652 Latency = Cand.SU->getHeight();
2653 break;
2654 case BotHeightReduce:
2655 Latency = Cand.SU->getHeight();
2656 break;
2657 case BotPathReduce:
2658 Latency = Cand.SU->getDepth();
2659 break;
2660 }
Andrew Trick419d4912013-04-05 00:31:29 +00002661 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002662 if (P.isValid())
Andrew Trick1a831342013-08-30 03:49:48 +00002663 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2664 << ":" << P.getUnitInc() << " ";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002665 else
Andrew Trick419d4912013-04-05 00:31:29 +00002666 dbgs() << " ";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002667 if (ResIdx)
Andrew Trick419d4912013-04-05 00:31:29 +00002668 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002669 else
2670 dbgs() << " ";
Andrew Trick419d4912013-04-05 00:31:29 +00002671 if (Latency)
2672 dbgs() << " " << Latency << " cycles ";
2673 else
2674 dbgs() << " ";
2675 dbgs() << '\n';
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002676}
2677#endif
2678
Andrew Trickc573cd92013-09-06 17:32:44 +00002679/// Pick the best candidate from the queue.
Andrew Trick7ee9de52012-05-10 21:06:16 +00002680///
2681/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2682/// DAG building. To adjust for the current scheduling location we need to
2683/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002684void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002685 const RegPressureTracker &RPTracker,
2686 SchedCandidate &Cand) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002687 ReadyQueue &Q = Zone.Available;
2688
Andrew Tricka8ad5f72012-05-24 22:11:12 +00002689 DEBUG(Q.dump());
Andrew Trick22025772012-05-17 18:35:10 +00002690
Andrew Trick7ee9de52012-05-10 21:06:16 +00002691 // getMaxPressureDelta temporarily modifies the tracker.
2692 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2693
Andrew Trickdd375dd2012-05-24 22:11:03 +00002694 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002695
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002696 SchedCandidate TryCand(Cand.Policy);
2697 TryCand.SU = *I;
2698 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2699 if (TryCand.Reason != NoCand) {
2700 // Initialize resource delta if needed in case future heuristics query it.
2701 if (TryCand.ResDelta == SchedResourceDelta())
2702 TryCand.initResourceDelta(DAG, SchedModel);
2703 Cand.setBest(TryCand);
Andrew Trick419d4912013-04-05 00:31:29 +00002704 DEBUG(traceCandidate(Cand));
Andrew Trick22025772012-05-17 18:35:10 +00002705 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002706 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002707}
2708
Andrew Trick665d3ec2013-09-19 23:10:59 +00002709static void tracePick(const GenericScheduler::SchedCandidate &Cand,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002710 bool IsTop) {
Andrew Trick1f0bb692013-04-13 06:07:49 +00002711 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick665d3ec2013-09-19 23:10:59 +00002712 << GenericScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7ee9de52012-05-10 21:06:16 +00002713}
2714
Andrew Trick22025772012-05-17 18:35:10 +00002715/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002716SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick22025772012-05-17 18:35:10 +00002717 // Schedule as far as possible in the direction of no choice. This is most
2718 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick61f1a272012-05-24 22:11:09 +00002719 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002720 IsTopNode = false;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002721 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002722 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002723 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002724 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002725 IsTopNode = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002726 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002727 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002728 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002729 CandPolicy NoPolicy;
2730 SchedCandidate BotCand(NoPolicy);
2731 SchedCandidate TopCand(NoPolicy);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002732 Bot.setPolicy(BotCand.Policy, Top);
2733 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002734
Andrew Trick22025772012-05-17 18:35:10 +00002735 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002736 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2737 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002738
2739 // If either Q has a single candidate that provides the least increase in
2740 // Excess pressure, we can immediately schedule from that Q.
2741 //
2742 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2743 // affects picking from either Q. If scheduling in one direction must
2744 // increase pressure for one of the excess PSets, then schedule in that
2745 // direction first to provide more freedom in the other direction.
Andrew Trickd40d0f22013-06-17 21:45:05 +00002746 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2747 || (BotCand.Reason == RegCritical
2748 && !BotCand.isRepeat(RegCritical)))
2749 {
Andrew Trick22025772012-05-17 18:35:10 +00002750 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002751 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002752 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002753 }
2754 // Check if the top Q has a better candidate.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002755 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2756 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002757
Andrew Trickd40d0f22013-06-17 21:45:05 +00002758 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002759 if (TopCand.Reason < BotCand.Reason) {
2760 IsTopNode = true;
2761 tracePick(TopCand, IsTopNode);
2762 return TopCand.SU;
2763 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002764 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick22025772012-05-17 18:35:10 +00002765 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002766 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002767 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002768}
2769
2770/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002771SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002772 if (DAG->top() == DAG->bottom()) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002773 assert(Top.Available.empty() && Top.Pending.empty() &&
2774 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7ee9de52012-05-10 21:06:16 +00002775 return NULL;
2776 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002777 SUnit *SU;
Andrew Trick984d98b2012-10-08 18:53:53 +00002778 do {
Andrew Trick75e411c2013-09-06 17:32:34 +00002779 if (RegionPolicy.OnlyTopDown) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002780 SU = Top.pickOnlyChoice();
2781 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002782 CandPolicy NoPolicy;
2783 SchedCandidate TopCand(NoPolicy);
2784 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002785 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002786 tracePick(TopCand, true);
Andrew Trick984d98b2012-10-08 18:53:53 +00002787 SU = TopCand.SU;
2788 }
2789 IsTopNode = true;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002790 }
Andrew Trick75e411c2013-09-06 17:32:34 +00002791 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002792 SU = Bot.pickOnlyChoice();
2793 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002794 CandPolicy NoPolicy;
2795 SchedCandidate BotCand(NoPolicy);
2796 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002797 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002798 tracePick(BotCand, false);
Andrew Trick984d98b2012-10-08 18:53:53 +00002799 SU = BotCand.SU;
2800 }
2801 IsTopNode = false;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002802 }
Andrew Trick984d98b2012-10-08 18:53:53 +00002803 else {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002804 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick984d98b2012-10-08 18:53:53 +00002805 }
2806 } while (SU->isScheduled);
2807
Andrew Trick61f1a272012-05-24 22:11:09 +00002808 if (SU->isTopReady())
2809 Top.removeReady(SU);
2810 if (SU->isBottomReady())
2811 Bot.removeReady(SU);
Andrew Trick4e7f6a72012-05-25 02:02:39 +00002812
Andrew Trick1f0bb692013-04-13 06:07:49 +00002813 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7ee9de52012-05-10 21:06:16 +00002814 return SU;
2815}
2816
Andrew Trick665d3ec2013-09-19 23:10:59 +00002817void GenericScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00002818
2819 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2820 if (!isTop)
2821 ++InsertPos;
2822 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2823
2824 // Find already scheduled copies with a single physreg dependence and move
2825 // them just above the scheduled instruction.
2826 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2827 I != E; ++I) {
2828 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2829 continue;
2830 SUnit *DepSU = I->getSUnit();
2831 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2832 continue;
2833 MachineInstr *Copy = DepSU->getInstr();
2834 if (!Copy->isCopy())
2835 continue;
2836 DEBUG(dbgs() << " Rescheduling physreg copy ";
2837 I->getSUnit()->dump(DAG));
2838 DAG->moveInstruction(Copy, InsertPos);
2839 }
2840}
2841
Andrew Trick61f1a272012-05-24 22:11:09 +00002842/// Update the scheduler's state after scheduling a node. This is the same node
2843/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trick45446062012-06-05 21:11:27 +00002844/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Tricke833e1c2013-04-13 06:07:40 +00002845///
2846/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2847/// them here. See comments in biasPhysRegCopy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002848void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trick45446062012-06-05 21:11:27 +00002849 if (IsTopNode) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002850 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trickce27bb92012-06-29 03:23:22 +00002851 Top.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002852 if (SU->hasPhysRegUses)
2853 reschedulePhysRegCopies(SU, true);
Andrew Trick61f1a272012-05-24 22:11:09 +00002854 }
Andrew Trick45446062012-06-05 21:11:27 +00002855 else {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002856 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trickce27bb92012-06-29 03:23:22 +00002857 Bot.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002858 if (SU->hasPhysRegDefs)
2859 reschedulePhysRegCopies(SU, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00002860 }
2861}
2862
Andrew Trick8823dec2012-03-14 04:00:41 +00002863/// Create the standard converging machine scheduler. This will be used as the
2864/// default scheduler if the target does not set a default.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002865static ScheduleDAGInstrs *createGenericSched(MachineSchedContext *C) {
2866 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new GenericScheduler(C));
Andrew Tricka7714a02012-11-12 19:40:10 +00002867 // Register DAG post-processors.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002868 //
2869 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2870 // data and pass it to later mutations. Have a single mutation that gathers
2871 // the interesting nodes in one pass.
Andrew Trick0cd8afc2013-06-15 04:49:46 +00002872 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Tricka6e87772013-09-04 21:00:08 +00002873 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
Andrew Tricka7714a02012-11-12 19:40:10 +00002874 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick263280242012-11-12 19:52:20 +00002875 if (EnableMacroFusion)
2876 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Tricka7714a02012-11-12 19:40:10 +00002877 return DAG;
Andrew Tricke1c034f2012-01-17 06:55:03 +00002878}
2879static MachineSchedRegistry
Andrew Trick665d3ec2013-09-19 23:10:59 +00002880GenericSchedRegistry("converge", "Standard converging scheduler.",
2881 createGenericSched);
Andrew Tricke1c034f2012-01-17 06:55:03 +00002882
2883//===----------------------------------------------------------------------===//
Andrew Trick90f711d2012-10-15 18:02:27 +00002884// ILP Scheduler. Currently for experimental analysis of heuristics.
2885//===----------------------------------------------------------------------===//
2886
2887namespace {
2888/// \brief Order nodes by the ILP metric.
2889struct ILPOrder {
Andrew Trick44f750a2013-01-25 04:01:04 +00002890 const SchedDFSResult *DFSResult;
2891 const BitVector *ScheduledTrees;
Andrew Trick90f711d2012-10-15 18:02:27 +00002892 bool MaximizeILP;
2893
Andrew Trick44f750a2013-01-25 04:01:04 +00002894 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00002895
2896 /// \brief Apply a less-than relation on node priority.
Andrew Trick48d392e2012-11-28 05:13:28 +00002897 ///
2898 /// (Return true if A comes after B in the Q.)
Andrew Trick90f711d2012-10-15 18:02:27 +00002899 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00002900 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2901 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2902 if (SchedTreeA != SchedTreeB) {
2903 // Unscheduled trees have lower priority.
2904 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2905 return ScheduledTrees->test(SchedTreeB);
2906
2907 // Trees with shallower connections have have lower priority.
2908 if (DFSResult->getSubtreeLevel(SchedTreeA)
2909 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2910 return DFSResult->getSubtreeLevel(SchedTreeA)
2911 < DFSResult->getSubtreeLevel(SchedTreeB);
2912 }
2913 }
Andrew Trick90f711d2012-10-15 18:02:27 +00002914 if (MaximizeILP)
Andrew Trick48d392e2012-11-28 05:13:28 +00002915 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00002916 else
Andrew Trick48d392e2012-11-28 05:13:28 +00002917 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00002918 }
2919};
2920
2921/// \brief Schedule based on the ILP metric.
2922class ILPScheduler : public MachineSchedStrategy {
Andrew Trick44f750a2013-01-25 04:01:04 +00002923 ScheduleDAGMI *DAG;
Andrew Trick90f711d2012-10-15 18:02:27 +00002924 ILPOrder Cmp;
2925
2926 std::vector<SUnit*> ReadyQ;
2927public:
Andrew Trick44f750a2013-01-25 04:01:04 +00002928 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00002929
Andrew Trick44f750a2013-01-25 04:01:04 +00002930 virtual void initialize(ScheduleDAGMI *dag) {
2931 DAG = dag;
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00002932 DAG->computeDFSResult();
Andrew Trick44f750a2013-01-25 04:01:04 +00002933 Cmp.DFSResult = DAG->getDFSResult();
2934 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick90f711d2012-10-15 18:02:27 +00002935 ReadyQ.clear();
Andrew Trick90f711d2012-10-15 18:02:27 +00002936 }
2937
2938 virtual void registerRoots() {
Benjamin Krameraa598b32012-11-29 14:36:26 +00002939 // Restore the heap in ReadyQ with the updated DFS results.
2940 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00002941 }
2942
2943 /// Implement MachineSchedStrategy interface.
2944 /// -----------------------------------------
2945
Andrew Trick48d392e2012-11-28 05:13:28 +00002946 /// Callback to select the highest priority node from the ready Q.
Andrew Trick90f711d2012-10-15 18:02:27 +00002947 virtual SUnit *pickNode(bool &IsTopNode) {
2948 if (ReadyQ.empty()) return NULL;
Matt Arsenault4ab769f2013-03-21 00:57:21 +00002949 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00002950 SUnit *SU = ReadyQ.back();
2951 ReadyQ.pop_back();
2952 IsTopNode = false;
Andrew Trick1f0bb692013-04-13 06:07:49 +00002953 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick44f750a2013-01-25 04:01:04 +00002954 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2955 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2956 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trick1f0bb692013-04-13 06:07:49 +00002957 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2958 << "Scheduling " << *SU->getInstr());
Andrew Trick90f711d2012-10-15 18:02:27 +00002959 return SU;
2960 }
2961
Andrew Trick44f750a2013-01-25 04:01:04 +00002962 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2963 virtual void scheduleTree(unsigned SubtreeID) {
2964 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2965 }
2966
Andrew Trick48d392e2012-11-28 05:13:28 +00002967 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2968 /// DFSResults, and resort the priority Q.
2969 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2970 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick48d392e2012-11-28 05:13:28 +00002971 }
Andrew Trick90f711d2012-10-15 18:02:27 +00002972
2973 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2974
2975 virtual void releaseBottomNode(SUnit *SU) {
2976 ReadyQ.push_back(SU);
2977 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2978 }
2979};
2980} // namespace
2981
2982static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2983 return new ScheduleDAGMI(C, new ILPScheduler(true));
2984}
2985static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2986 return new ScheduleDAGMI(C, new ILPScheduler(false));
2987}
2988static MachineSchedRegistry ILPMaxRegistry(
2989 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2990static MachineSchedRegistry ILPMinRegistry(
2991 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2992
2993//===----------------------------------------------------------------------===//
Andrew Trick63440872012-01-14 02:17:06 +00002994// Machine Instruction Shuffler for Correctness Testing
2995//===----------------------------------------------------------------------===//
2996
Andrew Tricke77e84e2012-01-13 06:30:30 +00002997#ifndef NDEBUG
2998namespace {
Andrew Trick8823dec2012-03-14 04:00:41 +00002999/// Apply a less-than relation on the node order, which corresponds to the
3000/// instruction order prior to scheduling. IsReverse implements greater-than.
3001template<bool IsReverse>
3002struct SUnitOrder {
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003003 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick8823dec2012-03-14 04:00:41 +00003004 if (IsReverse)
3005 return A->NodeNum > B->NodeNum;
3006 else
3007 return A->NodeNum < B->NodeNum;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003008 }
3009};
3010
Andrew Tricke77e84e2012-01-13 06:30:30 +00003011/// Reorder instructions as much as possible.
Andrew Trick8823dec2012-03-14 04:00:41 +00003012class InstructionShuffler : public MachineSchedStrategy {
3013 bool IsAlternating;
3014 bool IsTopDown;
3015
3016 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3017 // gives nodes with a higher number higher priority causing the latest
3018 // instructions to be scheduled first.
3019 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
3020 TopQ;
3021 // When scheduling bottom-up, use greater-than as the queue priority.
3022 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
3023 BottomQ;
Andrew Tricke77e84e2012-01-13 06:30:30 +00003024public:
Andrew Trick8823dec2012-03-14 04:00:41 +00003025 InstructionShuffler(bool alternate, bool topdown)
3026 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Tricke77e84e2012-01-13 06:30:30 +00003027
Andrew Trick8823dec2012-03-14 04:00:41 +00003028 virtual void initialize(ScheduleDAGMI *) {
3029 TopQ.clear();
3030 BottomQ.clear();
3031 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003032
Andrew Trick8823dec2012-03-14 04:00:41 +00003033 /// Implement MachineSchedStrategy interface.
3034 /// -----------------------------------------
3035
3036 virtual SUnit *pickNode(bool &IsTopNode) {
3037 SUnit *SU;
3038 if (IsTopDown) {
3039 do {
3040 if (TopQ.empty()) return NULL;
3041 SU = TopQ.top();
3042 TopQ.pop();
3043 } while (SU->isScheduled);
3044 IsTopNode = true;
3045 }
3046 else {
3047 do {
3048 if (BottomQ.empty()) return NULL;
3049 SU = BottomQ.top();
3050 BottomQ.pop();
3051 } while (SU->isScheduled);
3052 IsTopNode = false;
3053 }
3054 if (IsAlternating)
3055 IsTopDown = !IsTopDown;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003056 return SU;
3057 }
3058
Andrew Trick61f1a272012-05-24 22:11:09 +00003059 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
3060
Andrew Trick8823dec2012-03-14 04:00:41 +00003061 virtual void releaseTopNode(SUnit *SU) {
3062 TopQ.push(SU);
3063 }
3064 virtual void releaseBottomNode(SUnit *SU) {
3065 BottomQ.push(SU);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003066 }
3067};
3068} // namespace
3069
Andrew Trick02a80da2012-03-08 01:41:12 +00003070static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick8823dec2012-03-14 04:00:41 +00003071 bool Alternate = !ForceTopDown && !ForceBottomUp;
3072 bool TopDown = !ForceBottomUp;
Benjamin Kramer05e7a842012-03-14 11:26:37 +00003073 assert((TopDown || !ForceTopDown) &&
Andrew Trick8823dec2012-03-14 04:00:41 +00003074 "-misched-topdown incompatible with -misched-bottomup");
3075 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Tricke77e84e2012-01-13 06:30:30 +00003076}
Andrew Trick8823dec2012-03-14 04:00:41 +00003077static MachineSchedRegistry ShufflerRegistry(
3078 "shuffle", "Shuffle machine instructions alternating directions",
3079 createInstructionShuffler);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003080#endif // !NDEBUG
Andrew Trickea9fd952013-01-25 07:45:29 +00003081
3082//===----------------------------------------------------------------------===//
3083// GraphWriter support for ScheduleDAGMI.
3084//===----------------------------------------------------------------------===//
3085
3086#ifndef NDEBUG
3087namespace llvm {
3088
3089template<> struct GraphTraits<
3090 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3091
3092template<>
3093struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3094
3095 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3096
3097 static std::string getGraphName(const ScheduleDAG *G) {
3098 return G->MF.getName();
3099 }
3100
3101 static bool renderGraphFromBottomUp() {
3102 return true;
3103 }
3104
3105 static bool isNodeHidden(const SUnit *Node) {
Andrew Trick856ecd92013-09-04 21:00:18 +00003106 return (Node->Preds.size() > 10 || Node->Succs.size() > 10);
Andrew Trickea9fd952013-01-25 07:45:29 +00003107 }
3108
3109 static bool hasNodeAddressLabel(const SUnit *Node,
3110 const ScheduleDAG *Graph) {
3111 return false;
3112 }
3113
3114 /// If you want to override the dot attributes printed for a particular
3115 /// edge, override this method.
3116 static std::string getEdgeAttributes(const SUnit *Node,
3117 SUnitIterator EI,
3118 const ScheduleDAG *Graph) {
3119 if (EI.isArtificialDep())
3120 return "color=cyan,style=dashed";
3121 if (EI.isCtrlDep())
3122 return "color=blue,style=dashed";
3123 return "";
3124 }
3125
3126 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3127 std::string Str;
3128 raw_string_ostream SS(Str);
Andrew Trick7609b7d2013-09-06 17:32:42 +00003129 const SchedDFSResult *DFS =
3130 static_cast<const ScheduleDAGMI*>(G)->getDFSResult();
3131 SS << "SU:" << SU->NodeNum;
3132 if (DFS)
3133 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trickea9fd952013-01-25 07:45:29 +00003134 return SS.str();
3135 }
3136 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3137 return G->getGraphNodeLabel(SU);
3138 }
3139
3140 static std::string getNodeAttributes(const SUnit *N,
3141 const ScheduleDAG *Graph) {
3142 std::string Str("shape=Mrecord");
3143 const SchedDFSResult *DFS =
3144 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
3145 if (DFS) {
3146 Str += ",style=filled,fillcolor=\"#";
3147 Str += DOT::getColorString(DFS->getSubtreeID(N));
3148 Str += '"';
3149 }
3150 return Str;
3151 }
3152};
3153} // namespace llvm
3154#endif // NDEBUG
3155
3156/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3157/// rendered using 'dot'.
3158///
3159void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3160#ifndef NDEBUG
3161 ViewGraph(this, Name, false, Title);
3162#else
3163 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3164 << "systems with Graphviz or gv!\n";
3165#endif // NDEBUG
3166}
3167
3168/// Out-of-line implementation with no arguments is handy for gdb.
3169void ScheduleDAGMI::viewGraph() {
3170 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3171}