blob: e31ea46de9f5dc1cecc3588fbce822f37419eb9d [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file defines the WebAssembly-specific subclass of TargetMachine.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssembly.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyTargetMachine.h"
Dan Gohman5bf22fc2015-12-17 04:55:44 +000018#include "WebAssemblyTargetObjectFile.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "WebAssemblyTargetTransformInfo.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/Passes.h"
22#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/IR/Function.h"
24#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/TargetOptions.h"
JF Bastien03855df2015-07-01 23:41:25 +000027#include "llvm/Transforms/Scalar.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028using namespace llvm;
29
30#define DEBUG_TYPE "wasm"
31
32extern "C" void LLVMInitializeWebAssemblyTarget() {
33 // Register the target.
Dan Gohmand82494b2015-07-01 21:42:34 +000034 RegisterTargetMachine<WebAssemblyTargetMachine> X(TheWebAssemblyTarget32);
35 RegisterTargetMachine<WebAssemblyTargetMachine> Y(TheWebAssemblyTarget64);
Dan Gohman10e730a2015-06-29 23:51:55 +000036}
37
38//===----------------------------------------------------------------------===//
39// WebAssembly Lowering public interface.
40//===----------------------------------------------------------------------===//
41
42/// Create an WebAssembly architecture model.
43///
44WebAssemblyTargetMachine::WebAssemblyTargetMachine(
45 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
46 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
47 CodeGenOpt::Level OL)
Dan Gohman7a6b9822015-11-29 22:32:02 +000048 : LLVMTargetMachine(T, TT.isArch64Bit() ? "e-p:64:64-i64:64-n32:64-S128"
49 : "e-p:32:32-i64:64-n32:64-S128",
Dan Gohman10e730a2015-06-29 23:51:55 +000050 TT, CPU, FS, Options, RM, CM, OL),
Dan Gohman5bf22fc2015-12-17 04:55:44 +000051 TLOF(make_unique<WebAssemblyTargetObjectFile>()) {
Derek Schuffffa143c2015-11-10 00:30:57 +000052 // WebAssembly type-checks expressions, but a noreturn function with a return
53 // type that doesn't match the context will cause a check failure. So we lower
54 // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's
55 // 'unreachable' expression which is meant for that case.
56 this->Options.TrapUnreachable = true;
57
Dan Gohman10e730a2015-06-29 23:51:55 +000058 initAsmInfo();
59
60 // We need a reducible CFG, so disable some optimizations which tend to
61 // introduce irreducibility.
62 setRequiresStructuredCFG(true);
63}
64
65WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {}
66
67const WebAssemblySubtarget *
68WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const {
69 Attribute CPUAttr = F.getFnAttribute("target-cpu");
70 Attribute FSAttr = F.getFnAttribute("target-features");
71
72 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
73 ? CPUAttr.getValueAsString().str()
74 : TargetCPU;
75 std::string FS = !FSAttr.hasAttribute(Attribute::None)
76 ? FSAttr.getValueAsString().str()
77 : TargetFS;
78
79 auto &I = SubtargetMap[CPU + FS];
80 if (!I) {
81 // This needs to be done before we create a new subtarget since any
82 // creation will depend on the TM and the code generation flags on the
83 // function that reside in TargetOptions.
84 resetTargetOptions(F);
Rafael Espindola3adc7ce2015-08-11 18:11:17 +000085 I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this);
Dan Gohman10e730a2015-06-29 23:51:55 +000086 }
87 return I.get();
88}
89
90namespace {
91/// WebAssembly Code Generator Pass Configuration Options.
92class WebAssemblyPassConfig final : public TargetPassConfig {
93public:
94 WebAssemblyPassConfig(WebAssemblyTargetMachine *TM, PassManagerBase &PM)
95 : TargetPassConfig(TM, PM) {}
96
97 WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const {
98 return getTM<WebAssemblyTargetMachine>();
99 }
100
101 FunctionPass *createTargetRegisterAllocator(bool) override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000102
103 void addIRPasses() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000104 bool addInstSelector() override;
105 bool addILPOpts() override;
106 void addPreRegAlloc() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000107 void addPostRegAlloc() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000108 void addPreEmitPass() override;
109};
110} // end anonymous namespace
111
112TargetIRAnalysis WebAssemblyTargetMachine::getTargetIRAnalysis() {
Hans Wennborg9099b5e62015-09-16 23:59:57 +0000113 return TargetIRAnalysis([this](const Function &F) {
Dan Gohman10e730a2015-06-29 23:51:55 +0000114 return TargetTransformInfo(WebAssemblyTTIImpl(this, F));
115 });
116}
117
118TargetPassConfig *
119WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) {
120 return new WebAssemblyPassConfig(this, PM);
121}
122
123FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) {
124 return nullptr; // No reg alloc
125}
126
Dan Gohman10e730a2015-06-29 23:51:55 +0000127//===----------------------------------------------------------------------===//
128// The following functions are called from lib/CodeGen/Passes.cpp to modify
129// the CodeGen pass sequence.
130//===----------------------------------------------------------------------===//
131
132void WebAssemblyPassConfig::addIRPasses() {
JF Bastien03855df2015-07-01 23:41:25 +0000133 if (TM->Options.ThreadModel == ThreadModel::Single)
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000134 // In "single" mode, atomics get lowered to non-atomics.
JF Bastien03855df2015-07-01 23:41:25 +0000135 addPass(createLowerAtomicPass());
136 else
137 // Expand some atomic operations. WebAssemblyTargetLowering has hooks which
138 // control specifically what gets lowered.
139 addPass(createAtomicExpandPass(TM));
Dan Gohman10e730a2015-06-29 23:51:55 +0000140
Dan Gohman81719f82015-11-25 16:55:01 +0000141 // Optimize "returned" function attributes.
142 addPass(createWebAssemblyOptimizeReturned());
143
Dan Gohman10e730a2015-06-29 23:51:55 +0000144 TargetPassConfig::addIRPasses();
145}
146
Dan Gohman10e730a2015-06-29 23:51:55 +0000147bool WebAssemblyPassConfig::addInstSelector() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000148 (void)TargetPassConfig::addInstSelector();
Dan Gohman10e730a2015-06-29 23:51:55 +0000149 addPass(
150 createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel()));
Dan Gohman1cf96c02015-12-09 16:23:59 +0000151 // Run the argument-move pass immediately after the ScheduleDAG scheduler
152 // so that we can fix up the ARGUMENT instructions before anything else
153 // sees them in the wrong place.
154 addPass(createWebAssemblyArgumentMove());
Dan Gohman10e730a2015-06-29 23:51:55 +0000155 return false;
156}
157
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000158bool WebAssemblyPassConfig::addILPOpts() {
159 (void)TargetPassConfig::addILPOpts();
160 return true;
161}
Dan Gohman10e730a2015-06-29 23:51:55 +0000162
Dan Gohman4ba48162015-11-18 16:12:01 +0000163void WebAssemblyPassConfig::addPreRegAlloc() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000164 TargetPassConfig::addPreRegAlloc();
165
Dan Gohman81719f82015-11-25 16:55:01 +0000166 // Prepare store instructions for register stackifying.
167 addPass(createWebAssemblyStoreResults());
Dan Gohman4ba48162015-11-18 16:12:01 +0000168}
Dan Gohman10e730a2015-06-29 23:51:55 +0000169
JF Bastien600aee92015-07-31 17:53:38 +0000170void WebAssemblyPassConfig::addPostRegAlloc() {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000171 // TODO: The following CodeGen passes don't currently support code containing
172 // virtual registers. Consider removing their restrictions and re-enabling
173 // them.
JF Bastien600aee92015-07-31 17:53:38 +0000174 //
Derek Schuff9769deb2015-12-11 23:49:46 +0000175 // We use our own PrologEpilogInserter which is very slightly modified to
176 // tolerate virtual registers.
JF Bastien600aee92015-07-31 17:53:38 +0000177 disablePass(&PrologEpilogCodeInserterID);
178 // Fails with: should be run after register allocation.
179 disablePass(&MachineCopyPropagationID);
Dan Gohman950a13c2015-09-16 16:51:30 +0000180
Dan Gohman8887d1f2015-12-25 00:31:02 +0000181 // Mark registers as representing wasm's expression stack.
182 addPass(createWebAssemblyRegStackify());
183
Dan Gohman4ba48162015-11-18 16:12:01 +0000184 // Run the register coloring pass to reduce the total number of registers.
185 addPass(createWebAssemblyRegColoring());
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000186
187 TargetPassConfig::addPostRegAlloc();
Derek Schuff9769deb2015-12-11 23:49:46 +0000188
189 // Run WebAssembly's version of the PrologEpilogInserter. Target-independent
190 // PEI runs after PostRegAlloc and after ShrinkWrap. Putting it here will run
191 // PEI before ShrinkWrap but otherwise in the same position in the order.
192 addPass(createWebAssemblyPEI());
JF Bastien600aee92015-07-31 17:53:38 +0000193}
Dan Gohman10e730a2015-06-29 23:51:55 +0000194
Dan Gohman950a13c2015-09-16 16:51:30 +0000195void WebAssemblyPassConfig::addPreEmitPass() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000196 TargetPassConfig::addPreEmitPass();
Dan Gohman05ac43f2015-12-17 01:39:00 +0000197
Dan Gohman5941bde2015-11-25 21:32:06 +0000198 // Put the CFG in structured form; insert BLOCK and LOOP markers.
Dan Gohman950a13c2015-09-16 16:51:30 +0000199 addPass(createWebAssemblyCFGStackify());
Dan Gohman5941bde2015-11-25 21:32:06 +0000200
Dan Gohmanf0b165a2015-12-05 03:03:35 +0000201 // Lower br_unless into br_if.
202 addPass(createWebAssemblyLowerBrUnless());
203
Dan Gohman5941bde2015-11-25 21:32:06 +0000204 // Create a mapping from LLVM CodeGen virtual registers to wasm registers.
Dan Gohmancf4748f2015-11-12 17:04:33 +0000205 addPass(createWebAssemblyRegNumbering());
Dan Gohman5941bde2015-11-25 21:32:06 +0000206
207 // Perform the very last peephole optimizations on the code.
Dan Gohman81719f82015-11-25 16:55:01 +0000208 addPass(createWebAssemblyPeephole());
Dan Gohman950a13c2015-09-16 16:51:30 +0000209}