blob: 607c2a9e235a0ee1613066af5129218757fc8dae [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liudd6c1cd2012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka975bfc92011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Vladimir Medic64828a12013-07-16 10:07:14 +000019class CMov_I_I_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
Akira Hatanakaa7a9fa12013-01-04 19:16:38 +000020 InstrItinClass Itin> :
21 InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
22 !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR> {
Akira Hatanaka975bfc92011-10-17 18:43:19 +000023 let Constraints = "$F = $rd";
24}
25
26// cond:int, data:float
Vladimir Medic64828a12013-07-16 10:07:14 +000027class CMov_I_F_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000028 InstrItinClass Itin> :
29 InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
30 !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> {
31 let Constraints = "$F = $fd";
32}
33
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000034// cond:float, data:int
Vladimir Medic64828a12013-07-16 10:07:14 +000035class CMov_F_I_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000036 SDPatternOperator OpNode = null_frag> :
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000037 InstSE<(outs RC:$rd), (ins RC:$rs, FCC:$fcc, RC:$F),
38 !strconcat(opstr, "\t$rd, $rs, $fcc"),
39 [(set RC:$rd, (OpNode RC:$rs, FCC:$fcc, RC:$F))], Itin, FrmFR> {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000040 let Constraints = "$F = $rd";
41}
42
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000043// cond:float, data:float
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000044class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
45 SDPatternOperator OpNode = null_frag> :
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000046 InstSE<(outs RC:$fd), (ins RC:$fs, FCC:$fcc, RC:$F),
47 !strconcat(opstr, "\t$fd, $fs, $fcc"),
48 [(set RC:$fd, (OpNode RC:$fs, FCC:$fcc, RC:$F))], Itin, FrmFR> {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000049 let Constraints = "$F = $fd";
50}
51
Akira Hatanaka975bfc92011-10-17 18:43:19 +000052// select patterns
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000053multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
54 Instruction MOVZInst, Instruction SLTOp,
55 Instruction SLTuOp, Instruction SLTiOp,
56 Instruction SLTiuOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000057 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
58 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
Akira Hatanakaa4c03412013-03-01 21:22:21 +000059 def : MipsPat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
60 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
61 def : MipsPat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
62 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
63 def : MipsPat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
64 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
65 def : MipsPat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
66 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
67 def : MipsPat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
68 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanakaece459b2013-03-01 21:52:08 +000069 def : MipsPat<(select (i32 (setgt CRC:$lhs, immSExt16Plus1:$rhs)),
70 DRC:$T, DRC:$F),
71 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, (Plus1 imm:$rhs)), DRC:$F)>;
72 def : MipsPat<(select (i32 (setugt CRC:$lhs, immSExt16Plus1:$rhs)),
73 DRC:$T, DRC:$F),
74 (MOVZInst DRC:$T, (SLTiuOp CRC:$lhs, (Plus1 imm:$rhs)),
75 DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +000076}
77
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000078multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
79 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000080 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
81 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
82 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
83 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000084}
85
Akira Hatanakaca41d132012-05-09 02:29:29 +000086multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
87 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000088 def : MipsPat<
89 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanakaca41d132012-05-09 02:29:29 +000090 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
91}
92
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000093multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
94 Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000095 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
96 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
97 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
98 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
99 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
100 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000101}
102
103// Instantiation of instructions.
Vladimir Medic64828a12013-07-16 10:07:14 +0000104def MOVZ_I_I : CMov_I_I_FT<"movz", CPURegsOpnd, CPURegsOpnd, NoItinerary>,
Akira Hatanakaa7a9fa12013-01-04 19:16:38 +0000105 ADD_FM<0, 0xa>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000106let Predicates = [HasStdEnc],
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000107 DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000108 def MOVZ_I_I64 : CMov_I_I_FT<"movz", CPURegsOpnd, CPU64RegsOpnd,
109 NoItinerary>, ADD_FM<0, 0xa>;
110 def MOVZ_I64_I : CMov_I_I_FT<"movz", CPU64RegsOpnd, CPURegsOpnd,
111 NoItinerary>, ADD_FM<0, 0xa> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000112 let isCodeGenOnly = 1;
113 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000114 def MOVZ_I64_I64 : CMov_I_I_FT<"movz", CPU64RegsOpnd, CPU64RegsOpnd,
115 NoItinerary>, ADD_FM<0, 0xa> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000116 let isCodeGenOnly = 1;
117 }
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000118}
119
Vladimir Medic64828a12013-07-16 10:07:14 +0000120def MOVN_I_I : CMov_I_I_FT<"movn", CPURegsOpnd, CPURegsOpnd,
121 NoItinerary>, ADD_FM<0, 0xb>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000122let Predicates = [HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000123 DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000124 def MOVN_I_I64 : CMov_I_I_FT<"movn", CPURegsOpnd, CPU64RegsOpnd,
125 NoItinerary>, ADD_FM<0, 0xb>;
126 def MOVN_I64_I : CMov_I_I_FT<"movn", CPU64RegsOpnd, CPURegsOpnd,
127 NoItinerary>, ADD_FM<0, 0xb> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000128 let isCodeGenOnly = 1;
129 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000130 def MOVN_I64_I64 : CMov_I_I_FT<"movn", CPU64RegsOpnd, CPU64RegsOpnd,
131 NoItinerary>, ADD_FM<0, 0xb> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000132 let isCodeGenOnly = 1;
133 }
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000134}
135
Vladimir Medic64828a12013-07-16 10:07:14 +0000136def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegsOpnd, FGR32RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000137 CMov_I_F_FM<18, 16>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000138def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64RegsOpnd, FGR32RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000139 CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000140 let DecoderNamespace = "Mips64";
141}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000142
Vladimir Medic64828a12013-07-16 10:07:14 +0000143def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegsOpnd, FGR32RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000144 CMov_I_F_FM<19, 16>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000145def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64RegsOpnd, FGR32RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000146 CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000147 let DecoderNamespace = "Mips64";
148}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000149
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000150let Predicates = [NotFP64bit, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000151 def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegsOpnd, AFGR64RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000152 CMov_I_F_FM<18, 17>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000153 def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegsOpnd, AFGR64RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000154 CMov_I_F_FM<19, 17>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000155}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000156let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000157 DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000158 def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegsOpnd, FGR64RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000159 CMov_I_F_FM<18, 17>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000160 def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64RegsOpnd, FGR64RegsOpnd,
161 IIFmove>, CMov_I_F_FM<18, 17> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000162 let isCodeGenOnly = 1;
163 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000164 def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegsOpnd, FGR64RegsOpnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000165 CMov_I_F_FM<19, 17>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000166 def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64RegsOpnd, FGR64RegsOpnd,
167 IIFmove>, CMov_I_F_FM<19, 17> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000168 let isCodeGenOnly = 1;
169 }
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000170}
171
Vladimir Medic64828a12013-07-16 10:07:14 +0000172def MOVT_I : CMov_F_I_FT<"movt", CPURegsOpnd, IIAlu, MipsCMovFP_T>,
173 CMov_F_I_FM<1>;
174def MOVT_I64 : CMov_F_I_FT<"movt", CPU64RegsOpnd, IIAlu, MipsCMovFP_T>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000175 CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000176 let DecoderNamespace = "Mips64";
177}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000178
Vladimir Medic64828a12013-07-16 10:07:14 +0000179def MOVF_I : CMov_F_I_FT<"movf", CPURegsOpnd, IIAlu, MipsCMovFP_F>,
180 CMov_F_I_FM<0>;
181def MOVF_I64 : CMov_F_I_FT<"movf", CPU64RegsOpnd, IIAlu, MipsCMovFP_F>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000182 CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000183 let DecoderNamespace = "Mips64";
184}
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000185
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000186def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>,
187 CMov_F_F_FM<16, 1>;
188def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>,
189 CMov_F_F_FM<16, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000190
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000191let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000192 def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>,
193 CMov_F_F_FM<17, 1>;
194 def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>,
195 CMov_F_F_FM<17, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000196}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000197let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000198 DecoderNamespace = "Mips64" in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000199 def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>,
200 CMov_F_F_FM<17, 1>;
201 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>,
202 CMov_F_F_FM<17, 0>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000203}
204
205// Instantiation of conditional move patterns.
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000206defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
207defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
Akira Hatanakaca41d132012-05-09 02:29:29 +0000208defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000209let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000210 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
211 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
212 SLTiu64>;
213 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
214 SLTiu64>;
215 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
216 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
217 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanakaca41d132012-05-09 02:29:29 +0000218 defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>;
219 defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>;
220 defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000221}
222
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000223defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000224let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000225 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
226 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
227 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
228}
229
230defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
231defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
232defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000233let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000234 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
235 SLTiu64>;
236 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
237 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
238}
239
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000240let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000241 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
242 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
243 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
244}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000245let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000246 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
247 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
248 SLTiu64>;
249 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
250 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
251 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
252 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
253}