blob: 5e21d4dc2bea31ce53b0497a845a001c51debc6b [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liudd6c1cd2012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka975bfc92011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000019class CondMovIntInt<RegisterClass CRC, RegisterClass DRC, bits<6> funct,
20 string instr_asm> :
21 FR<0, funct, (outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
Akira Hatanaka975bfc92011-10-17 18:43:19 +000022 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> {
23 let shamt = 0;
Akira Hatanaka975bfc92011-10-17 18:43:19 +000024 let Constraints = "$F = $rd";
25}
26
27// cond:int, data:float
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000028class CMov_I_F_FT<string opstr, RegisterClass CRC, RegisterClass DRC,
29 InstrItinClass Itin> :
30 InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
31 !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> {
32 let Constraints = "$F = $fd";
33}
34
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000035// cond:float, data:int
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000036class CMov_F_I_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
37 SDPatternOperator OpNode = null_frag> :
38 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$F),
39 !strconcat(opstr, "\t$rd, $rs, $$fcc0"),
40 [(set RC:$rd, (OpNode RC:$rs, RC:$F))], Itin, FrmFR> {
41 let Uses = [FCR31];
42 let Constraints = "$F = $rd";
43}
44
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000045// cond:float, data:float
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000046class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
47 SDPatternOperator OpNode = null_frag> :
48 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$F),
49 !strconcat(opstr, "\t$fd, $fs, $$fcc0"),
50 [(set RC:$fd, (OpNode RC:$fs, RC:$F))], Itin, FrmFR> {
51 let Uses = [FCR31];
52 let Constraints = "$F = $fd";
53}
54
Akira Hatanaka975bfc92011-10-17 18:43:19 +000055// select patterns
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000056multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
57 Instruction MOVZInst, Instruction SLTOp,
58 Instruction SLTuOp, Instruction SLTiOp,
59 Instruction SLTiuOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000060 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
61 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
62 def : MipsPat<
63 (select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
64 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
65 def : MipsPat<
66 (select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
67 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
68 def : MipsPat<
69 (select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
70 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
71 def : MipsPat<
72 (select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
73 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
74 def : MipsPat<
75 (select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
76 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +000077}
78
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000079multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
80 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000081 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
82 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
83 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
84 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000085}
86
Akira Hatanakaca41d132012-05-09 02:29:29 +000087multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
88 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000089 def : MipsPat<
90 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanakaca41d132012-05-09 02:29:29 +000091 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
92}
93
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000094multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
95 Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000096 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
97 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
98 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
99 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
100 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
101 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000102}
103
104// Instantiation of instructions.
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000105def MOVZ_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0a, "movz">;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000106let Predicates = [HasStdEnc],
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000107 DecoderNamespace = "Mips64" in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000108 def MOVZ_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0a, "movz">;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000109 def MOVZ_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0a, "movz"> {
110 let isCodeGenOnly = 1;
111 }
112 def MOVZ_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0a, "movz"> {
113 let isCodeGenOnly = 1;
114 }
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000115}
116
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000117def MOVN_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0b, "movn">;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000118let Predicates = [HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000119 DecoderNamespace = "Mips64" in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000120 def MOVN_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0b, "movn">;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000121 def MOVN_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0b, "movn"> {
122 let isCodeGenOnly = 1;
123 }
124 def MOVN_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0b, "movn"> {
125 let isCodeGenOnly = 1;
126 }
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000127}
128
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000129def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegs, FGR32, IIFmove>,
130 CMov_I_F_FM<18, 16>;
131def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64Regs, FGR32, IIFmove>,
132 CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000133 let DecoderNamespace = "Mips64";
134}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000135
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000136def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegs, FGR32, IIFmove>,
137 CMov_I_F_FM<19, 16>;
138def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64Regs, FGR32, IIFmove>,
139 CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000140 let DecoderNamespace = "Mips64";
141}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000142
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000143let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000144 def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegs, AFGR64, IIFmove>,
145 CMov_I_F_FM<18, 17>;
146 def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegs, AFGR64, IIFmove>,
147 CMov_I_F_FM<19, 17>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000148}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000149let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000150 DecoderNamespace = "Mips64" in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000151 def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegs, FGR64, IIFmove>,
152 CMov_I_F_FM<18, 17>;
153 def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64Regs, FGR64, IIFmove>,
154 CMov_I_F_FM<18, 17> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000155 let isCodeGenOnly = 1;
156 }
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000157 def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegs, FGR64, IIFmove>,
158 CMov_I_F_FM<19, 17>;
159 def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64Regs, FGR64, IIFmove>,
160 CMov_I_F_FM<19, 17> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000161 let isCodeGenOnly = 1;
162 }
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000163}
164
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000165def MOVT_I : CMov_F_I_FT<"movt", CPURegs, IIAlu, MipsCMovFP_T>, CMov_F_I_FM<1>;
166def MOVT_I64 : CMov_F_I_FT<"movt", CPU64Regs, IIAlu, MipsCMovFP_T>,
167 CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000168 let DecoderNamespace = "Mips64";
169}
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000170
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000171def MOVF_I : CMov_F_I_FT<"movf", CPURegs, IIAlu, MipsCMovFP_F>, CMov_F_I_FM<0>;
172def MOVF_I64 : CMov_F_I_FT<"movf", CPU64Regs, IIAlu, MipsCMovFP_F>,
173 CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000174 let DecoderNamespace = "Mips64";
175}
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000176
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000177def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>,
178 CMov_F_F_FM<16, 1>;
179def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>,
180 CMov_F_F_FM<16, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000181
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000182let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000183 def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>,
184 CMov_F_F_FM<17, 1>;
185 def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>,
186 CMov_F_F_FM<17, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000187}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000188let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000189 DecoderNamespace = "Mips64" in {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000190 def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>,
191 CMov_F_F_FM<17, 1>;
192 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>,
193 CMov_F_F_FM<17, 0>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000194}
195
196// Instantiation of conditional move patterns.
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000197defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
198defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
Akira Hatanakaca41d132012-05-09 02:29:29 +0000199defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000200let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000201 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
202 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
203 SLTiu64>;
204 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
205 SLTiu64>;
206 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
207 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
208 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanakaca41d132012-05-09 02:29:29 +0000209 defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>;
210 defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>;
211 defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000212}
213
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000214defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000215let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000216 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
217 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
218 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
219}
220
221defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
222defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
223defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000224let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000225 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
226 SLTiu64>;
227 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
228 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
229}
230
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000231let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000232 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
233 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
234 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
235}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000236let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000237 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
238 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
239 SLTiu64>;
240 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
241 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
242 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
243 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
244}