blob: 8e8b8091906715cf77cb18d916a0e718ddcdfb2b [file] [log] [blame]
Simon Pilgrim9961c552019-01-13 21:21:46 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE2
3; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefixes=CHECK,SSE,SSE41
4; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE42
5; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefixes=CHECK,AVX,AVX1
6; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefixes=CHECK,AVX,AVX2
7; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512F
8; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512bw | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512BW
9
10declare i32 @llvm.ssub.sat.i32 (i32, i32)
11declare i64 @llvm.ssub.sat.i64 (i64, i64)
12declare <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16>, <8 x i16>)
13
Simon Pilgrima3672852019-01-14 13:47:07 +000014; fold (ssub_sat x, undef) -> 0
15define i32 @combine_undef_i32(i32 %a0) {
16; CHECK-LABEL: combine_undef_i32:
17; CHECK: # %bb.0:
18; CHECK-NEXT: xorl %eax, %eax
Simon Pilgrima3672852019-01-14 13:47:07 +000019; CHECK-NEXT: retq
20 %res = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 undef)
21 ret i32 %res
22}
23
24define <8 x i16> @combine_undef_v8i16(<8 x i16> %a0) {
25; SSE-LABEL: combine_undef_v8i16:
26; SSE: # %bb.0:
Simon Pilgrim7fc68822019-01-14 14:16:24 +000027; SSE-NEXT: xorps %xmm0, %xmm0
Simon Pilgrima3672852019-01-14 13:47:07 +000028; SSE-NEXT: retq
29;
30; AVX-LABEL: combine_undef_v8i16:
31; AVX: # %bb.0:
Simon Pilgrim7fc68822019-01-14 14:16:24 +000032; AVX-NEXT: vxorps %xmm0, %xmm0, %xmm0
Simon Pilgrima3672852019-01-14 13:47:07 +000033; AVX-NEXT: retq
34 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> undef, <8 x i16> %a0)
35 ret <8 x i16> %res
36}
37
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000038; fold (ssub_sat c1, c2) -> c3
39define i32 @combine_constfold_i32() {
40; CHECK-LABEL: combine_constfold_i32:
41; CHECK: # %bb.0:
42; CHECK-NEXT: movl $100, %eax
43; CHECK-NEXT: xorl %ecx, %ecx
44; CHECK-NEXT: movl $100, %edx
45; CHECK-NEXT: subl $2147483647, %edx # imm = 0x7FFFFFFF
46; CHECK-NEXT: setns %cl
47; CHECK-NEXT: addl $2147483647, %ecx # imm = 0x7FFFFFFF
48; CHECK-NEXT: subl $2147483647, %eax # imm = 0x7FFFFFFF
49; CHECK-NEXT: cmovol %ecx, %eax
50; CHECK-NEXT: retq
51 %res = call i32 @llvm.ssub.sat.i32(i32 100, i32 2147483647)
52 ret i32 %res
53}
54
55define <8 x i16> @combine_constfold_v8i16() {
56; SSE-LABEL: combine_constfold_v8i16:
57; SSE: # %bb.0:
58; SSE-NEXT: movdqa {{.*#+}} xmm0 = [0,1,255,65535,65535,65281,32776,1]
59; SSE-NEXT: psubsw {{.*}}(%rip), %xmm0
60; SSE-NEXT: retq
61;
62; AVX-LABEL: combine_constfold_v8i16:
63; AVX: # %bb.0:
64; AVX-NEXT: vmovdqa {{.*#+}} xmm0 = [0,1,255,65535,65535,65281,32776,1]
65; AVX-NEXT: vpsubsw {{.*}}(%rip), %xmm0, %xmm0
66; AVX-NEXT: retq
67 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> <i16 0, i16 1, i16 255, i16 65535, i16 -1, i16 -255, i16 -32760, i16 1>, <8 x i16> <i16 1, i16 65535, i16 1, i16 65535, i16 1, i16 65535, i16 -10, i16 65535>)
68 ret <8 x i16> %res
69}
70
71define <8 x i16> @combine_constfold_undef_v8i16() {
72; SSE-LABEL: combine_constfold_undef_v8i16:
73; SSE: # %bb.0:
74; SSE-NEXT: movdqa {{.*#+}} xmm0 = <u,1,u,65535,65535,65281,32776,1>
75; SSE-NEXT: psubsw {{.*}}(%rip), %xmm0
76; SSE-NEXT: retq
77;
78; AVX-LABEL: combine_constfold_undef_v8i16:
79; AVX: # %bb.0:
80; AVX-NEXT: vmovdqa {{.*#+}} xmm0 = <u,1,u,65535,65535,65281,32776,1>
81; AVX-NEXT: vpsubsw {{.*}}(%rip), %xmm0, %xmm0
82; AVX-NEXT: retq
83 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> <i16 undef, i16 1, i16 undef, i16 65535, i16 -1, i16 -255, i16 -32760, i16 1>, <8 x i16> <i16 1, i16 undef, i16 undef, i16 65535, i16 1, i16 65535, i16 -10, i16 65535>)
84 ret <8 x i16> %res
85}
86
87; fold (ssub_sat x, 0) -> x
Simon Pilgrim9961c552019-01-13 21:21:46 +000088define i32 @combine_zero_i32(i32 %a0) {
89; CHECK-LABEL: combine_zero_i32:
90; CHECK: # %bb.0:
Simon Pilgrim897d4c62019-01-13 21:50:24 +000091; CHECK-NEXT: movl %edi, %eax
Simon Pilgrim9961c552019-01-13 21:21:46 +000092; CHECK-NEXT: retq
Simon Pilgrima3672852019-01-14 13:47:07 +000093 %1 = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 0)
Simon Pilgrim9961c552019-01-13 21:21:46 +000094 ret i32 %1
95}
96
97define <8 x i16> @combine_zero_v8i16(<8 x i16> %a0) {
Simon Pilgrim897d4c62019-01-13 21:50:24 +000098; CHECK-LABEL: combine_zero_v8i16:
99; CHECK: # %bb.0:
100; CHECK-NEXT: retq
Simon Pilgrima3672852019-01-14 13:47:07 +0000101 %1 = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> %a0, <8 x i16> zeroinitializer)
Simon Pilgrim9961c552019-01-13 21:21:46 +0000102 ret <8 x i16> %1
103}
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +0000104
105; fold (ssub_sat x, x) -> 0
106define i32 @combine_self_i32(i32 %a0) {
107; CHECK-LABEL: combine_self_i32:
108; CHECK: # %bb.0:
109; CHECK-NEXT: xorl %eax, %eax
110; CHECK-NEXT: movl %edi, %ecx
111; CHECK-NEXT: subl %edi, %ecx
112; CHECK-NEXT: setns %al
113; CHECK-NEXT: addl $2147483647, %eax # imm = 0x7FFFFFFF
114; CHECK-NEXT: subl %edi, %edi
115; CHECK-NEXT: cmovnol %edi, %eax
116; CHECK-NEXT: retq
117 %1 = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 %a0)
118 ret i32 %1
119}
120
121define <8 x i16> @combine_self_v8i16(<8 x i16> %a0) {
122; SSE-LABEL: combine_self_v8i16:
123; SSE: # %bb.0:
124; SSE-NEXT: psubsw %xmm0, %xmm0
125; SSE-NEXT: retq
126;
127; AVX-LABEL: combine_self_v8i16:
128; AVX: # %bb.0:
129; AVX-NEXT: vpsubsw %xmm0, %xmm0, %xmm0
130; AVX-NEXT: retq
131 %1 = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> %a0, <8 x i16> %a0)
132 ret <8 x i16> %1
133}