blob: 6045738e2e34f2d2371b170723d49648d0a6516c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +000025#include "llvm/CodeGen/MachineInstrBundle.h"
Evan Cheng207b2462009-11-06 23:52:48 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Tim Northover72360d22013-12-02 10:35:41 +000027#include "llvm/IR/GlobalValue.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000028#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Target/TargetFrameLowering.h"
31#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000032using namespace llvm;
33
Chandler Carruth84e68b22014-04-22 02:41:26 +000034#define DEBUG_TYPE "arm-pseudo"
35
Benjamin Kramer4938edb2011-08-19 01:42:18 +000036static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000037VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
38 cl::desc("Verify machine code after expanding ARM pseudos"));
39
Evan Cheng207b2462009-11-06 23:52:48 +000040namespace {
41 class ARMExpandPseudo : public MachineFunctionPass {
42 public:
43 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000044 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000045
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000046 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000047 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000048 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000049 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Craig Topper6bc27bf2014-03-10 02:09:33 +000051 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000052
Craig Topper6bc27bf2014-03-10 02:09:33 +000053 const char *getPassName() const override {
Evan Cheng207b2462009-11-06 23:52:48 +000054 return "ARM pseudo instruction expansion pass";
55 }
56
57 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000058 void TransferImpOps(MachineInstr &OldMI,
59 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000060 bool ExpandMI(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000062 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000063 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
64 void ExpandVST(MachineBasicBlock::iterator &MBBI);
65 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000066 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000067 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000068 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator &MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000070 };
71 char ARMExpandPseudo::ID = 0;
72}
73
Evan Cheng7c1f56f2010-05-12 23:13:12 +000074/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
75/// the instructions created from the expansion.
76void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
77 MachineInstrBuilder &UseMI,
78 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000079 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000080 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
81 i != e; ++i) {
82 const MachineOperand &MO = OldMI.getOperand(i);
83 assert(MO.isReg() && MO.getReg());
84 if (MO.isUse())
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000085 UseMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000086 else
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000087 DefMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000088 }
89}
90
Bob Wilsond5c57a52010-09-13 23:01:35 +000091namespace {
92 // Constants for register spacing in NEON load/store instructions.
93 // For quad-register load-lane and store-lane pseudo instructors, the
94 // spacing is initially assumed to be EvenDblSpc, and that is changed to
95 // OddDblSpc depending on the lane number operand.
96 enum NEONRegSpacing {
97 SingleSpc,
98 EvenDblSpc,
99 OddDblSpc
100 };
101
102 // Entries for NEON load/store information table. The table is sorted by
103 // PseudoOpc for fast binary-search lookups.
104 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000105 uint16_t PseudoOpc;
106 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000107 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000108 bool isUpdating;
109 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000110 uint8_t RegSpacing; // One of type NEONRegSpacing
111 uint8_t NumRegs; // D registers loaded or stored
112 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000113 // FIXME: Temporary flag to denote whether the real instruction takes
114 // a single register (like the encoding) or all of the registers in
115 // the list (like the asm syntax and the isel DAG). When all definitions
116 // are converted to take only the single encoded register, this will
117 // go away.
118 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000119
120 // Comparison methods for binary search of the table.
121 bool operator<(const NEONLdStTableEntry &TE) const {
122 return PseudoOpc < TE.PseudoOpc;
123 }
124 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
125 return TE.PseudoOpc < PseudoOpc;
126 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000127 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
128 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000129 return PseudoOpc < TE.PseudoOpc;
130 }
131 };
132}
133
134static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000135{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
136{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
137{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
138{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
139{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
140{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000141
Jim Grosbache4c8e692011-10-31 19:11:23 +0000142{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000143{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000144{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000145{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000146
Jim Grosbache4c8e692011-10-31 19:11:23 +0000147{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
148{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
149{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
150{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
151{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
152{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
153{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
154{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
155{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
156{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000157
Jim Grosbache4c8e692011-10-31 19:11:23 +0000158{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000159{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
160{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000161{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000162{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
163{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000164{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000165{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
166{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000167
Jim Grosbache4c8e692011-10-31 19:11:23 +0000168{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
169{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
170{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
171{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
172{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
173{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000174
Jim Grosbache4c8e692011-10-31 19:11:23 +0000175{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
176{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
177{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
178{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
179{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
180{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
181{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
182{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
183{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
184{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000185
Jim Grosbache4c8e692011-10-31 19:11:23 +0000186{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
187{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
188{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
189{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
190{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
191{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000192
Jim Grosbache4c8e692011-10-31 19:11:23 +0000193{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
194{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
195{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
196{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
197{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
198{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
199{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
200{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
201{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000202
Jim Grosbache4c8e692011-10-31 19:11:23 +0000203{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
204{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
205{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
206{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
207{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
208{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000209
Jim Grosbache4c8e692011-10-31 19:11:23 +0000210{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
211{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
212{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
213{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
214{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
215{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
216{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
217{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
218{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
219{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000220
Jim Grosbache4c8e692011-10-31 19:11:23 +0000221{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
222{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
223{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
224{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
225{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
226{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000227
Jim Grosbache4c8e692011-10-31 19:11:23 +0000228{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
229{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
230{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
231{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
232{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
233{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
234{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
235{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
236{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000237
Jim Grosbache4c8e692011-10-31 19:11:23 +0000238{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
239{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
240{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
241{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
242{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
243{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000244
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000245{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
246{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
247{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000248{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
249{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
250{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000251
Jim Grosbache4c8e692011-10-31 19:11:23 +0000252{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
253{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
254{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
255{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
256{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
257{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
258{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
259{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
260{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
261{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000262
Jim Grosbach8d246182011-12-14 19:35:22 +0000263{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000264{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
265{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000266{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000267{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
268{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000269{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000270{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
271{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000272
Jim Grosbache4c8e692011-10-31 19:11:23 +0000273{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
274{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
275{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
276{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
277{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
278{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
279{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
280{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
281{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
282{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000283
Jim Grosbache4c8e692011-10-31 19:11:23 +0000284{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
285{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
286{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
287{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
288{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
289{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000290
Jim Grosbache4c8e692011-10-31 19:11:23 +0000291{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
292{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
293{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
294{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
295{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
296{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
297{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
298{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
299{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000300
Jim Grosbache4c8e692011-10-31 19:11:23 +0000301{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
302{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
303{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
304{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
305{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
306{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
307{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
308{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
309{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
310{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000311
Jim Grosbache4c8e692011-10-31 19:11:23 +0000312{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
313{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
314{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
315{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
316{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
317{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000318
Jim Grosbache4c8e692011-10-31 19:11:23 +0000319{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
320{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
321{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
322{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
323{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
324{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
325{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
326{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
327{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000328};
329
330/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
331/// load or store pseudo instruction.
332static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Craig Topperca658c22012-03-11 07:16:55 +0000333 const unsigned NumEntries = array_lengthof(NEONLdStTable);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000334
335#ifndef NDEBUG
336 // Make sure the table is sorted.
337 static bool TableChecked = false;
338 if (!TableChecked) {
339 for (unsigned i = 0; i != NumEntries-1; ++i)
340 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
341 "NEONLdStTable is not sorted!");
342 TableChecked = true;
343 }
344#endif
345
346 const NEONLdStTableEntry *I =
347 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
348 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
349 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000350 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000351}
352
353/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
354/// corresponding to the specified register spacing. Not all of the results
355/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
356static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
357 const TargetRegisterInfo *TRI, unsigned &D0,
358 unsigned &D1, unsigned &D2, unsigned &D3) {
359 if (RegSpc == SingleSpc) {
360 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
361 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
362 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
363 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
364 } else if (RegSpc == EvenDblSpc) {
365 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
366 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
367 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
368 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
369 } else {
370 assert(RegSpc == OddDblSpc && "unknown register spacing");
371 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
372 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
373 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
374 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000375 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000376}
377
Bob Wilson5a1df802010-09-02 16:17:29 +0000378/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
379/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000380void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000381 MachineInstr &MI = *MBBI;
382 MachineBasicBlock &MBB = *MI.getParent();
383
Bob Wilsond5c57a52010-09-13 23:01:35 +0000384 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
385 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000386 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000387 unsigned NumRegs = TableEntry->NumRegs;
388
389 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
390 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000391 unsigned OpIdx = 0;
392
393 bool DstIsDead = MI.getOperand(OpIdx).isDead();
394 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
395 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000396 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000397 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
398 if (NumRegs > 1 && TableEntry->copyAllListRegs)
399 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
400 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000401 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000402 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000403 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000404
Jim Grosbache4c8e692011-10-31 19:11:23 +0000405 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000406 MIB.addOperand(MI.getOperand(OpIdx++));
407
Bob Wilson75a64082010-09-02 16:00:54 +0000408 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000409 MIB.addOperand(MI.getOperand(OpIdx++));
410 MIB.addOperand(MI.getOperand(OpIdx++));
411 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000412 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000413 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000414
Bob Wilson84971c82010-09-09 00:38:32 +0000415 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000416 // has an extra operand that is a use of the super-register. Record the
417 // operand index and skip over it.
418 unsigned SrcOpIdx = 0;
419 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
420 SrcOpIdx = OpIdx++;
421
422 // Copy the predicate operands.
423 MIB.addOperand(MI.getOperand(OpIdx++));
424 MIB.addOperand(MI.getOperand(OpIdx++));
425
426 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000427 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000428 if (SrcOpIdx != 0) {
429 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000430 MO.setImplicit(true);
431 MIB.addOperand(MO);
432 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000433 // Add an implicit def for the super-register.
434 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000435 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000436
437 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000438 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000439
Bob Wilson75a64082010-09-02 16:00:54 +0000440 MI.eraseFromParent();
441}
442
Bob Wilson97919e92010-08-26 18:51:29 +0000443/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
444/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000445void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000446 MachineInstr &MI = *MBBI;
447 MachineBasicBlock &MBB = *MI.getParent();
448
Bob Wilsond5c57a52010-09-13 23:01:35 +0000449 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
450 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000451 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000452 unsigned NumRegs = TableEntry->NumRegs;
453
454 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
455 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000456 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000457 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000458 MIB.addOperand(MI.getOperand(OpIdx++));
459
Bob Wilson9392b0e2010-08-25 23:27:42 +0000460 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000461 MIB.addOperand(MI.getOperand(OpIdx++));
462 MIB.addOperand(MI.getOperand(OpIdx++));
463 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000464 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000465 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000466
467 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000468 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000469 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000470 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000471 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000472 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000473 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000474 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000475 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000476 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000477 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000478 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000479
480 // Copy the predicate operands.
481 MIB.addOperand(MI.getOperand(OpIdx++));
482 MIB.addOperand(MI.getOperand(OpIdx++));
483
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000484 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000485 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000486 else if (!SrcIsUndef)
487 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000488 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000489
490 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000491 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000492
Bob Wilson9392b0e2010-08-25 23:27:42 +0000493 MI.eraseFromParent();
494}
495
Bob Wilsond5c57a52010-09-13 23:01:35 +0000496/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
497/// register operands to real instructions with D register operands.
498void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
499 MachineInstr &MI = *MBBI;
500 MachineBasicBlock &MBB = *MI.getParent();
501
502 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
503 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000504 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000505 unsigned NumRegs = TableEntry->NumRegs;
506 unsigned RegElts = TableEntry->RegElts;
507
508 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
509 TII->get(TableEntry->RealOpc));
510 unsigned OpIdx = 0;
511 // The lane operand is always the 3rd from last operand, before the 2
512 // predicate operands.
513 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
514
515 // Adjust the lane and spacing as needed for Q registers.
516 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
517 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
518 RegSpc = OddDblSpc;
519 Lane -= RegElts;
520 }
521 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
522
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000523 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000524 unsigned DstReg = 0;
525 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000526 if (TableEntry->IsLoad) {
527 DstIsDead = MI.getOperand(OpIdx).isDead();
528 DstReg = MI.getOperand(OpIdx++).getReg();
529 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000530 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
531 if (NumRegs > 1)
532 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000533 if (NumRegs > 2)
534 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
535 if (NumRegs > 3)
536 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
537 }
538
Jim Grosbache4c8e692011-10-31 19:11:23 +0000539 if (TableEntry->isUpdating)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000540 MIB.addOperand(MI.getOperand(OpIdx++));
541
542 // Copy the addrmode6 operands.
543 MIB.addOperand(MI.getOperand(OpIdx++));
544 MIB.addOperand(MI.getOperand(OpIdx++));
545 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000546 if (TableEntry->hasWritebackOperand)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000547 MIB.addOperand(MI.getOperand(OpIdx++));
548
549 // Grab the super-register source.
550 MachineOperand MO = MI.getOperand(OpIdx++);
551 if (!TableEntry->IsLoad)
552 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
553
554 // Add the subregs as sources of the new instruction.
555 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
556 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000557 MIB.addReg(D0, SrcFlags);
558 if (NumRegs > 1)
559 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000560 if (NumRegs > 2)
561 MIB.addReg(D2, SrcFlags);
562 if (NumRegs > 3)
563 MIB.addReg(D3, SrcFlags);
564
565 // Add the lane number operand.
566 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000567 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000568
Bob Wilson450c6cf2010-09-16 04:25:37 +0000569 // Copy the predicate operands.
570 MIB.addOperand(MI.getOperand(OpIdx++));
571 MIB.addOperand(MI.getOperand(OpIdx++));
572
Bob Wilsond5c57a52010-09-13 23:01:35 +0000573 // Copy the super-register source to be an implicit source.
574 MO.setImplicit(true);
575 MIB.addOperand(MO);
576 if (TableEntry->IsLoad)
577 // Add an implicit def for the super-register.
578 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
579 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000580 // Transfer memoperands.
581 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000582 MI.eraseFromParent();
583}
584
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000585/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
586/// register operands to real instructions with D register operands.
587void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000588 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000589 MachineInstr &MI = *MBBI;
590 MachineBasicBlock &MBB = *MI.getParent();
591
592 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
593 unsigned OpIdx = 0;
594
595 // Transfer the destination register operand.
596 MIB.addOperand(MI.getOperand(OpIdx++));
597 if (IsExt)
598 MIB.addOperand(MI.getOperand(OpIdx++));
599
600 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
601 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
602 unsigned D0, D1, D2, D3;
603 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000604 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000605
606 // Copy the other source register operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000607 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000608
Bob Wilson450c6cf2010-09-16 04:25:37 +0000609 // Copy the predicate operands.
610 MIB.addOperand(MI.getOperand(OpIdx++));
611 MIB.addOperand(MI.getOperand(OpIdx++));
612
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000613 // Add an implicit kill and use for the super-reg.
614 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000615 TransferImpOps(MI, MIB, MIB);
616 MI.eraseFromParent();
617}
618
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000619static bool IsAnAddressOperand(const MachineOperand &MO) {
620 // This check is overly conservative. Unless we are certain that the machine
621 // operand is not a symbol reference, we return that it is a symbol reference.
622 // This is important as the load pair may not be split up Windows.
623 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000624 case MachineOperand::MO_Register:
625 case MachineOperand::MO_Immediate:
626 case MachineOperand::MO_CImmediate:
627 case MachineOperand::MO_FPImmediate:
628 return false;
629 case MachineOperand::MO_MachineBasicBlock:
630 return true;
631 case MachineOperand::MO_FrameIndex:
632 return false;
633 case MachineOperand::MO_ConstantPoolIndex:
634 case MachineOperand::MO_TargetIndex:
635 case MachineOperand::MO_JumpTableIndex:
636 case MachineOperand::MO_ExternalSymbol:
637 case MachineOperand::MO_GlobalAddress:
638 case MachineOperand::MO_BlockAddress:
639 return true;
640 case MachineOperand::MO_RegisterMask:
641 case MachineOperand::MO_RegisterLiveOut:
642 return false;
643 case MachineOperand::MO_Metadata:
644 case MachineOperand::MO_MCSymbol:
645 return true;
646 case MachineOperand::MO_CFIIndex:
647 return false;
648 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000649 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000650}
651
Evan Chengb8b0ad82011-01-20 08:34:58 +0000652void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
653 MachineBasicBlock::iterator &MBBI) {
654 MachineInstr &MI = *MBBI;
655 unsigned Opcode = MI.getOpcode();
656 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000657 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000658 unsigned DstReg = MI.getOperand(0).getReg();
659 bool DstIsDead = MI.getOperand(0).isDead();
660 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
661 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000662 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000663 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000664
Evan Chengb8b0ad82011-01-20 08:34:58 +0000665 if (!STI->hasV6T2Ops() &&
666 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000667 // FIXME Windows CE supports older ARM CPUs
668 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
669
Evan Chengb8b0ad82011-01-20 08:34:58 +0000670 // Expand into a movi + orr.
671 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
672 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
673 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
674 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000675
Evan Chengb8b0ad82011-01-20 08:34:58 +0000676 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
677 unsigned ImmVal = (unsigned)MO.getImm();
678 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
679 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
680 LO16 = LO16.addImm(SOImmValV1);
681 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000682 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
683 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000684 LO16.addImm(Pred).addReg(PredReg).addReg(0);
685 HI16.addImm(Pred).addReg(PredReg).addReg(0);
686 TransferImpOps(MI, LO16, HI16);
687 MI.eraseFromParent();
688 return;
689 }
690
691 unsigned LO16Opc = 0;
692 unsigned HI16Opc = 0;
693 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
694 LO16Opc = ARM::t2MOVi16;
695 HI16Opc = ARM::t2MOVTi16;
696 } else {
697 LO16Opc = ARM::MOVi16;
698 HI16Opc = ARM::MOVTi16;
699 }
700
701 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
702 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
703 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
704 .addReg(DstReg);
705
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000706 switch (MO.getType()) {
707 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000708 unsigned Imm = MO.getImm();
709 unsigned Lo16 = Imm & 0xffff;
710 unsigned Hi16 = (Imm >> 16) & 0xffff;
711 LO16 = LO16.addImm(Lo16);
712 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000713 break;
714 }
715 case MachineOperand::MO_ExternalSymbol: {
716 const char *ES = MO.getSymbolName();
717 unsigned TF = MO.getTargetFlags();
718 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
719 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
720 break;
721 }
722 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000723 const GlobalValue *GV = MO.getGlobal();
724 unsigned TF = MO.getTargetFlags();
725 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
726 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000727 break;
728 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000729 }
730
Chris Lattner1d0c2572011-04-29 05:24:29 +0000731 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
732 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000733 LO16.addImm(Pred).addReg(PredReg);
734 HI16.addImm(Pred).addReg(PredReg);
735
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000736 if (RequiresBundling)
737 finalizeBundle(MBB, &*LO16, &*MBBI);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000738
Evan Chengb8b0ad82011-01-20 08:34:58 +0000739 TransferImpOps(MI, LO16, HI16);
740 MI.eraseFromParent();
741}
742
743bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
744 MachineBasicBlock::iterator MBBI) {
745 MachineInstr &MI = *MBBI;
746 unsigned Opcode = MI.getOpcode();
747 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000748 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000749 return false;
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000750 case ARM::VMOVScc:
751 case ARM::VMOVDcc: {
752 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
753 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
754 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000755 .addOperand(MI.getOperand(2))
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000756 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000757 .addOperand(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000758
759 MI.eraseFromParent();
760 return true;
761 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000762 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +0000763 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000764 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
765 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000766 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000767 .addOperand(MI.getOperand(2))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000768 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000769 .addOperand(MI.getOperand(4))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000770 .addReg(0); // 's' bit
771
772 MI.eraseFromParent();
773 return true;
774 }
Owen Anderson04912702011-07-21 23:38:37 +0000775 case ARM::MOVCCsi: {
776 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
777 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000778 .addOperand(MI.getOperand(2))
Owen Anderson04912702011-07-21 23:38:37 +0000779 .addImm(MI.getOperand(3).getImm())
780 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000781 .addOperand(MI.getOperand(5))
Owen Anderson04912702011-07-21 23:38:37 +0000782 .addReg(0); // 's' bit
783
784 MI.eraseFromParent();
785 return true;
786 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000787 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +0000788 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000789 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000790 .addOperand(MI.getOperand(2))
791 .addOperand(MI.getOperand(3))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000792 .addImm(MI.getOperand(4).getImm())
793 .addImm(MI.getOperand(5).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000794 .addOperand(MI.getOperand(6))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000795 .addReg(0); // 's' bit
796
797 MI.eraseFromParent();
798 return true;
799 }
Tim Northover42180442013-08-22 09:57:11 +0000800 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +0000801 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +0000802 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
803 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000804 MI.getOperand(1).getReg())
805 .addImm(MI.getOperand(2).getImm())
806 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000807 .addOperand(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +0000808 MI.eraseFromParent();
809 return true;
810 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000811 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +0000812 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000813 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
814 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000815 MI.getOperand(1).getReg())
816 .addImm(MI.getOperand(2).getImm())
817 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000818 .addOperand(MI.getOperand(4))
Jim Grosbachd0254982011-03-11 01:09:28 +0000819 .addReg(0); // 's' bit
820
821 MI.eraseFromParent();
822 return true;
823 }
Tim Northover42180442013-08-22 09:57:11 +0000824 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000825 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +0000826 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
827 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000828 MI.getOperand(1).getReg())
829 .addImm(MI.getOperand(2).getImm())
830 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000831 .addOperand(MI.getOperand(4))
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000832 .addReg(0); // 's' bit
833
834 MI.eraseFromParent();
835 return true;
836 }
Tim Northover42180442013-08-22 09:57:11 +0000837 case ARM::t2MOVCClsl:
838 case ARM::t2MOVCClsr:
839 case ARM::t2MOVCCasr:
840 case ARM::t2MOVCCror: {
841 unsigned NewOpc;
842 switch (Opcode) {
843 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
844 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
845 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
846 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
847 default: llvm_unreachable("unexpeced conditional move");
848 }
849 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
850 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000851 .addOperand(MI.getOperand(2))
Tim Northover42180442013-08-22 09:57:11 +0000852 .addImm(MI.getOperand(3).getImm())
853 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000854 .addOperand(MI.getOperand(5))
Tim Northover42180442013-08-22 09:57:11 +0000855 .addReg(0); // 's' bit
856 MI.eraseFromParent();
857 return true;
858 }
Chad Rosier1ec8e402012-11-06 23:05:24 +0000859 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000860 MachineFunction &MF = *MI.getParent()->getParent();
861 const ARMBaseInstrInfo *AII =
862 static_cast<const ARMBaseInstrInfo*>(TII);
863 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
864 // For functions using a base pointer, we rematerialize it (via the frame
865 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
866 // for us. Otherwise, expand to nothing.
867 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000868 int32_t NumBytes = AFI->getFramePtrSpillOffset();
869 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000870 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer2e49eaa2010-11-19 16:36:02 +0000871 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000872
873 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000874 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
875 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000876 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000877 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
878 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000879 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +0000880 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
881 FramePtr, -NumBytes, ARMCC::AL, 0,
882 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000883 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000884 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +0000885 if (RI.needsStackRealignment(MF)) {
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000886 MachineFrameInfo *MFI = MF.getFrameInfo();
887 unsigned MaxAlign = MFI->getMaxAlignment();
888 assert (!AFI->isThumb1OnlyFunction());
889 // Emit bic r6, r6, MaxAlign
890 unsigned bicOpc = AFI->isThumbFunction() ?
891 ARM::t2BICri : ARM::BICri;
892 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
893 TII->get(bicOpc), ARM::R6)
894 .addReg(ARM::R6, RegState::Kill)
895 .addImm(MaxAlign-1)));
896 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000897
898 }
899 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000900 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000901 }
902
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000903 case ARM::MOVsrl_flag:
904 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +0000905 // These are just fancy MOVs instructions.
Owen Anderson04912702011-07-21 23:38:37 +0000906 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsb014abf3e2010-10-21 16:06:28 +0000907 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000908 .addOperand(MI.getOperand(1))
Jim Grosbach06210a22011-07-13 17:25:55 +0000909 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
910 ARM_AM::lsr : ARM_AM::asr),
911 1)))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000912 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000913 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000914 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000915 }
916 case ARM::RRX: {
917 // This encodes as "MOVs Rd, Rm, rrx
918 MachineInstrBuilder MIB =
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000919 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000920 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000921 .addOperand(MI.getOperand(1))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000922 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000923 .addReg(0);
924 TransferImpOps(MI, MIB, MIB);
925 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000926 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000927 }
Jim Grosbache4750ef2011-06-30 19:38:01 +0000928 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +0000929 case ARM::TPsoft: {
Owen Anderson4ebf4712011-02-08 22:39:40 +0000930 MachineInstrBuilder MIB =
Jason W Kimc79c5f62010-12-08 23:14:44 +0000931 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbache4750ef2011-06-30 19:38:01 +0000932 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kimc79c5f62010-12-08 23:14:44 +0000933 .addExternalSymbol("__aeabi_read_tp", 0);
934
Chris Lattner1d0c2572011-04-29 05:24:29 +0000935 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +0000936 TransferImpOps(MI, MIB, MIB);
937 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000938 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +0000939 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000940 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +0000941 case ARM::t2LDRpci_pic: {
942 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +0000943 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +0000944 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000945 bool DstIsDead = MI.getOperand(0).isDead();
946 MachineInstrBuilder MIB1 =
Owen Anderson4ebf4712011-02-08 22:39:40 +0000947 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
948 TII->get(NewLdOpc), DstReg)
949 .addOperand(MI.getOperand(1)));
Chris Lattner1d0c2572011-04-29 05:24:29 +0000950 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000951 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
952 TII->get(ARM::tPICADD))
Bob Wilsonf1b36812010-10-15 18:25:59 +0000953 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000954 .addReg(DstReg)
955 .addOperand(MI.getOperand(2));
956 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +0000957 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000958 return true;
959 }
960
Tim Northover72360d22013-12-02 10:35:41 +0000961 case ARM::LDRLIT_ga_abs:
962 case ARM::LDRLIT_ga_pcrel:
963 case ARM::LDRLIT_ga_pcrel_ldr:
964 case ARM::tLDRLIT_ga_abs:
965 case ARM::tLDRLIT_ga_pcrel: {
966 unsigned DstReg = MI.getOperand(0).getReg();
967 bool DstIsDead = MI.getOperand(0).isDead();
968 const MachineOperand &MO1 = MI.getOperand(1);
969 const GlobalValue *GV = MO1.getGlobal();
970 bool IsARM =
971 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
972 bool IsPIC =
973 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
974 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
975 unsigned PICAddOpc =
976 IsARM
977 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICADD : ARM::PICLDR)
978 : ARM::tPICADD;
979
980 // We need a new const-pool entry to load from.
981 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
982 unsigned ARMPCLabelIndex = 0;
983 MachineConstantPoolValue *CPV;
984
985 if (IsPIC) {
986 unsigned PCAdj = IsARM ? 8 : 4;
987 ARMPCLabelIndex = AFI->createPICLabelUId();
988 CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
989 ARMCP::CPValue, PCAdj);
990 } else
991 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
992
993 MachineInstrBuilder MIB =
994 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
995 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
996 if (IsARM)
997 MIB.addImm(0);
998 AddDefaultPred(MIB);
999
1000 if (IsPIC) {
1001 MachineInstrBuilder MIB =
1002 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1003 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1004 .addReg(DstReg)
1005 .addImm(ARMPCLabelIndex);
1006
1007 if (IsARM)
1008 AddDefaultPred(MIB);
1009 }
1010
1011 MI.eraseFromParent();
1012 return true;
1013 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001014 case ARM::MOV_ga_pcrel:
1015 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001016 case ARM::t2MOV_ga_pcrel: {
1017 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001018 unsigned LabelId = AFI->createPICLabelUId();
1019 unsigned DstReg = MI.getOperand(0).getReg();
1020 bool DstIsDead = MI.getOperand(0).isDead();
1021 const MachineOperand &MO1 = MI.getOperand(1);
1022 const GlobalValue *GV = MO1.getGlobal();
1023 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001024 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001025 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001026 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001027 unsigned LO16TF = TF | ARMII::MO_LO16;
1028 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001029 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001030 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001031 : ARM::tPICADD;
1032 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1033 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001034 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001035 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001036
1037 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001038 .addReg(DstReg)
1039 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1040 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001041
1042 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001043 TII->get(PICAddOpc))
1044 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1045 .addReg(DstReg).addImm(LabelId);
1046 if (isARM) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001047 AddDefaultPred(MIB3);
1048 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001049 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001050 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001051 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001052 MI.eraseFromParent();
1053 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001054 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001055
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001056 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001057 case ARM::MOVCCi32imm:
1058 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001059 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001060 ExpandMOV32BitImm(MBB, MBBI);
1061 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001062
Tim Northoverd8407452013-10-01 14:33:28 +00001063 case ARM::SUBS_PC_LR: {
1064 MachineInstrBuilder MIB =
1065 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1066 .addReg(ARM::LR)
1067 .addOperand(MI.getOperand(0))
1068 .addOperand(MI.getOperand(1))
1069 .addOperand(MI.getOperand(2))
1070 .addReg(ARM::CPSR, RegState::Undef);
1071 TransferImpOps(MI, MIB, MIB);
1072 MI.eraseFromParent();
1073 return true;
1074 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001075 case ARM::VLDMQIA: {
1076 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001077 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001078 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001079 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001080
Bob Wilson6b853c32010-09-16 00:31:02 +00001081 // Grab the Q register destination.
1082 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1083 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001084
1085 // Copy the source register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001086 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001087
Bob Wilson6b853c32010-09-16 00:31:02 +00001088 // Copy the predicate operands.
1089 MIB.addOperand(MI.getOperand(OpIdx++));
1090 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001091
Bob Wilson6b853c32010-09-16 00:31:02 +00001092 // Add the destination operands (D subregs).
1093 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1094 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1095 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1096 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001097
Bob Wilson6b853c32010-09-16 00:31:02 +00001098 // Add an implicit def for the super-register.
1099 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1100 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001101 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001102 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001103 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001104 }
1105
Owen Andersond6c5a742011-03-29 16:45:53 +00001106 case ARM::VSTMQIA: {
1107 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001108 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001109 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001110 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001111
Bob Wilson6b853c32010-09-16 00:31:02 +00001112 // Grab the Q register source.
1113 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1114 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001115
1116 // Copy the destination register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001117 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001118
Bob Wilson6b853c32010-09-16 00:31:02 +00001119 // Copy the predicate operands.
1120 MIB.addOperand(MI.getOperand(OpIdx++));
1121 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001122
Bob Wilson6b853c32010-09-16 00:31:02 +00001123 // Add the source operands (D subregs).
1124 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1125 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1126 MIB.addReg(D0).addReg(D1);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001127
Chris Lattner1d0c2572011-04-29 05:24:29 +00001128 if (SrcIsKill) // Add an implicit kill for the Q register.
1129 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001130
Bob Wilson6b853c32010-09-16 00:31:02 +00001131 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001132 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001133 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001134 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001135 }
1136
Bob Wilson75a64082010-09-02 16:00:54 +00001137 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001138 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001139 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001140 case ARM::VLD2q8PseudoWB_fixed:
1141 case ARM::VLD2q16PseudoWB_fixed:
1142 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001143 case ARM::VLD2q8PseudoWB_register:
1144 case ARM::VLD2q16PseudoWB_register:
1145 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001146 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001147 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001148 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001149 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001150 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001151 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001152 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001153 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001154 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001155 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001156 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001157 case ARM::VLD3q8oddPseudo:
1158 case ARM::VLD3q16oddPseudo:
1159 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001160 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001161 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001162 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001163 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001164 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001165 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001166 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001167 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001168 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001169 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001170 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001171 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001172 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001173 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001174 case ARM::VLD4q8oddPseudo:
1175 case ARM::VLD4q16oddPseudo:
1176 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001177 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001178 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001179 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001180 case ARM::VLD3DUPd8Pseudo:
1181 case ARM::VLD3DUPd16Pseudo:
1182 case ARM::VLD3DUPd32Pseudo:
1183 case ARM::VLD3DUPd8Pseudo_UPD:
1184 case ARM::VLD3DUPd16Pseudo_UPD:
1185 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001186 case ARM::VLD4DUPd8Pseudo:
1187 case ARM::VLD4DUPd16Pseudo:
1188 case ARM::VLD4DUPd32Pseudo:
1189 case ARM::VLD4DUPd8Pseudo_UPD:
1190 case ARM::VLD4DUPd16Pseudo_UPD:
1191 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001192 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001193 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001194
Bob Wilson950882b2010-08-28 05:12:57 +00001195 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001196 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001197 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001198 case ARM::VST2q8PseudoWB_fixed:
1199 case ARM::VST2q16PseudoWB_fixed:
1200 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001201 case ARM::VST2q8PseudoWB_register:
1202 case ARM::VST2q16PseudoWB_register:
1203 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001204 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001205 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001206 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001207 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001208 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001209 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001210 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001211 case ARM::VST1d64TPseudoWB_fixed:
1212 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001213 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001214 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001215 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001216 case ARM::VST3q8oddPseudo:
1217 case ARM::VST3q16oddPseudo:
1218 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001219 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001220 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001221 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001222 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001223 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001224 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001225 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001226 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001227 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001228 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001229 case ARM::VST1d64QPseudoWB_fixed:
1230 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001231 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001232 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001233 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001234 case ARM::VST4q8oddPseudo:
1235 case ARM::VST4q16oddPseudo:
1236 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001237 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001238 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001239 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001240 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001241 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001242
Bob Wilsondc449902010-11-01 22:04:05 +00001243 case ARM::VLD1LNq8Pseudo:
1244 case ARM::VLD1LNq16Pseudo:
1245 case ARM::VLD1LNq32Pseudo:
1246 case ARM::VLD1LNq8Pseudo_UPD:
1247 case ARM::VLD1LNq16Pseudo_UPD:
1248 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001249 case ARM::VLD2LNd8Pseudo:
1250 case ARM::VLD2LNd16Pseudo:
1251 case ARM::VLD2LNd32Pseudo:
1252 case ARM::VLD2LNq16Pseudo:
1253 case ARM::VLD2LNq32Pseudo:
1254 case ARM::VLD2LNd8Pseudo_UPD:
1255 case ARM::VLD2LNd16Pseudo_UPD:
1256 case ARM::VLD2LNd32Pseudo_UPD:
1257 case ARM::VLD2LNq16Pseudo_UPD:
1258 case ARM::VLD2LNq32Pseudo_UPD:
1259 case ARM::VLD3LNd8Pseudo:
1260 case ARM::VLD3LNd16Pseudo:
1261 case ARM::VLD3LNd32Pseudo:
1262 case ARM::VLD3LNq16Pseudo:
1263 case ARM::VLD3LNq32Pseudo:
1264 case ARM::VLD3LNd8Pseudo_UPD:
1265 case ARM::VLD3LNd16Pseudo_UPD:
1266 case ARM::VLD3LNd32Pseudo_UPD:
1267 case ARM::VLD3LNq16Pseudo_UPD:
1268 case ARM::VLD3LNq32Pseudo_UPD:
1269 case ARM::VLD4LNd8Pseudo:
1270 case ARM::VLD4LNd16Pseudo:
1271 case ARM::VLD4LNd32Pseudo:
1272 case ARM::VLD4LNq16Pseudo:
1273 case ARM::VLD4LNq32Pseudo:
1274 case ARM::VLD4LNd8Pseudo_UPD:
1275 case ARM::VLD4LNd16Pseudo_UPD:
1276 case ARM::VLD4LNd32Pseudo_UPD:
1277 case ARM::VLD4LNq16Pseudo_UPD:
1278 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001279 case ARM::VST1LNq8Pseudo:
1280 case ARM::VST1LNq16Pseudo:
1281 case ARM::VST1LNq32Pseudo:
1282 case ARM::VST1LNq8Pseudo_UPD:
1283 case ARM::VST1LNq16Pseudo_UPD:
1284 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001285 case ARM::VST2LNd8Pseudo:
1286 case ARM::VST2LNd16Pseudo:
1287 case ARM::VST2LNd32Pseudo:
1288 case ARM::VST2LNq16Pseudo:
1289 case ARM::VST2LNq32Pseudo:
1290 case ARM::VST2LNd8Pseudo_UPD:
1291 case ARM::VST2LNd16Pseudo_UPD:
1292 case ARM::VST2LNd32Pseudo_UPD:
1293 case ARM::VST2LNq16Pseudo_UPD:
1294 case ARM::VST2LNq32Pseudo_UPD:
1295 case ARM::VST3LNd8Pseudo:
1296 case ARM::VST3LNd16Pseudo:
1297 case ARM::VST3LNd32Pseudo:
1298 case ARM::VST3LNq16Pseudo:
1299 case ARM::VST3LNq32Pseudo:
1300 case ARM::VST3LNd8Pseudo_UPD:
1301 case ARM::VST3LNd16Pseudo_UPD:
1302 case ARM::VST3LNd32Pseudo_UPD:
1303 case ARM::VST3LNq16Pseudo_UPD:
1304 case ARM::VST3LNq32Pseudo_UPD:
1305 case ARM::VST4LNd8Pseudo:
1306 case ARM::VST4LNd16Pseudo:
1307 case ARM::VST4LNd32Pseudo:
1308 case ARM::VST4LNq16Pseudo:
1309 case ARM::VST4LNq32Pseudo:
1310 case ARM::VST4LNd8Pseudo_UPD:
1311 case ARM::VST4LNd16Pseudo_UPD:
1312 case ARM::VST4LNd32Pseudo_UPD:
1313 case ARM::VST4LNq16Pseudo_UPD:
1314 case ARM::VST4LNq32Pseudo_UPD:
1315 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001316 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001317
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001318 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1319 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001320 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1321 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001322 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001323}
1324
1325bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1326 bool Modified = false;
1327
1328 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1329 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001330 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001331 Modified |= ExpandMI(MBB, MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001332 MBBI = NMBBI;
1333 }
1334
1335 return Modified;
1336}
1337
1338bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001339 const TargetMachine &TM = MF.getTarget();
1340 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1341 TRI = TM.getRegisterInfo();
1342 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001343 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001344
1345 bool Modified = false;
1346 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1347 ++MFI)
1348 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001349 if (VerifyARMPseudo)
1350 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001351 return Modified;
1352}
1353
1354/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1355/// expansion pass.
1356FunctionPass *llvm::createARMExpandPseudoPass() {
1357 return new ARMExpandPseudo();
1358}