blob: 4b3fa5455a309faf348e83073c2d491aa73cc4b7 [file] [log] [blame]
Guillaume Chateletc9f727b2018-06-13 13:24:41 +00001//===-- SnippetGeneratorTest.cpp --------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "../Common/AssemblerUtils.h"
11#include "Latency.h"
12#include "LlvmState.h"
13#include "MCInstrDescView.h"
14#include "RegisterAliasing.h"
15#include "Uops.h"
16#include "X86InstrInfo.h"
17
18#include <unordered_set>
19
20namespace exegesis {
Guillaume Chateletfb943542018-08-01 14:41:45 +000021
22void InitializeX86ExegesisTarget();
23
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000024namespace {
25
Guillaume Chatelet1ebb6752018-06-20 11:09:36 +000026using testing::AnyOf;
27using testing::ElementsAre;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000028using testing::Gt;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000029using testing::HasSubstr;
30using testing::Not;
31using testing::SizeIs;
Clement Courbeta51efc22018-06-25 13:12:02 +000032using testing::UnorderedElementsAre;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000033
34MATCHER(IsInvalid, "") { return !arg.isValid(); }
35MATCHER(IsReg, "") { return arg.isReg(); }
36
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000037class X86SnippetGeneratorTest : public ::testing::Test {
38protected:
39 X86SnippetGeneratorTest()
Guillaume Chateletb391f242018-06-13 14:07:36 +000040 : State("x86_64-unknown-linux", "haswell"),
41 MCInstrInfo(State.getInstrInfo()), MCRegisterInfo(State.getRegInfo()) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000042
43 static void SetUpTestCase() {
44 LLVMInitializeX86TargetInfo();
45 LLVMInitializeX86TargetMC();
46 LLVMInitializeX86Target();
47 LLVMInitializeX86AsmPrinter();
Guillaume Chateletfb943542018-08-01 14:41:45 +000048 InitializeX86ExegesisTarget();
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000049 }
50
51 const LLVMState State;
52 const llvm::MCInstrInfo &MCInstrInfo;
53 const llvm::MCRegisterInfo &MCRegisterInfo;
54};
55
Clement Courbetd939f6d2018-09-13 07:40:53 +000056template <typename SnippetGeneratorT>
Guillaume Chateletef6cef52018-06-20 08:52:30 +000057class SnippetGeneratorTest : public X86SnippetGeneratorTest {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000058protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000059 SnippetGeneratorTest() : Generator(State) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000060
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000061 std::vector<CodeTemplate> checkAndGetCodeTemplates(unsigned Opcode) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000062 randomGenerator().seed(0); // Initialize seed.
Guillaume Chatelet9b592382018-10-10 14:57:32 +000063 const Instruction Instr(State, Opcode);
Guillaume Chatelet296a8622018-10-15 09:09:19 +000064 auto CodeTemplateOrError = Generator.generateCodeTemplates(Instr);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000065 EXPECT_FALSE(CodeTemplateOrError.takeError()); // Valid configuration.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000066 return std::move(CodeTemplateOrError.get());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000067 }
68
Clement Courbetd939f6d2018-09-13 07:40:53 +000069 SnippetGeneratorT Generator;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000070};
71
Clement Courbetd939f6d2018-09-13 07:40:53 +000072using LatencySnippetGeneratorTest =
73 SnippetGeneratorTest<LatencySnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000074
Clement Courbetd939f6d2018-09-13 07:40:53 +000075using UopsSnippetGeneratorTest = SnippetGeneratorTest<UopsSnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000076
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000077TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughImplicitReg) {
78 // - ADC16i16
79 // - Op0 Explicit Use Immediate
80 // - Op1 Implicit Def Reg(AX)
81 // - Op2 Implicit Def Reg(EFLAGS)
82 // - Op3 Implicit Use Reg(AX)
83 // - Op4 Implicit Use Reg(EFLAGS)
84 // - Var0 [Op0]
85 // - hasAliasingImplicitRegisters (execution is always serial)
86 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000087 const unsigned Opcode = llvm::X86::ADC16i16;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000088 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::AX);
89 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[1], llvm::X86::EFLAGS);
90 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[0], llvm::X86::AX);
91 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[1], llvm::X86::EFLAGS);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000092 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
93 ASSERT_THAT(CodeTemplates, SizeIs(1));
94 const auto &CT = CodeTemplates[0];
95 EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_IMPLICIT_REGS_ALIAS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000096 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +000097 const InstructionTemplate &IT = CT.Instructions[0];
98 EXPECT_THAT(IT.getOpcode(), Opcode);
99 ASSERT_THAT(IT.VariableValues, SizeIs(1)); // Imm.
100 EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Immediate is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000101}
102
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000103TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughTiedRegs) {
104 // - ADD16ri
105 // - Op0 Explicit Def RegClass(GR16)
106 // - Op1 Explicit Use RegClass(GR16) TiedToOp0
107 // - Op2 Explicit Use Immediate
108 // - Op3 Implicit Def Reg(EFLAGS)
109 // - Var0 [Op0,Op1]
110 // - Var1 [Op2]
111 // - hasTiedRegisters (execution is always serial)
112 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000113 const unsigned Opcode = llvm::X86::ADD16ri;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000114 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::EFLAGS);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000115 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
116 ASSERT_THAT(CodeTemplates, SizeIs(1));
117 const auto &CT = CodeTemplates[0];
118 EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_TIED_REGS_ALIAS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000119 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000120 const InstructionTemplate &IT = CT.Instructions[0];
121 EXPECT_THAT(IT.getOpcode(), Opcode);
122 ASSERT_THAT(IT.VariableValues, SizeIs(2));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000123 EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Operand 1 is not set";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000124 EXPECT_THAT(IT.VariableValues[1], IsInvalid()) << "Operand 2 is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000125}
126
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000127TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughExplicitRegs) {
128 // - VXORPSrr
129 // - Op0 Explicit Def RegClass(VR128)
130 // - Op1 Explicit Use RegClass(VR128)
131 // - Op2 Explicit Use RegClass(VR128)
132 // - Var0 [Op0]
133 // - Var1 [Op1]
134 // - Var2 [Op2]
135 // - hasAliasingRegisters
136 const unsigned Opcode = llvm::X86::VXORPSrr;
137 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
138 ASSERT_THAT(CodeTemplates, SizeIs(1));
139 const auto &CT = CodeTemplates[0];
140 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_EXPLICIT_REGS);
141 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000142 const InstructionTemplate &IT = CT.Instructions[0];
143 EXPECT_THAT(IT.getOpcode(), Opcode);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000144 ASSERT_THAT(IT.VariableValues, SizeIs(3));
145 EXPECT_THAT(IT.VariableValues,
146 AnyOf(ElementsAre(IsReg(), IsInvalid(), IsReg()),
147 ElementsAre(IsReg(), IsReg(), IsInvalid())))
148 << "Op0 is either set to Op1 or to Op2";
149}
150
151TEST_F(LatencySnippetGeneratorTest, DependencyThroughOtherOpcode) {
152 // - CMP64rr
153 // - Op0 Explicit Use RegClass(GR64)
154 // - Op1 Explicit Use RegClass(GR64)
155 // - Op2 Implicit Def Reg(EFLAGS)
156 // - Var0 [Op0]
157 // - Var1 [Op1]
158 const unsigned Opcode = llvm::X86::CMP64rr;
159 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
160 ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available";
161 for (const auto &CT : CodeTemplates) {
162 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR);
163 ASSERT_THAT(CT.Instructions, SizeIs(2));
164 const InstructionTemplate &IT = CT.Instructions[0];
165 EXPECT_THAT(IT.getOpcode(), Opcode);
166 ASSERT_THAT(IT.VariableValues, SizeIs(2));
167 EXPECT_THAT(IT.VariableValues, AnyOf(ElementsAre(IsReg(), IsInvalid()),
168 ElementsAre(IsInvalid(), IsReg())));
169 EXPECT_THAT(CT.Instructions[1].getOpcode(), Not(Opcode));
170 // TODO: check that the two instructions alias each other.
171 }
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000172}
173
Clement Courbetd939f6d2018-09-13 07:40:53 +0000174TEST_F(LatencySnippetGeneratorTest, LAHF) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000175 // - LAHF
176 // - Op0 Implicit Def Reg(AH)
177 // - Op1 Implicit Use Reg(EFLAGS)
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000178 const unsigned Opcode = llvm::X86::LAHF;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000179 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
180 ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available";
181 for (const auto &CT : CodeTemplates) {
182 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR);
183 ASSERT_THAT(CT.Instructions, SizeIs(2));
184 const InstructionTemplate &IT = CT.Instructions[0];
185 EXPECT_THAT(IT.getOpcode(), Opcode);
186 ASSERT_THAT(IT.VariableValues, SizeIs(0));
187 }
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000188}
189
Clement Courbetd939f6d2018-09-13 07:40:53 +0000190TEST_F(UopsSnippetGeneratorTest, ParallelInstruction) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000191 // - BNDCL32rr
192 // - Op0 Explicit Use RegClass(BNDR)
193 // - Op1 Explicit Use RegClass(GR32)
194 // - Var0 [Op0]
195 // - Var1 [Op1]
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000196 const unsigned Opcode = llvm::X86::BNDCL32rr;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000197 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
198 ASSERT_THAT(CodeTemplates, SizeIs(1));
199 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000200 EXPECT_THAT(CT.Info, HasSubstr("parallel"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000201 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000202 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000203 const InstructionTemplate &IT = CT.Instructions[0];
204 EXPECT_THAT(IT.getOpcode(), Opcode);
205 ASSERT_THAT(IT.VariableValues, SizeIs(2));
206 EXPECT_THAT(IT.VariableValues[0], IsInvalid());
207 EXPECT_THAT(IT.VariableValues[1], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000208}
209
Clement Courbetd939f6d2018-09-13 07:40:53 +0000210TEST_F(UopsSnippetGeneratorTest, SerialInstruction) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000211 // - CDQ
212 // - Op0 Implicit Def Reg(EAX)
213 // - Op1 Implicit Def Reg(EDX)
214 // - Op2 Implicit Use Reg(EAX)
215 // - hasAliasingImplicitRegisters (execution is always serial)
216 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000217 const unsigned Opcode = llvm::X86::CDQ;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000218 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
219 ASSERT_THAT(CodeTemplates, SizeIs(1));
220 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000221 EXPECT_THAT(CT.Info, HasSubstr("serial"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000222 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000223 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000224 const InstructionTemplate &IT = CT.Instructions[0];
225 EXPECT_THAT(IT.getOpcode(), Opcode);
226 ASSERT_THAT(IT.VariableValues, SizeIs(0));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000227}
228
Clement Courbetd939f6d2018-09-13 07:40:53 +0000229TEST_F(UopsSnippetGeneratorTest, StaticRenaming) {
Guillaume Chatelet5dab6ad2018-10-10 12:58:40 +0000230 // CMOVA32rr has tied variables, we enumerate the possible values to execute
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000231 // as many in parallel as possible.
232
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000233 // - CMOVA32rr
234 // - Op0 Explicit Def RegClass(GR32)
235 // - Op1 Explicit Use RegClass(GR32) TiedToOp0
236 // - Op2 Explicit Use RegClass(GR32)
237 // - Op3 Implicit Use Reg(EFLAGS)
238 // - Var0 [Op0,Op1]
239 // - Var1 [Op2]
240 // - hasTiedRegisters (execution is always serial)
241 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000242 const unsigned Opcode = llvm::X86::CMOVA32rr;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000243 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
244 ASSERT_THAT(CodeTemplates, SizeIs(1));
245 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000246 EXPECT_THAT(CT.Info, HasSubstr("static renaming"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000247 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000248 constexpr const unsigned kInstructionCount = 15;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000249 ASSERT_THAT(CT.Instructions, SizeIs(kInstructionCount));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000250 std::unordered_set<unsigned> AllDefRegisters;
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000251 for (const auto &IT : CT.Instructions) {
252 ASSERT_THAT(IT.VariableValues, SizeIs(2));
253 AllDefRegisters.insert(IT.VariableValues[0].getReg());
Guillaume Chateletef6cef52018-06-20 08:52:30 +0000254 }
255 EXPECT_THAT(AllDefRegisters, SizeIs(kInstructionCount))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000256 << "Each instruction writes to a different register";
257}
258
Clement Courbetd939f6d2018-09-13 07:40:53 +0000259TEST_F(UopsSnippetGeneratorTest, NoTiedVariables) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000260 // CMOV_GR32 has no tied variables, we make sure def and use are different
261 // from each other.
262
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000263 // - CMOV_GR32
264 // - Op0 Explicit Def RegClass(GR32)
265 // - Op1 Explicit Use RegClass(GR32)
266 // - Op2 Explicit Use RegClass(GR32)
267 // - Op3 Explicit Use Immediate
268 // - Op4 Implicit Use Reg(EFLAGS)
269 // - Var0 [Op0]
270 // - Var1 [Op1]
271 // - Var2 [Op2]
272 // - Var3 [Op3]
273 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000274 const unsigned Opcode = llvm::X86::CMOV_GR32;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000275 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
276 ASSERT_THAT(CodeTemplates, SizeIs(1));
277 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000278 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000279 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000280 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000281 const InstructionTemplate &IT = CT.Instructions[0];
282 EXPECT_THAT(IT.getOpcode(), Opcode);
283 ASSERT_THAT(IT.VariableValues, SizeIs(4));
284 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[1].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000285 << "Def is different from first Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000286 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[2].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000287 << "Def is different from second Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000288 EXPECT_THAT(IT.VariableValues[3], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000289}
290
Clement Courbetd939f6d2018-09-13 07:40:53 +0000291TEST_F(UopsSnippetGeneratorTest, MemoryUse) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000292 // Mov32rm reads from memory.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000293 // - MOV32rm
294 // - Op0 Explicit Def RegClass(GR32)
295 // - Op1 Explicit Use Memory RegClass(GR8)
296 // - Op2 Explicit Use Memory
297 // - Op3 Explicit Use Memory RegClass(GRH8)
298 // - Op4 Explicit Use Memory
299 // - Op5 Explicit Use Memory RegClass(SEGMENT_REG)
300 // - Var0 [Op0]
301 // - Var1 [Op1]
302 // - Var2 [Op2]
303 // - Var3 [Op3]
304 // - Var4 [Op4]
305 // - Var5 [Op5]
306 // - hasMemoryOperands
307 // - hasAliasingRegisters
Guillaume Chateletfb943542018-08-01 14:41:45 +0000308 const unsigned Opcode = llvm::X86::MOV32rm;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000309 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
310 ASSERT_THAT(CodeTemplates, SizeIs(1));
311 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000312 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000313 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000314 ASSERT_THAT(CT.Instructions,
Clement Courbetd939f6d2018-09-13 07:40:53 +0000315 SizeIs(UopsSnippetGenerator::kMinNumDifferentAddresses));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000316 const InstructionTemplate &IT = CT.Instructions[0];
317 EXPECT_THAT(IT.getOpcode(), Opcode);
318 ASSERT_THAT(IT.VariableValues, SizeIs(6));
319 EXPECT_EQ(IT.VariableValues[2].getImm(), 1);
320 EXPECT_EQ(IT.VariableValues[3].getReg(), 0u);
321 EXPECT_EQ(IT.VariableValues[4].getImm(), 0);
322 EXPECT_EQ(IT.VariableValues[5].getReg(), 0u);
Guillaume Chateletfb943542018-08-01 14:41:45 +0000323}
324
Clement Courbetd939f6d2018-09-13 07:40:53 +0000325TEST_F(UopsSnippetGeneratorTest, MemoryUse_Movsb) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000326 // MOVSB writes to scratch memory register.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000327 // - MOVSB
328 // - Op0 Explicit Use Memory RegClass(GR8)
329 // - Op1 Explicit Use Memory RegClass(GR8)
330 // - Op2 Explicit Use Memory RegClass(SEGMENT_REG)
331 // - Op3 Implicit Def Reg(EDI)
332 // - Op4 Implicit Def Reg(ESI)
333 // - Op5 Implicit Use Reg(EDI)
334 // - Op6 Implicit Use Reg(ESI)
335 // - Op7 Implicit Use Reg(DF)
336 // - Var0 [Op0]
337 // - Var1 [Op1]
338 // - Var2 [Op2]
339 // - hasMemoryOperands
340 // - hasAliasingImplicitRegisters (execution is always serial)
341 // - hasAliasingRegisters
Guillaume Chateletfb943542018-08-01 14:41:45 +0000342 const unsigned Opcode = llvm::X86::MOVSB;
Guillaume Chatelet9b592382018-10-10 14:57:32 +0000343 const Instruction Instr(State, Opcode);
Guillaume Chatelet296a8622018-10-15 09:09:19 +0000344 auto Error = Generator.generateCodeTemplates(Instr).takeError();
Guillaume Chateletfb943542018-08-01 14:41:45 +0000345 EXPECT_TRUE((bool)Error);
346 llvm::consumeError(std::move(Error));
347}
348
Clement Courbetd939f6d2018-09-13 07:40:53 +0000349class FakeSnippetGenerator : public SnippetGenerator {
Clement Courbeta51efc22018-06-25 13:12:02 +0000350public:
Clement Courbetd939f6d2018-09-13 07:40:53 +0000351 FakeSnippetGenerator(const LLVMState &State) : SnippetGenerator(State) {}
Clement Courbeta51efc22018-06-25 13:12:02 +0000352
353 Instruction createInstruction(unsigned Opcode) {
Guillaume Chateletee9c2a172018-10-10 14:22:48 +0000354 return Instruction(State, Opcode);
Clement Courbeta51efc22018-06-25 13:12:02 +0000355 }
356
357private:
Guillaume Chatelet296a8622018-10-15 09:09:19 +0000358 llvm::Expected<std::vector<CodeTemplate>>
359 generateCodeTemplates(const Instruction &Instr) const override {
Clement Courbeta51efc22018-06-25 13:12:02 +0000360 return llvm::make_error<llvm::StringError>("not implemented",
361 llvm::inconvertibleErrorCode());
362 }
Clement Courbeta51efc22018-06-25 13:12:02 +0000363};
364
Clement Courbetd939f6d2018-09-13 07:40:53 +0000365using FakeSnippetGeneratorTest = SnippetGeneratorTest<FakeSnippetGenerator>;
Clement Courbeta51efc22018-06-25 13:12:02 +0000366
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000367testing::Matcher<const RegisterValue &> IsRegisterValue(unsigned Reg,
368 llvm::APInt Value) {
369 return testing::AllOf(testing::Field(&RegisterValue::Register, Reg),
370 testing::Field(&RegisterValue::Value, Value));
371}
372
373TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd16ri) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000374 // ADD16ri:
375 // explicit def 0 : reg RegClass=GR16
376 // explicit use 1 : reg RegClass=GR16 | TIED_TO:0
377 // explicit use 2 : imm
378 // implicit def : EFLAGS
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000379 InstructionTemplate IT(Generator.createInstruction(llvm::X86::ADD16ri));
380 IT.getValueFor(IT.Instr.Variables[0]) =
Clement Courbeta51efc22018-06-25 13:12:02 +0000381 llvm::MCOperand::createReg(llvm::X86::AX);
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000382 std::vector<InstructionTemplate> Snippet;
383 Snippet.push_back(std::move(IT));
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000384 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
385 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::AX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000386}
387
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000388TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd64rr) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000389 // ADD64rr:
390 // mov64ri rax, 42
391 // add64rr rax, rax, rbx
392 // -> only rbx needs defining.
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000393 std::vector<InstructionTemplate> Snippet;
Clement Courbeta51efc22018-06-25 13:12:02 +0000394 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000395 InstructionTemplate Mov(Generator.createInstruction(llvm::X86::MOV64ri));
Clement Courbeta51efc22018-06-25 13:12:02 +0000396 Mov.getValueFor(Mov.Instr.Variables[0]) =
397 llvm::MCOperand::createReg(llvm::X86::RAX);
398 Mov.getValueFor(Mov.Instr.Variables[1]) = llvm::MCOperand::createImm(42);
399 Snippet.push_back(std::move(Mov));
400 }
401 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000402 InstructionTemplate Add(Generator.createInstruction(llvm::X86::ADD64rr));
Clement Courbeta51efc22018-06-25 13:12:02 +0000403 Add.getValueFor(Add.Instr.Variables[0]) =
404 llvm::MCOperand::createReg(llvm::X86::RAX);
405 Add.getValueFor(Add.Instr.Variables[1]) =
406 llvm::MCOperand::createReg(llvm::X86::RBX);
407 Snippet.push_back(std::move(Add));
408 }
409
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000410 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
411 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::RBX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000412}
413
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000414} // namespace
415} // namespace exegesis