Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 1 | //===-- SnippetGeneratorTest.cpp --------------------------------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "../Common/AssemblerUtils.h" |
| 11 | #include "Latency.h" |
| 12 | #include "LlvmState.h" |
| 13 | #include "MCInstrDescView.h" |
| 14 | #include "RegisterAliasing.h" |
| 15 | #include "Uops.h" |
| 16 | #include "X86InstrInfo.h" |
| 17 | |
| 18 | #include <unordered_set> |
| 19 | |
| 20 | namespace exegesis { |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 21 | |
| 22 | void InitializeX86ExegesisTarget(); |
| 23 | |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 24 | namespace { |
| 25 | |
Guillaume Chatelet | 1ebb675 | 2018-06-20 11:09:36 +0000 | [diff] [blame] | 26 | using testing::AnyOf; |
| 27 | using testing::ElementsAre; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 28 | using testing::Gt; |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 29 | using testing::HasSubstr; |
| 30 | using testing::Not; |
| 31 | using testing::SizeIs; |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 32 | using testing::UnorderedElementsAre; |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 33 | |
| 34 | MATCHER(IsInvalid, "") { return !arg.isValid(); } |
| 35 | MATCHER(IsReg, "") { return arg.isReg(); } |
| 36 | |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 37 | class X86SnippetGeneratorTest : public ::testing::Test { |
| 38 | protected: |
| 39 | X86SnippetGeneratorTest() |
Guillaume Chatelet | b391f24 | 2018-06-13 14:07:36 +0000 | [diff] [blame] | 40 | : State("x86_64-unknown-linux", "haswell"), |
| 41 | MCInstrInfo(State.getInstrInfo()), MCRegisterInfo(State.getRegInfo()) {} |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 42 | |
| 43 | static void SetUpTestCase() { |
| 44 | LLVMInitializeX86TargetInfo(); |
| 45 | LLVMInitializeX86TargetMC(); |
| 46 | LLVMInitializeX86Target(); |
| 47 | LLVMInitializeX86AsmPrinter(); |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 48 | InitializeX86ExegesisTarget(); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 49 | } |
| 50 | |
| 51 | const LLVMState State; |
| 52 | const llvm::MCInstrInfo &MCInstrInfo; |
| 53 | const llvm::MCRegisterInfo &MCRegisterInfo; |
| 54 | }; |
| 55 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 56 | template <typename SnippetGeneratorT> |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 57 | class SnippetGeneratorTest : public X86SnippetGeneratorTest { |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 58 | protected: |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 59 | SnippetGeneratorTest() : Generator(State) {} |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 60 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 61 | std::vector<CodeTemplate> checkAndGetCodeTemplates(unsigned Opcode) { |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 62 | randomGenerator().seed(0); // Initialize seed. |
Guillaume Chatelet | 9b59238 | 2018-10-10 14:57:32 +0000 | [diff] [blame] | 63 | const Instruction Instr(State, Opcode); |
Guillaume Chatelet | 296a862 | 2018-10-15 09:09:19 +0000 | [diff] [blame] | 64 | auto CodeTemplateOrError = Generator.generateCodeTemplates(Instr); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 65 | EXPECT_FALSE(CodeTemplateOrError.takeError()); // Valid configuration. |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 66 | return std::move(CodeTemplateOrError.get()); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 67 | } |
| 68 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 69 | SnippetGeneratorT Generator; |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 70 | }; |
| 71 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 72 | using LatencySnippetGeneratorTest = |
| 73 | SnippetGeneratorTest<LatencySnippetGenerator>; |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 74 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 75 | using UopsSnippetGeneratorTest = SnippetGeneratorTest<UopsSnippetGenerator>; |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 76 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 77 | TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughImplicitReg) { |
| 78 | // - ADC16i16 |
| 79 | // - Op0 Explicit Use Immediate |
| 80 | // - Op1 Implicit Def Reg(AX) |
| 81 | // - Op2 Implicit Def Reg(EFLAGS) |
| 82 | // - Op3 Implicit Use Reg(AX) |
| 83 | // - Op4 Implicit Use Reg(EFLAGS) |
| 84 | // - Var0 [Op0] |
| 85 | // - hasAliasingImplicitRegisters (execution is always serial) |
| 86 | // - hasAliasingRegisters |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 87 | const unsigned Opcode = llvm::X86::ADC16i16; |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 88 | EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::AX); |
| 89 | EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[1], llvm::X86::EFLAGS); |
| 90 | EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[0], llvm::X86::AX); |
| 91 | EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[1], llvm::X86::EFLAGS); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 92 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 93 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 94 | const auto &CT = CodeTemplates[0]; |
| 95 | EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_IMPLICIT_REGS_ALIAS); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 96 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 97 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 98 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 99 | ASSERT_THAT(IT.VariableValues, SizeIs(1)); // Imm. |
| 100 | EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Immediate is not set"; |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 103 | TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughTiedRegs) { |
| 104 | // - ADD16ri |
| 105 | // - Op0 Explicit Def RegClass(GR16) |
| 106 | // - Op1 Explicit Use RegClass(GR16) TiedToOp0 |
| 107 | // - Op2 Explicit Use Immediate |
| 108 | // - Op3 Implicit Def Reg(EFLAGS) |
| 109 | // - Var0 [Op0,Op1] |
| 110 | // - Var1 [Op2] |
| 111 | // - hasTiedRegisters (execution is always serial) |
| 112 | // - hasAliasingRegisters |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 113 | const unsigned Opcode = llvm::X86::ADD16ri; |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 114 | EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::EFLAGS); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 115 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 116 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 117 | const auto &CT = CodeTemplates[0]; |
| 118 | EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_TIED_REGS_ALIAS); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 119 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 120 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 121 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 122 | ASSERT_THAT(IT.VariableValues, SizeIs(2)); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 123 | EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Operand 1 is not set"; |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 124 | EXPECT_THAT(IT.VariableValues[1], IsInvalid()) << "Operand 2 is not set"; |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 127 | TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughExplicitRegs) { |
| 128 | // - VXORPSrr |
| 129 | // - Op0 Explicit Def RegClass(VR128) |
| 130 | // - Op1 Explicit Use RegClass(VR128) |
| 131 | // - Op2 Explicit Use RegClass(VR128) |
| 132 | // - Var0 [Op0] |
| 133 | // - Var1 [Op1] |
| 134 | // - Var2 [Op2] |
| 135 | // - hasAliasingRegisters |
| 136 | const unsigned Opcode = llvm::X86::VXORPSrr; |
| 137 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 138 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 139 | const auto &CT = CodeTemplates[0]; |
| 140 | EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_EXPLICIT_REGS); |
| 141 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 142 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 143 | EXPECT_THAT(IT.getOpcode(), Opcode); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 144 | ASSERT_THAT(IT.VariableValues, SizeIs(3)); |
| 145 | EXPECT_THAT(IT.VariableValues, |
| 146 | AnyOf(ElementsAre(IsReg(), IsInvalid(), IsReg()), |
| 147 | ElementsAre(IsReg(), IsReg(), IsInvalid()))) |
| 148 | << "Op0 is either set to Op1 or to Op2"; |
| 149 | } |
| 150 | |
| 151 | TEST_F(LatencySnippetGeneratorTest, DependencyThroughOtherOpcode) { |
| 152 | // - CMP64rr |
| 153 | // - Op0 Explicit Use RegClass(GR64) |
| 154 | // - Op1 Explicit Use RegClass(GR64) |
| 155 | // - Op2 Implicit Def Reg(EFLAGS) |
| 156 | // - Var0 [Op0] |
| 157 | // - Var1 [Op1] |
| 158 | const unsigned Opcode = llvm::X86::CMP64rr; |
| 159 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 160 | ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available"; |
| 161 | for (const auto &CT : CodeTemplates) { |
| 162 | EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR); |
| 163 | ASSERT_THAT(CT.Instructions, SizeIs(2)); |
| 164 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 165 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 166 | ASSERT_THAT(IT.VariableValues, SizeIs(2)); |
| 167 | EXPECT_THAT(IT.VariableValues, AnyOf(ElementsAre(IsReg(), IsInvalid()), |
| 168 | ElementsAre(IsInvalid(), IsReg()))); |
| 169 | EXPECT_THAT(CT.Instructions[1].getOpcode(), Not(Opcode)); |
| 170 | // TODO: check that the two instructions alias each other. |
| 171 | } |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 172 | } |
| 173 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 174 | TEST_F(LatencySnippetGeneratorTest, LAHF) { |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 175 | // - LAHF |
| 176 | // - Op0 Implicit Def Reg(AH) |
| 177 | // - Op1 Implicit Use Reg(EFLAGS) |
Guillaume Chatelet | 60e3d58 | 2018-06-13 13:53:56 +0000 | [diff] [blame] | 178 | const unsigned Opcode = llvm::X86::LAHF; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 179 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 180 | ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available"; |
| 181 | for (const auto &CT : CodeTemplates) { |
| 182 | EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR); |
| 183 | ASSERT_THAT(CT.Instructions, SizeIs(2)); |
| 184 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 185 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 186 | ASSERT_THAT(IT.VariableValues, SizeIs(0)); |
| 187 | } |
Guillaume Chatelet | 60e3d58 | 2018-06-13 13:53:56 +0000 | [diff] [blame] | 188 | } |
| 189 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 190 | TEST_F(UopsSnippetGeneratorTest, ParallelInstruction) { |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 191 | // - BNDCL32rr |
| 192 | // - Op0 Explicit Use RegClass(BNDR) |
| 193 | // - Op1 Explicit Use RegClass(GR32) |
| 194 | // - Var0 [Op0] |
| 195 | // - Var1 [Op1] |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 196 | const unsigned Opcode = llvm::X86::BNDCL32rr; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 197 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 198 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 199 | const auto &CT = CodeTemplates[0]; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 200 | EXPECT_THAT(CT.Info, HasSubstr("parallel")); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 201 | EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 202 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 203 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 204 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 205 | ASSERT_THAT(IT.VariableValues, SizeIs(2)); |
| 206 | EXPECT_THAT(IT.VariableValues[0], IsInvalid()); |
| 207 | EXPECT_THAT(IT.VariableValues[1], IsInvalid()); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 210 | TEST_F(UopsSnippetGeneratorTest, SerialInstruction) { |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 211 | // - CDQ |
| 212 | // - Op0 Implicit Def Reg(EAX) |
| 213 | // - Op1 Implicit Def Reg(EDX) |
| 214 | // - Op2 Implicit Use Reg(EAX) |
| 215 | // - hasAliasingImplicitRegisters (execution is always serial) |
| 216 | // - hasAliasingRegisters |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 217 | const unsigned Opcode = llvm::X86::CDQ; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 218 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 219 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 220 | const auto &CT = CodeTemplates[0]; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 221 | EXPECT_THAT(CT.Info, HasSubstr("serial")); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 222 | EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 223 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 224 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 225 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 226 | ASSERT_THAT(IT.VariableValues, SizeIs(0)); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 227 | } |
| 228 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 229 | TEST_F(UopsSnippetGeneratorTest, StaticRenaming) { |
Guillaume Chatelet | 5dab6ad | 2018-10-10 12:58:40 +0000 | [diff] [blame] | 230 | // CMOVA32rr has tied variables, we enumerate the possible values to execute |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 231 | // as many in parallel as possible. |
| 232 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 233 | // - CMOVA32rr |
| 234 | // - Op0 Explicit Def RegClass(GR32) |
| 235 | // - Op1 Explicit Use RegClass(GR32) TiedToOp0 |
| 236 | // - Op2 Explicit Use RegClass(GR32) |
| 237 | // - Op3 Implicit Use Reg(EFLAGS) |
| 238 | // - Var0 [Op0,Op1] |
| 239 | // - Var1 [Op2] |
| 240 | // - hasTiedRegisters (execution is always serial) |
| 241 | // - hasAliasingRegisters |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 242 | const unsigned Opcode = llvm::X86::CMOVA32rr; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 243 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 244 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 245 | const auto &CT = CodeTemplates[0]; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 246 | EXPECT_THAT(CT.Info, HasSubstr("static renaming")); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 247 | EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 248 | constexpr const unsigned kInstructionCount = 15; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 249 | ASSERT_THAT(CT.Instructions, SizeIs(kInstructionCount)); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 250 | std::unordered_set<unsigned> AllDefRegisters; |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 251 | for (const auto &IT : CT.Instructions) { |
| 252 | ASSERT_THAT(IT.VariableValues, SizeIs(2)); |
| 253 | AllDefRegisters.insert(IT.VariableValues[0].getReg()); |
Guillaume Chatelet | ef6cef5 | 2018-06-20 08:52:30 +0000 | [diff] [blame] | 254 | } |
| 255 | EXPECT_THAT(AllDefRegisters, SizeIs(kInstructionCount)) |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 256 | << "Each instruction writes to a different register"; |
| 257 | } |
| 258 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 259 | TEST_F(UopsSnippetGeneratorTest, NoTiedVariables) { |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 260 | // CMOV_GR32 has no tied variables, we make sure def and use are different |
| 261 | // from each other. |
| 262 | |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 263 | // - CMOV_GR32 |
| 264 | // - Op0 Explicit Def RegClass(GR32) |
| 265 | // - Op1 Explicit Use RegClass(GR32) |
| 266 | // - Op2 Explicit Use RegClass(GR32) |
| 267 | // - Op3 Explicit Use Immediate |
| 268 | // - Op4 Implicit Use Reg(EFLAGS) |
| 269 | // - Var0 [Op0] |
| 270 | // - Var1 [Op1] |
| 271 | // - Var2 [Op2] |
| 272 | // - Var3 [Op3] |
| 273 | // - hasAliasingRegisters |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 274 | const unsigned Opcode = llvm::X86::CMOV_GR32; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 275 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 276 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 277 | const auto &CT = CodeTemplates[0]; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 278 | EXPECT_THAT(CT.Info, HasSubstr("no tied variables")); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 279 | EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 280 | ASSERT_THAT(CT.Instructions, SizeIs(1)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 281 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 282 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 283 | ASSERT_THAT(IT.VariableValues, SizeIs(4)); |
| 284 | EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[1].getReg())) |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 285 | << "Def is different from first Use"; |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 286 | EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[2].getReg())) |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 287 | << "Def is different from second Use"; |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 288 | EXPECT_THAT(IT.VariableValues[3], IsInvalid()); |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 291 | TEST_F(UopsSnippetGeneratorTest, MemoryUse) { |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 292 | // Mov32rm reads from memory. |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 293 | // - MOV32rm |
| 294 | // - Op0 Explicit Def RegClass(GR32) |
| 295 | // - Op1 Explicit Use Memory RegClass(GR8) |
| 296 | // - Op2 Explicit Use Memory |
| 297 | // - Op3 Explicit Use Memory RegClass(GRH8) |
| 298 | // - Op4 Explicit Use Memory |
| 299 | // - Op5 Explicit Use Memory RegClass(SEGMENT_REG) |
| 300 | // - Var0 [Op0] |
| 301 | // - Var1 [Op1] |
| 302 | // - Var2 [Op2] |
| 303 | // - Var3 [Op3] |
| 304 | // - Var4 [Op4] |
| 305 | // - Var5 [Op5] |
| 306 | // - hasMemoryOperands |
| 307 | // - hasAliasingRegisters |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 308 | const unsigned Opcode = llvm::X86::MOV32rm; |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 309 | const auto CodeTemplates = checkAndGetCodeTemplates(Opcode); |
| 310 | ASSERT_THAT(CodeTemplates, SizeIs(1)); |
| 311 | const auto &CT = CodeTemplates[0]; |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 312 | EXPECT_THAT(CT.Info, HasSubstr("no tied variables")); |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 313 | EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN); |
Guillaume Chatelet | e60866a | 2018-08-03 09:29:38 +0000 | [diff] [blame] | 314 | ASSERT_THAT(CT.Instructions, |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 315 | SizeIs(UopsSnippetGenerator::kMinNumDifferentAddresses)); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 316 | const InstructionTemplate &IT = CT.Instructions[0]; |
| 317 | EXPECT_THAT(IT.getOpcode(), Opcode); |
| 318 | ASSERT_THAT(IT.VariableValues, SizeIs(6)); |
| 319 | EXPECT_EQ(IT.VariableValues[2].getImm(), 1); |
| 320 | EXPECT_EQ(IT.VariableValues[3].getReg(), 0u); |
| 321 | EXPECT_EQ(IT.VariableValues[4].getImm(), 0); |
| 322 | EXPECT_EQ(IT.VariableValues[5].getReg(), 0u); |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 323 | } |
| 324 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 325 | TEST_F(UopsSnippetGeneratorTest, MemoryUse_Movsb) { |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 326 | // MOVSB writes to scratch memory register. |
Guillaume Chatelet | fcbb6f3 | 2018-10-17 11:37:28 +0000 | [diff] [blame] | 327 | // - MOVSB |
| 328 | // - Op0 Explicit Use Memory RegClass(GR8) |
| 329 | // - Op1 Explicit Use Memory RegClass(GR8) |
| 330 | // - Op2 Explicit Use Memory RegClass(SEGMENT_REG) |
| 331 | // - Op3 Implicit Def Reg(EDI) |
| 332 | // - Op4 Implicit Def Reg(ESI) |
| 333 | // - Op5 Implicit Use Reg(EDI) |
| 334 | // - Op6 Implicit Use Reg(ESI) |
| 335 | // - Op7 Implicit Use Reg(DF) |
| 336 | // - Var0 [Op0] |
| 337 | // - Var1 [Op1] |
| 338 | // - Var2 [Op2] |
| 339 | // - hasMemoryOperands |
| 340 | // - hasAliasingImplicitRegisters (execution is always serial) |
| 341 | // - hasAliasingRegisters |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 342 | const unsigned Opcode = llvm::X86::MOVSB; |
Guillaume Chatelet | 9b59238 | 2018-10-10 14:57:32 +0000 | [diff] [blame] | 343 | const Instruction Instr(State, Opcode); |
Guillaume Chatelet | 296a862 | 2018-10-15 09:09:19 +0000 | [diff] [blame] | 344 | auto Error = Generator.generateCodeTemplates(Instr).takeError(); |
Guillaume Chatelet | fb94354 | 2018-08-01 14:41:45 +0000 | [diff] [blame] | 345 | EXPECT_TRUE((bool)Error); |
| 346 | llvm::consumeError(std::move(Error)); |
| 347 | } |
| 348 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 349 | class FakeSnippetGenerator : public SnippetGenerator { |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 350 | public: |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 351 | FakeSnippetGenerator(const LLVMState &State) : SnippetGenerator(State) {} |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 352 | |
| 353 | Instruction createInstruction(unsigned Opcode) { |
Guillaume Chatelet | ee9c2a17 | 2018-10-10 14:22:48 +0000 | [diff] [blame] | 354 | return Instruction(State, Opcode); |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | private: |
Guillaume Chatelet | 296a862 | 2018-10-15 09:09:19 +0000 | [diff] [blame] | 358 | llvm::Expected<std::vector<CodeTemplate>> |
| 359 | generateCodeTemplates(const Instruction &Instr) const override { |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 360 | return llvm::make_error<llvm::StringError>("not implemented", |
| 361 | llvm::inconvertibleErrorCode()); |
| 362 | } |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 363 | }; |
| 364 | |
Clement Courbet | d939f6d | 2018-09-13 07:40:53 +0000 | [diff] [blame] | 365 | using FakeSnippetGeneratorTest = SnippetGeneratorTest<FakeSnippetGenerator>; |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 366 | |
Guillaume Chatelet | c96a97b | 2018-09-20 12:22:18 +0000 | [diff] [blame] | 367 | testing::Matcher<const RegisterValue &> IsRegisterValue(unsigned Reg, |
| 368 | llvm::APInt Value) { |
| 369 | return testing::AllOf(testing::Field(&RegisterValue::Register, Reg), |
| 370 | testing::Field(&RegisterValue::Value, Value)); |
| 371 | } |
| 372 | |
| 373 | TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd16ri) { |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 374 | // ADD16ri: |
| 375 | // explicit def 0 : reg RegClass=GR16 |
| 376 | // explicit use 1 : reg RegClass=GR16 | TIED_TO:0 |
| 377 | // explicit use 2 : imm |
| 378 | // implicit def : EFLAGS |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 379 | InstructionTemplate IT(Generator.createInstruction(llvm::X86::ADD16ri)); |
| 380 | IT.getValueFor(IT.Instr.Variables[0]) = |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 381 | llvm::MCOperand::createReg(llvm::X86::AX); |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 382 | std::vector<InstructionTemplate> Snippet; |
| 383 | Snippet.push_back(std::move(IT)); |
Guillaume Chatelet | c96a97b | 2018-09-20 12:22:18 +0000 | [diff] [blame] | 384 | const auto RIV = Generator.computeRegisterInitialValues(Snippet); |
| 385 | EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::AX, llvm::APInt()))); |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 386 | } |
| 387 | |
Guillaume Chatelet | c96a97b | 2018-09-20 12:22:18 +0000 | [diff] [blame] | 388 | TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd64rr) { |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 389 | // ADD64rr: |
| 390 | // mov64ri rax, 42 |
| 391 | // add64rr rax, rax, rbx |
| 392 | // -> only rbx needs defining. |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 393 | std::vector<InstructionTemplate> Snippet; |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 394 | { |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 395 | InstructionTemplate Mov(Generator.createInstruction(llvm::X86::MOV64ri)); |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 396 | Mov.getValueFor(Mov.Instr.Variables[0]) = |
| 397 | llvm::MCOperand::createReg(llvm::X86::RAX); |
| 398 | Mov.getValueFor(Mov.Instr.Variables[1]) = llvm::MCOperand::createImm(42); |
| 399 | Snippet.push_back(std::move(Mov)); |
| 400 | } |
| 401 | { |
Guillaume Chatelet | 70ac019 | 2018-09-27 09:23:04 +0000 | [diff] [blame] | 402 | InstructionTemplate Add(Generator.createInstruction(llvm::X86::ADD64rr)); |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 403 | Add.getValueFor(Add.Instr.Variables[0]) = |
| 404 | llvm::MCOperand::createReg(llvm::X86::RAX); |
| 405 | Add.getValueFor(Add.Instr.Variables[1]) = |
| 406 | llvm::MCOperand::createReg(llvm::X86::RBX); |
| 407 | Snippet.push_back(std::move(Add)); |
| 408 | } |
| 409 | |
Guillaume Chatelet | c96a97b | 2018-09-20 12:22:18 +0000 | [diff] [blame] | 410 | const auto RIV = Generator.computeRegisterInitialValues(Snippet); |
| 411 | EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::RBX, llvm::APInt()))); |
Clement Courbet | a51efc2 | 2018-06-25 13:12:02 +0000 | [diff] [blame] | 412 | } |
| 413 | |
Guillaume Chatelet | c9f727b | 2018-06-13 13:24:41 +0000 | [diff] [blame] | 414 | } // namespace |
| 415 | } // namespace exegesis |