blob: 49677fc2b0a312ed4a9e8cf9e2d46197f2a0eed5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIMachineFunctionInfo.cpp - SI Machine Function Info -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11
12#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000013#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000014#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000018#include "llvm/IR/Function.h"
19#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020
21#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23using namespace llvm;
24
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000025
26// Pin the vtable to this file.
27void SIMachineFunctionInfo::anchor() {}
28
Tom Stellard75aadc22012-12-11 21:25:42 +000029SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000031 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 ScratchWaveOffsetReg(AMDGPU::NoRegister),
34 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
35 DispatchPtrUserSGPR(AMDGPU::NoRegister),
36 QueuePtrUserSGPR(AMDGPU::NoRegister),
37 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
38 DispatchIDUserSGPR(AMDGPU::NoRegister),
39 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
40 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
41 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
42 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
43 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
44 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
45 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
46 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
47 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
48 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000049 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000050 ReturnsVoid(true),
Marek Olsakfccabaf2016-01-13 11:45:36 +000051 LDSWaveSpillSize(0),
52 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000053 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000054 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000055 HasSpilledSGPRs(false),
56 HasSpilledVGPRs(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000057 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000058 DispatchPtr(false),
59 QueuePtr(false),
60 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000061 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000062 FlatScratchInit(false),
63 GridWorkgroupCountX(false),
64 GridWorkgroupCountY(false),
65 GridWorkgroupCountZ(false),
66 WorkGroupIDX(true),
67 WorkGroupIDY(false),
68 WorkGroupIDZ(false),
69 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000070 PrivateSegmentWaveByteOffset(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000071 WorkItemIDX(true),
72 WorkItemIDY(false),
73 WorkItemIDZ(false) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000074 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000075 const Function *F = MF.getFunction();
76
Marek Olsakfccabaf2016-01-13 11:45:36 +000077 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
78
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000079 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
80
81 if (getShaderType() == ShaderType::COMPUTE)
82 KernargSegmentPtr = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000083
84 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
85 WorkGroupIDY = true;
86
87 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
88 WorkGroupIDZ = true;
89
90 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
91 WorkItemIDY = true;
92
93 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
94 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000095
96 bool MaySpill = ST.isVGPRSpillingEnabled(this);
97 bool HasStackObjects = FrameInfo->hasStackObjects();
98
99 if (HasStackObjects || MaySpill)
100 PrivateSegmentWaveByteOffset = true;
101
102 if (ST.isAmdHsaOS()) {
103 if (HasStackObjects || MaySpill)
104 PrivateSegmentBuffer = true;
105
106 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
107 DispatchPtr = true;
108 }
109
110 // X, XY, and XYZ are the only supported combinations, so make sure Y is
111 // enabled if Z is.
112 if (WorkItemIDZ)
113 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000114}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000115
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000116unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
117 const SIRegisterInfo &TRI) {
118 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
119 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
120 NumUserSGPRs += 4;
121 return PrivateSegmentBufferUserSGPR;
122}
123
124unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
125 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
126 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
127 NumUserSGPRs += 2;
128 return DispatchPtrUserSGPR;
129}
130
131unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
132 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
133 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
134 NumUserSGPRs += 2;
135 return QueuePtrUserSGPR;
136}
137
138unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
139 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
140 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
141 NumUserSGPRs += 2;
142 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000143}
144
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000145SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg(
146 MachineFunction *MF,
147 unsigned FrameIndex,
148 unsigned SubIdx) {
149 const MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Eric Christopher0795a2e2015-02-19 01:10:55 +0000150 const SIRegisterInfo *TRI = static_cast<const SIRegisterInfo *>(
151 MF->getSubtarget<AMDGPUSubtarget>().getRegisterInfo());
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000152 MachineRegisterInfo &MRI = MF->getRegInfo();
153 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
154 Offset += SubIdx * 4;
155
156 unsigned LaneVGPRIdx = Offset / (64 * 4);
157 unsigned Lane = (Offset / 4) % 64;
158
159 struct SpilledReg Spill;
160
161 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000162 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000163
164 if (LaneVGPR == AMDGPU::NoRegister) {
165 LLVMContext &Ctx = MF->getFunction()->getContext();
166 Ctx.emitError("Ran out of VGPRs for spilling SGPR");
167
168 // When compiling from inside Mesa, the compilation continues.
169 // Select an arbitrary register to avoid triggering assertions
170 // during subsequent passes.
171 LaneVGPR = AMDGPU::VGPR0;
172 }
173
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000174 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000175
176 // Add this register as live-in to all blocks to avoid machine verifer
177 // complaining about use of an undefined physical register.
178 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
179 BI != BE; ++BI) {
180 BI->addLiveIn(LaneVGPR);
181 }
182 }
183
184 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
185 Spill.Lane = Lane;
186 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000187}
Tom Stellard96468902014-09-24 01:33:17 +0000188
189unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
190 const MachineFunction &MF) const {
Eric Christopher0795a2e2015-02-19 01:10:55 +0000191 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000192 // FIXME: We should get this information from kernel attributes if it
193 // is available.
194 return getShaderType() == ShaderType::COMPUTE ? 256 : ST.getWavefrontSize();
195}