| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 20 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 |  | 
| Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 22 | def imm_sr_XFORM: SDNodeXForm<imm, [{ | 
|  | 23 | unsigned Imm = N->getZExtValue(); | 
|  | 24 | return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32); | 
|  | 25 | }]>; | 
|  | 26 | def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; } | 
|  | 27 | def imm_sr : Operand<i32>, PatLeaf<(imm), [{ | 
|  | 28 | uint64_t Imm = N->getZExtValue(); | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 29 | return Imm > 0 && Imm <= 32; | 
| Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 30 | }], imm_sr_XFORM> { | 
|  | 31 | let PrintMethod = "printThumbSRImm"; | 
|  | 32 | let ParserMatchClass = ThumbSRImmAsmOperand; | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 33 | } | 
|  | 34 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | def imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 36 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | }]>; | 
|  | 38 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 39 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; | 
|  | 41 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 43 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | }], imm_neg_XFORM>; | 
|  | 45 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 47 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 48 | }]>; | 
|  | 49 |  | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 50 | def imm8_255 : ImmLeaf<i32, [{ | 
|  | 51 | return Imm >= 8 && Imm < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 | }]>; | 
|  | 53 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 54 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | return Val >= 8 && Val < 256; | 
|  | 56 | }], imm_neg_XFORM>; | 
|  | 57 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 58 | // Break imm's up into two pieces: an immediate + a left shift. This uses | 
|  | 59 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt | 
|  | 60 | // to get the val/shift pieces. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 62 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; | 
|  | 64 |  | 
|  | 65 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; | 
|  | 69 |  | 
|  | 70 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 71 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 72 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | }]>; | 
|  | 74 |  | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 75 | // ADR instruction labels. | 
|  | 76 | def t_adrlabel : Operand<i32> { | 
|  | 77 | let EncoderMethod = "getThumbAdrLabelOpValue"; | 
|  | 78 | } | 
|  | 79 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 80 | // Scaled 4 immediate. | 
|  | 81 | def t_imm_s4 : Operand<i32> { | 
|  | 82 | let PrintMethod = "printThumbS4ImmOperand"; | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 83 | let OperandType = "OPERAND_IMMEDIATE"; | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 84 | } | 
|  | 85 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | // Define Thumb specific addressing modes. | 
|  | 87 |  | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 88 | let OperandType = "OPERAND_PCREL" in { | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 89 | def t_brtarget : Operand<OtherVT> { | 
|  | 90 | let EncoderMethod = "getThumbBRTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 91 | let DecoderMethod = "DecodeThumbBROperand"; | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 92 | } | 
|  | 93 |  | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 94 | def t_bcctarget : Operand<i32> { | 
|  | 95 | let EncoderMethod = "getThumbBCCTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 96 | let DecoderMethod = "DecodeThumbBCCTargetOperand"; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 97 | } | 
|  | 98 |  | 
| Jim Grosbach | 529c7e8 | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 99 | def t_cbtarget : Operand<i32> { | 
| Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 100 | let EncoderMethod = "getThumbCBTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 101 | let DecoderMethod = "DecodeThumbCmpBROperand"; | 
| Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 102 | } | 
|  | 103 |  | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 104 | def t_bltarget : Operand<i32> { | 
|  | 105 | let EncoderMethod = "getThumbBLTargetOpValue"; | 
| Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 106 | let DecoderMethod = "DecodeThumbBLTargetOperand"; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 107 | } | 
|  | 108 |  | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 109 | def t_blxtarget : Operand<i32> { | 
|  | 110 | let EncoderMethod = "getThumbBLXTargetOpValue"; | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 111 | let DecoderMethod = "DecodeThumbBLXOffset"; | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 112 | } | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 113 | } | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 114 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | // t_addrmode_rr := reg + reg | 
|  | 116 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 117 | def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | def t_addrmode_rr : Operand<i32>, | 
|  | 119 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 120 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 122 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 123 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 124 | } | 
|  | 125 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 126 | // t_addrmode_rrs := reg + reg | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 127 | // | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 128 | def t_addrmode_rrs1 : Operand<i32>, | 
|  | 129 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { | 
|  | 130 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
|  | 131 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 132 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 133 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 134 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | } | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 136 | def t_addrmode_rrs2 : Operand<i32>, | 
|  | 137 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { | 
|  | 138 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 139 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 140 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 141 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 142 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 143 | } | 
|  | 144 | def t_addrmode_rrs4 : Operand<i32>, | 
|  | 145 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { | 
|  | 146 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 147 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 148 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 149 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 150 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 151 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 152 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 153 | // t_addrmode_is4 := reg + imm5 * 4 | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 154 | // | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 155 | def t_addrmode_is4 : Operand<i32>, | 
|  | 156 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { | 
|  | 157 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 158 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 159 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; | 
|  | 160 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 161 | } | 
|  | 162 |  | 
|  | 163 | // t_addrmode_is2 := reg + imm5 * 2 | 
|  | 164 | // | 
|  | 165 | def t_addrmode_is2 : Operand<i32>, | 
|  | 166 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { | 
|  | 167 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 168 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 169 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; | 
|  | 170 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 171 | } | 
|  | 172 |  | 
|  | 173 | // t_addrmode_is1 := reg + imm5 | 
|  | 174 | // | 
|  | 175 | def t_addrmode_is1 : Operand<i32>, | 
|  | 176 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { | 
|  | 177 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 178 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 179 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; | 
|  | 180 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | } | 
|  | 182 |  | 
|  | 183 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 184 | // | 
|  | 185 | def t_addrmode_sp : Operand<i32>, | 
|  | 186 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 187 | let EncoderMethod = "getAddrModeThumbSPOpValue"; | 
| Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 188 | let DecoderMethod = "DecodeThumbAddrModeSP"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 189 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 190 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | } | 
|  | 192 |  | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 193 | // t_addrmode_pc := <label> => pc + imm8 * 4 | 
|  | 194 | // | 
|  | 195 | def t_addrmode_pc : Operand<i32> { | 
|  | 196 | let EncoderMethod = "getAddrModePCOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 197 | let DecoderMethod = "DecodeThumbAddrModePC"; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 198 | } | 
|  | 199 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// | 
|  | 201 | //  Miscellaneous Instructions. | 
|  | 202 | // | 
|  | 203 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 204 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 205 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 206 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 207 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 208 | def tADJCALLSTACKUP : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 209 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, | 
|  | 210 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, | 
|  | 211 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 212 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 213 | def tADJCALLSTACKDOWN : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 214 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, | 
|  | 215 | [(ARMcallseq_start imm:$amt)]>, | 
|  | 216 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 217 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 218 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 219 | class T1SystemEncoding<bits<8> opc> | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 220 | : T1Encoding<0b101111> { | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 221 | let Inst{9-8} = 0b11; | 
|  | 222 | let Inst{7-0} = opc; | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 223 | } | 
|  | 224 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 225 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>, | 
|  | 226 | T1SystemEncoding<0x00>; // A8.6.110 | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 227 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 228 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>, | 
|  | 229 | T1SystemEncoding<0x10>; // A8.6.410 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 230 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 231 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>, | 
|  | 232 | T1SystemEncoding<0x20>; // A8.6.408 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 233 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 234 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>, | 
|  | 235 | T1SystemEncoding<0x30>; // A8.6.409 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 236 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 237 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>, | 
|  | 238 | T1SystemEncoding<0x40>; // A8.6.157 | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 239 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 240 | // The imm operand $val can be used by a debugger to store more information | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 241 | // about the breakpoint. | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 242 | def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", | 
|  | 243 | []>, | 
|  | 244 | T1Encoding<0b101111> { | 
|  | 245 | let Inst{9-8} = 0b10; | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 246 | // A8.6.22 | 
|  | 247 | bits<8> val; | 
|  | 248 | let Inst{7-0} = val; | 
|  | 249 | } | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 250 |  | 
| Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 251 | def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", | 
|  | 252 | []>, T1Encoding<0b101101> { | 
|  | 253 | bits<1> end; | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 254 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 255 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 256 | let Inst{4}   = 1; | 
| Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 257 | let Inst{3}   = end; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 258 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 259 | } | 
|  | 260 |  | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 261 | // Change Processor State is a system instruction -- for disassembly only. | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 262 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), | 
|  | 263 | NoItinerary, "cps$imod $iflags", | 
|  | 264 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 265 | T1Misc<0b0110011> { | 
|  | 266 | // A8.6.38 & B6.1.1 | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 267 | bit imod; | 
|  | 268 | bits<3> iflags; | 
|  | 269 |  | 
|  | 270 | let Inst{4}   = imod; | 
|  | 271 | let Inst{3}   = 0; | 
|  | 272 | let Inst{2-0} = iflags; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 273 | let DecoderMethod = "DecodeThumbCPS"; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 274 | } | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 275 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 276 | // For both thumb1 and thumb2. | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 277 | let isNotDuplicable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 278 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 279 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 280 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 281 | // A8.6.6 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 282 | bits<3> dst; | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 283 | let Inst{6-3} = 0b1111; // Rm = pc | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 284 | let Inst{2-0} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 285 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 286 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 287 | // ADD <Rd>, sp, #<imm8> | 
|  | 288 | // This is rematerializable, which is particularly useful for taking the | 
|  | 289 | // address of locals. | 
|  | 290 | let isReMaterializable = 1 in | 
|  | 291 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, | 
|  | 292 | "add\t$dst, $sp, $rhs", []>, | 
|  | 293 | T1Encoding<{1,0,1,0,1,?}> { | 
|  | 294 | // A6.2 & A8.6.8 | 
|  | 295 | bits<3> dst; | 
|  | 296 | bits<8> rhs; | 
|  | 297 | let Inst{10-8} = dst; | 
|  | 298 | let Inst{7-0}  = rhs; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 299 | let DecoderMethod = "DecodeThumbAddSpecialReg"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 300 | } | 
|  | 301 |  | 
|  | 302 | // ADD sp, sp, #<imm7> | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 303 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 304 | "add\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 305 | T1Misc<{0,0,0,0,0,?,?}> { | 
|  | 306 | // A6.2.5 & A8.6.8 | 
|  | 307 | bits<7> rhs; | 
|  | 308 | let Inst{6-0} = rhs; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 309 | let DecoderMethod = "DecodeThumbAddSPImm"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 310 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 311 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 312 | // SUB sp, sp, #<imm7> | 
|  | 313 | // FIXME: The encoding and the ASM string don't match up. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 314 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 315 | "sub\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 316 | T1Misc<{0,0,0,0,1,?,?}> { | 
|  | 317 | // A6.2.5 & A8.6.214 | 
|  | 318 | bits<7> rhs; | 
|  | 319 | let Inst{6-0} = rhs; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 320 | let DecoderMethod = "DecodeThumbAddSPImm"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 321 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 322 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 323 | // ADD <Rm>, sp | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 324 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 325 | "add\t$dst, $rhs", []>, | 
|  | 326 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 327 | // A8.6.9 Encoding T1 | 
|  | 328 | bits<4> dst; | 
|  | 329 | let Inst{7}   = dst{3}; | 
|  | 330 | let Inst{6-3} = 0b1101; | 
|  | 331 | let Inst{2-0} = dst{2-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 332 | let DecoderMethod = "DecodeThumbAddSPReg"; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 333 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 334 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 335 | // ADD sp, <Rm> | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 336 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 337 | "add\t$dst, $rhs", []>, | 
|  | 338 | T1Special<{0,0,?,?}> { | 
|  | 339 | // A8.6.9 Encoding T2 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 340 | bits<4> dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 341 | let Inst{7} = 1; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 342 | let Inst{6-3} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 343 | let Inst{2-0} = 0b101; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 344 | let DecoderMethod = "DecodeThumbAddSPReg"; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 345 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 346 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | //===----------------------------------------------------------------------===// | 
|  | 348 | //  Control Flow Instructions. | 
|  | 349 | // | 
|  | 350 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 351 | // Indirect branches | 
|  | 352 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 353 | def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, | 
|  | 354 | T1Special<{1,1,0,?}> { | 
|  | 355 | // A6.2.3 & A8.6.25 | 
|  | 356 | bits<4> Rm; | 
|  | 357 | let Inst{6-3} = Rm; | 
|  | 358 | let Inst{2-0} = 0b000; | 
|  | 359 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 360 | } | 
|  | 361 |  | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 362 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 363 | def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br, | 
| Jim Grosbach | 7471937 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 364 | [(ARMretflag)], (tBX LR, pred:$p)>; | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 365 |  | 
|  | 366 | // Alternative return instruction used by vararg functions. | 
| Jim Grosbach | 7471937 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 367 | def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 368 | 2, IIC_Br, [], | 
| Jim Grosbach | 7471937 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 369 | (tBX GPR:$Rm, pred:$p)>; | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 370 | } | 
|  | 371 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 372 | // All calls clobber the non-callee saved registers. SP is marked as a use to | 
|  | 373 | // prevent stack-pointer assignments that appear immediately before calls from | 
|  | 374 | // potentially appearing dead. | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 375 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 376 | // On non-Darwin platforms R9 is callee-saved. | 
| Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 377 | Defs = [R0,  R1,  R2,  R3,  R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 378 | Uses = [SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 379 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 380 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 381 | (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br, | 
|  | 382 | "bl${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 383 | [(ARMtcall tglobaladdr:$func)]>, | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 384 | Requires<[IsThumb, IsNotDarwin]> { | 
| Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 385 | bits<22> func; | 
|  | 386 | let Inst{26} = func{21}; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 387 | let Inst{25-16} = func{20-11}; | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 388 | let Inst{13} = 1; | 
|  | 389 | let Inst{11} = 1; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 390 | let Inst{10-0} = func{10-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 391 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 392 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 393 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 394 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | 8fa3f6a | 2011-08-18 16:50:45 +0000 | [diff] [blame] | 395 | (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br, | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 396 | "blx${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 397 | [(ARMcall tglobaladdr:$func)]>, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 398 | Requires<[IsThumb, HasV5T, IsNotDarwin]> { | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 399 | bits<21> func; | 
|  | 400 | let Inst{25-16} = func{20-11}; | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 401 | let Inst{13} = 1; | 
|  | 402 | let Inst{11} = 1; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 403 | let Inst{10-1} = func{10-1}; | 
|  | 404 | let Inst{0} = 0; // func{0} is assumed zero | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 405 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 406 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 407 | // Also used for Thumb2 | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 408 | def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, | 
|  | 409 | "blx${p}\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 410 | [(ARMtcall GPR:$func)]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 411 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 412 | T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24; | 
|  | 413 | bits<4> func; | 
|  | 414 | let Inst{6-3} = func; | 
|  | 415 | let Inst{2-0} = 0b000; | 
|  | 416 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 417 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 418 | // ARMv4T | 
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 419 | def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 420 | 4, IIC_Br, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 421 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 422 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 423 | } | 
|  | 424 |  | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 425 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 426 | // On Darwin R9 is call-clobbered. | 
|  | 427 | // R7 is marked as a use to prevent frame-pointer assignments from being | 
|  | 428 | // moved above / below calls. | 
| Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 429 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 430 | Uses = [R7, SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 431 | // Also used for Thumb2 | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 432 | def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops), | 
|  | 433 | 4, IIC_Br, [(ARMtcall tglobaladdr:$func)], | 
|  | 434 | (tBL pred:$p, t_bltarget:$func)>, | 
|  | 435 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 436 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 437 | // ARMv5T and above, also used for Thumb2 | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 438 | def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops), | 
|  | 439 | 4, IIC_Br, [(ARMcall tglobaladdr:$func)], | 
|  | 440 | (tBLXi pred:$p, t_blxtarget:$func)>, | 
|  | 441 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 442 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 443 | // Also used for Thumb2 | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 444 | def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops), | 
|  | 445 | 2, IIC_Br, [(ARMtcall GPR:$func)], | 
|  | 446 | (tBLXr pred:$p, GPR:$func)>, | 
|  | 447 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 448 |  | 
|  | 449 | // ARMv4T | 
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 450 | def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 451 | 4, IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 452 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 453 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | } | 
|  | 455 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 456 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { | 
|  | 457 | let isPredicable = 1 in | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 458 | def tB   : T1I<(outs), (ins t_brtarget:$target), IIC_Br, | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 459 | "b\t$target", [(br bb:$target)]>, | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 460 | T1Encoding<{1,1,1,0,0,?}> { | 
|  | 461 | bits<11> target; | 
|  | 462 | let Inst{10-0} = target; | 
|  | 463 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 464 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 465 | // Far jump | 
| Jim Grosbach | b5743b9 | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 466 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about | 
|  | 467 | // the clobber of LR. | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 468 | let Defs = [LR] in | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 469 | def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p), | 
|  | 470 | 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 471 |  | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 472 | def tBR_JTr : tPseudoInst<(outs), | 
|  | 473 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 474 | 0, IIC_Br, | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 475 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { | 
|  | 476 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 477 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 478 | } | 
|  | 479 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 480 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 481 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 482 | let isBranch = 1, isTerminator = 1 in | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 483 | def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br, | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 484 | "b${p}\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 485 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
| Eric Christopher | 9b67db8 | 2011-05-27 03:50:53 +0000 | [diff] [blame] | 486 | T1BranchCond<{1,1,0,1}> { | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 487 | bits<4> p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 488 | bits<8> target; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 489 | let Inst{11-8} = p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 490 | let Inst{7-0} = target; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 491 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 |  | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 493 | // Tail calls | 
|  | 494 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { | 
|  | 495 | // Darwin versions. | 
|  | 496 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], | 
|  | 497 | Uses = [SP] in { | 
| Jim Grosbach | 4af8647 | 2011-07-08 20:32:21 +0000 | [diff] [blame] | 498 | // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls | 
|  | 499 | // on Darwin), so it's in ARMInstrThumb2.td. | 
| Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 500 | def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 501 | 4, IIC_Br, [], | 
| Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 502 | (tBX GPR:$dst, (ops 14, zero_reg))>, | 
|  | 503 | Requires<[IsThumb, IsDarwin]>; | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 504 | } | 
|  | 505 | // Non-Darwin versions (the difference is R9). | 
|  | 506 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], | 
|  | 507 | Uses = [SP] in { | 
| Jim Grosbach | 4af8647 | 2011-07-08 20:32:21 +0000 | [diff] [blame] | 508 | def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 509 | 4, IIC_Br, [], | 
| Jim Grosbach | 4af8647 | 2011-07-08 20:32:21 +0000 | [diff] [blame] | 510 | (tB t_brtarget:$dst)>, | 
|  | 511 | Requires<[IsThumb, IsNotDarwin]>; | 
| Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 512 | def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 513 | 4, IIC_Br, [], | 
| Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 514 | (tBX GPR:$dst, (ops 14, zero_reg))>, | 
|  | 515 | Requires<[IsThumb, IsNotDarwin]>; | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 516 | } | 
|  | 517 | } | 
|  | 518 |  | 
|  | 519 |  | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 520 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only | 
|  | 521 | // A8.6.16 B: Encoding T1 | 
|  | 522 | // If Inst{11-8} == 0b1111 then SEE SVC | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 523 | let isCall = 1, Uses = [SP] in | 
| Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 524 | def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 525 | "svc", "\t$imm", []>, Encoding16 { | 
|  | 526 | bits<8> imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 527 | let Inst{15-12} = 0b1101; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 528 | let Inst{11-8}  = 0b1111; | 
|  | 529 | let Inst{7-0}   = imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 530 | } | 
|  | 531 |  | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 532 | // The assembler uses 0xDEFE for a trap instruction. | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 533 | let isBarrier = 1, isTerminator = 1 in | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 534 | def tTRAP : TI<(outs), (ins), IIC_Br, | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 535 | "trap", [(trap)]>, Encoding16 { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 536 | let Inst = 0xdefe; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 537 | } | 
|  | 538 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 539 | //===----------------------------------------------------------------------===// | 
|  | 540 | //  Load Store Instructions. | 
|  | 541 | // | 
|  | 542 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 543 | // Loads: reg/reg and reg/imm5 | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 544 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 545 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 546 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 547 | AddrMode am, InstrItinClass itin_r, | 
|  | 548 | InstrItinClass itin_i, string asm, | 
|  | 549 | PatFrag opnode> { | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 550 | def r : // reg/reg | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 551 | T1pILdStEncode<reg_opc, | 
|  | 552 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), | 
|  | 553 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 554 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 555 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 556 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, | 
|  | 557 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), | 
|  | 558 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 559 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; | 
|  | 560 | } | 
|  | 561 | // Stores: reg/reg and reg/imm5 | 
|  | 562 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 563 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 564 | AddrMode am, InstrItinClass itin_r, | 
|  | 565 | InstrItinClass itin_i, string asm, | 
|  | 566 | PatFrag opnode> { | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 567 | def r : // reg/reg | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 568 | T1pILdStEncode<reg_opc, | 
|  | 569 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), | 
|  | 570 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 571 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 572 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 573 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, | 
|  | 574 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), | 
|  | 575 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 576 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; | 
|  | 577 | } | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 578 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 579 | // A8.6.57 & A8.6.60 | 
|  | 580 | defm tLDR  : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4, | 
|  | 581 | t_addrmode_is4, AddrModeT1_4, | 
|  | 582 | IIC_iLoad_r, IIC_iLoad_i, "ldr", | 
|  | 583 | UnOpFrag<(load node:$Src)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 584 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 585 | // A8.6.64 & A8.6.61 | 
|  | 586 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1, | 
|  | 587 | t_addrmode_is1, AddrModeT1_1, | 
|  | 588 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", | 
|  | 589 | UnOpFrag<(zextloadi8 node:$Src)>>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 590 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 591 | // A8.6.76 & A8.6.73 | 
|  | 592 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2, | 
|  | 593 | t_addrmode_is2, AddrModeT1_2, | 
|  | 594 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", | 
|  | 595 | UnOpFrag<(zextloadi16 node:$Src)>>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 596 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 597 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 598 | def tLDRSB :                    // A8.6.80 | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 599 | T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 600 | AddrModeT1_1, IIC_iLoad_bh_r, | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 601 | "ldrsb", "\t$Rt, $addr", | 
|  | 602 | [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 603 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 604 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 605 | def tLDRSH :                    // A8.6.84 | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 606 | T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 607 | AddrModeT1_2, IIC_iLoad_bh_r, | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 608 | "ldrsh", "\t$Rt, $addr", | 
|  | 609 | [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 610 |  | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 611 | let canFoldAsLoad = 1 in | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 612 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Bill Wendling | 6217ecd | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 613 | "ldr", "\t$Rt, $addr", | 
|  | 614 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 615 | T1LdStSP<{1,?,?}> { | 
|  | 616 | bits<3> Rt; | 
|  | 617 | bits<8> addr; | 
|  | 618 | let Inst{10-8} = Rt; | 
|  | 619 | let Inst{7-0} = addr; | 
|  | 620 | } | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 621 |  | 
|  | 622 | // Load tconstpool | 
| Evan Cheng | 3f1a924 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 623 | // FIXME: Use ldr.n to work around a Darwin assembler bug. | 
| Owen Anderson | eab4625 | 2011-07-18 22:14:02 +0000 | [diff] [blame] | 624 | let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 625 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 626 | "ldr", ".n\t$Rt, $addr", | 
|  | 627 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 628 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 629 | // A6.2 & A8.6.59 | 
|  | 630 | bits<3> Rt; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 631 | bits<8> addr; | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 632 | let Inst{10-8} = Rt; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 633 | let Inst{7-0}  = addr; | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 634 | } | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 635 |  | 
| Johnny Chen | 57c8928 | 2011-04-22 19:12:43 +0000 | [diff] [blame] | 636 | // FIXME: Remove this entry when the above ldr.n workaround is fixed. | 
|  | 637 | // For disassembly use only. | 
|  | 638 | def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, | 
|  | 639 | "ldr", "\t$Rt, $addr", | 
|  | 640 | [/* disassembly only */]>, | 
|  | 641 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 642 | // A6.2 & A8.6.59 | 
|  | 643 | bits<3> Rt; | 
|  | 644 | bits<8> addr; | 
|  | 645 | let Inst{10-8} = Rt; | 
|  | 646 | let Inst{7-0}  = addr; | 
|  | 647 | } | 
|  | 648 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 649 | // A8.6.194 & A8.6.192 | 
|  | 650 | defm tSTR  : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4, | 
|  | 651 | t_addrmode_is4, AddrModeT1_4, | 
|  | 652 | IIC_iStore_r, IIC_iStore_i, "str", | 
|  | 653 | BinOpFrag<(store node:$LHS, node:$RHS)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 654 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 655 | // A8.6.197 & A8.6.195 | 
|  | 656 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1, | 
|  | 657 | t_addrmode_is1, AddrModeT1_1, | 
|  | 658 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", | 
|  | 659 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 660 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 661 | // A8.6.207 & A8.6.205 | 
|  | 662 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2, | 
| Jim Grosbach | 7ef7ddd | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 663 | t_addrmode_is2, AddrModeT1_2, | 
|  | 664 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", | 
|  | 665 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 666 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 667 |  | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 668 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 669 | "str", "\t$Rt, $addr", | 
|  | 670 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 671 | T1LdStSP<{0,?,?}> { | 
|  | 672 | bits<3> Rt; | 
|  | 673 | bits<8> addr; | 
|  | 674 | let Inst{10-8} = Rt; | 
|  | 675 | let Inst{7-0} = addr; | 
|  | 676 | } | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 677 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | //===----------------------------------------------------------------------===// | 
|  | 679 | //  Load / store multiple Instructions. | 
|  | 680 | // | 
|  | 681 |  | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 682 | multiclass thumb_ldst_mult<string asm, InstrItinClass itin, | 
|  | 683 | InstrItinClass itin_upd, bits<6> T1Enc, | 
| Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 684 | bit L_bit, string baseOpc> { | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 685 | def IA : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 686 | T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 687 | itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 688 | T1Encoding<T1Enc> { | 
|  | 689 | bits<3> Rn; | 
|  | 690 | bits<8> regs; | 
|  | 691 | let Inst{10-8} = Rn; | 
|  | 692 | let Inst{7-0}  = regs; | 
|  | 693 | } | 
| Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 694 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 695 | def IA_UPD : | 
| Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 696 | InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain, | 
|  | 697 | "$Rn = $wb", itin_upd>, | 
|  | 698 | PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA")) | 
|  | 699 | GPR:$Rn, pred:$p, reglist:$regs)> { | 
|  | 700 | let Size = 2; | 
|  | 701 | let OutOperandList = (outs GPR:$wb); | 
|  | 702 | let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops); | 
|  | 703 | let Pattern = []; | 
|  | 704 | let isCodeGenOnly = 1; | 
|  | 705 | let isPseudo = 1; | 
|  | 706 | list<Predicate> Predicates = [IsThumb]; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 707 | } | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 708 | } | 
|  | 709 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 710 | // These require base address to be written back or one of the loaded regs. | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 711 | let neverHasSideEffects = 1 in { | 
|  | 712 |  | 
|  | 713 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
|  | 714 | defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, | 
| Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 715 | {1,1,0,0,1,?}, 1, "tLDM">; | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 716 |  | 
|  | 717 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
|  | 718 | defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, | 
| Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 719 | {1,1,0,0,0,?}, 0, "tSTM">; | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 720 |  | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 721 | } // neverHasSideEffects | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 722 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 723 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 724 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 725 | IIC_iPop, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 726 | "pop${p}\t$regs", []>, | 
|  | 727 | T1Misc<{1,1,0,?,?,?,?}> { | 
|  | 728 | bits<16> regs; | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 729 | let Inst{8}   = regs{15}; | 
|  | 730 | let Inst{7-0} = regs{7-0}; | 
|  | 731 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 732 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 733 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 734 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 735 | IIC_iStore_m, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 736 | "push${p}\t$regs", []>, | 
|  | 737 | T1Misc<{0,1,0,?,?,?,?}> { | 
|  | 738 | bits<16> regs; | 
|  | 739 | let Inst{8}   = regs{14}; | 
|  | 740 | let Inst{7-0} = regs{7-0}; | 
|  | 741 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 742 |  | 
|  | 743 | //===----------------------------------------------------------------------===// | 
|  | 744 | //  Arithmetic Instructions. | 
|  | 745 | // | 
|  | 746 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 747 | // Helper classes for encoding T1pI patterns: | 
|  | 748 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 749 | string opc, string asm, list<dag> pattern> | 
|  | 750 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 751 | T1DataProcessing<opA> { | 
|  | 752 | bits<3> Rm; | 
|  | 753 | bits<3> Rn; | 
|  | 754 | let Inst{5-3} = Rm; | 
|  | 755 | let Inst{2-0} = Rn; | 
|  | 756 | } | 
|  | 757 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 758 | string opc, string asm, list<dag> pattern> | 
|  | 759 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 760 | T1Misc<opA> { | 
|  | 761 | bits<3> Rm; | 
|  | 762 | bits<3> Rd; | 
|  | 763 | let Inst{5-3} = Rm; | 
|  | 764 | let Inst{2-0} = Rd; | 
|  | 765 | } | 
|  | 766 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 767 | // Helper classes for encoding T1sI patterns: | 
|  | 768 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 769 | string opc, string asm, list<dag> pattern> | 
|  | 770 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 771 | T1DataProcessing<opA> { | 
|  | 772 | bits<3> Rd; | 
|  | 773 | bits<3> Rn; | 
|  | 774 | let Inst{5-3} = Rn; | 
|  | 775 | let Inst{2-0} = Rd; | 
|  | 776 | } | 
|  | 777 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 778 | string opc, string asm, list<dag> pattern> | 
|  | 779 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 780 | T1General<opA> { | 
|  | 781 | bits<3> Rm; | 
|  | 782 | bits<3> Rn; | 
|  | 783 | bits<3> Rd; | 
|  | 784 | let Inst{8-6} = Rm; | 
|  | 785 | let Inst{5-3} = Rn; | 
|  | 786 | let Inst{2-0} = Rd; | 
|  | 787 | } | 
|  | 788 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 789 | string opc, string asm, list<dag> pattern> | 
|  | 790 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 791 | T1General<opA> { | 
|  | 792 | bits<3> Rd; | 
|  | 793 | bits<3> Rm; | 
|  | 794 | let Inst{5-3} = Rm; | 
|  | 795 | let Inst{2-0} = Rd; | 
|  | 796 | } | 
|  | 797 |  | 
|  | 798 | // Helper classes for encoding T1sIt patterns: | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 799 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 800 | string opc, string asm, list<dag> pattern> | 
|  | 801 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 802 | T1DataProcessing<opA> { | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 803 | bits<3> Rdn; | 
|  | 804 | bits<3> Rm; | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 805 | let Inst{5-3} = Rm; | 
|  | 806 | let Inst{2-0} = Rdn; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 807 | } | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 808 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 809 | string opc, string asm, list<dag> pattern> | 
|  | 810 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 811 | T1General<opA> { | 
|  | 812 | bits<3> Rdn; | 
|  | 813 | bits<8> imm8; | 
|  | 814 | let Inst{10-8} = Rdn; | 
|  | 815 | let Inst{7-0}  = imm8; | 
|  | 816 | } | 
|  | 817 |  | 
|  | 818 | // Add with carry register | 
|  | 819 | let isCommutable = 1, Uses = [CPSR] in | 
|  | 820 | def tADC :                      // A8.6.2 | 
|  | 821 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, | 
|  | 822 | "adc", "\t$Rdn, $Rm", | 
|  | 823 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 824 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 825 | // Add immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 826 | def tADDi3 :                    // A8.6.4 T1 | 
| Jim Grosbach | e9ab47a | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 827 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), | 
| Jim Grosbach | 7ef7ddd | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 828 | IIC_iALUi, | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 829 | "add", "\t$Rd, $Rm, $imm3", | 
|  | 830 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> { | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 831 | bits<3> imm3; | 
|  | 832 | let Inst{8-6} = imm3; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 833 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 834 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 835 | def tADDi8 :                    // A8.6.4 T2 | 
| Jim Grosbach | e9ab47a | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 836 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), | 
|  | 837 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 838 | "add", "\t$Rdn, $imm8", | 
|  | 839 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 840 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 841 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 842 | let isCommutable = 1 in | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 843 | def tADDrr :                    // A8.6.6 T1 | 
|  | 844 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 845 | IIC_iALUr, | 
|  | 846 | "add", "\t$Rd, $Rn, $Rm", | 
|  | 847 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 848 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 849 | let neverHasSideEffects = 1 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 850 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, | 
|  | 851 | "add", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 852 | T1Special<{0,0,?,?}> { | 
|  | 853 | // A8.6.6 T2 | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 854 | bits<4> Rdn; | 
|  | 855 | bits<4> Rm; | 
|  | 856 | let Inst{7}   = Rdn{3}; | 
|  | 857 | let Inst{6-3} = Rm; | 
|  | 858 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 859 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 860 |  | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 861 | // AND register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 862 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 863 | def tAND :                      // A8.6.12 | 
|  | 864 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 865 | IIC_iBITr, | 
|  | 866 | "and", "\t$Rdn, $Rm", | 
|  | 867 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 868 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 869 | // ASR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 870 | def tASRri :                    // A8.6.14 | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 871 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 872 | IIC_iMOVsi, | 
|  | 873 | "asr", "\t$Rd, $Rm, $imm5", | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 874 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> { | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 875 | bits<5> imm5; | 
|  | 876 | let Inst{10-6} = imm5; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 877 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 878 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 879 | // ASR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 880 | def tASRrr :                    // A8.6.15 | 
|  | 881 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 882 | IIC_iMOVsr, | 
|  | 883 | "asr", "\t$Rdn, $Rm", | 
|  | 884 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 885 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 886 | // BIC register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 887 | def tBIC :                      // A8.6.20 | 
|  | 888 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 889 | IIC_iBITr, | 
|  | 890 | "bic", "\t$Rdn, $Rm", | 
|  | 891 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 892 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 893 | // CMN register | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 894 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 895 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 896 | //       Compare-to-zero still works out, just not the relationals | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 897 | //def tCMN :                     // A8.6.33 | 
|  | 898 | //  T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), | 
|  | 899 | //               IIC_iCMPr, | 
|  | 900 | //               "cmn", "\t$lhs, $rhs", | 
|  | 901 | //               [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 902 |  | 
|  | 903 | def tCMNz :                     // A8.6.33 | 
|  | 904 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 905 | IIC_iCMPr, | 
|  | 906 | "cmn", "\t$Rn, $Rm", | 
|  | 907 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>; | 
|  | 908 |  | 
|  | 909 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 910 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 911 | // CMP immediate | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 912 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 4f240a1 | 2011-08-18 18:08:29 +0000 | [diff] [blame] | 913 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi, | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 914 | "cmp", "\t$Rn, $imm8", | 
|  | 915 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, | 
|  | 916 | T1General<{1,0,1,?,?}> { | 
|  | 917 | // A8.6.35 | 
|  | 918 | bits<3> Rn; | 
|  | 919 | bits<8> imm8; | 
|  | 920 | let Inst{10-8} = Rn; | 
|  | 921 | let Inst{7-0}  = imm8; | 
|  | 922 | } | 
|  | 923 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 924 | // CMP register | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 925 | def tCMPr :                     // A8.6.36 T1 | 
|  | 926 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 927 | IIC_iCMPr, | 
|  | 928 | "cmp", "\t$Rn, $Rm", | 
|  | 929 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>; | 
|  | 930 |  | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 931 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, | 
|  | 932 | "cmp", "\t$Rn, $Rm", []>, | 
|  | 933 | T1Special<{0,1,?,?}> { | 
|  | 934 | // A8.6.36 T2 | 
|  | 935 | bits<4> Rm; | 
|  | 936 | bits<4> Rn; | 
|  | 937 | let Inst{7}   = Rn{3}; | 
|  | 938 | let Inst{6-3} = Rm; | 
|  | 939 | let Inst{2-0} = Rn{2-0}; | 
|  | 940 | } | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 941 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 942 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 943 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 944 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 945 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 946 | def tEOR :                      // A8.6.45 | 
|  | 947 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 948 | IIC_iBITr, | 
|  | 949 | "eor", "\t$Rdn, $Rm", | 
|  | 950 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 951 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 952 | // LSL immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 953 | def tLSLri :                    // A8.6.88 | 
|  | 954 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 955 | IIC_iMOVsi, | 
|  | 956 | "lsl", "\t$Rd, $Rm, $imm5", | 
|  | 957 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 958 | bits<5> imm5; | 
|  | 959 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 960 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 961 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 962 | // LSL register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 963 | def tLSLrr :                    // A8.6.89 | 
|  | 964 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 965 | IIC_iMOVsr, | 
|  | 966 | "lsl", "\t$Rdn, $Rm", | 
|  | 967 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 968 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 969 | // LSR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 970 | def tLSRri :                    // A8.6.90 | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 971 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 972 | IIC_iMOVsi, | 
|  | 973 | "lsr", "\t$Rd, $Rm, $imm5", | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 974 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 975 | bits<5> imm5; | 
|  | 976 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 977 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 979 | // LSR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 980 | def tLSRrr :                    // A8.6.91 | 
|  | 981 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 982 | IIC_iMOVsr, | 
|  | 983 | "lsr", "\t$Rdn, $Rm", | 
|  | 984 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 985 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 986 | // Move register | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 987 | let isMoveImm = 1 in | 
| Jim Grosbach | a6f7a1e | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 988 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi, | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 989 | "mov", "\t$Rd, $imm8", | 
|  | 990 | [(set tGPR:$Rd, imm0_255:$imm8)]>, | 
|  | 991 | T1General<{1,0,0,?,?}> { | 
|  | 992 | // A8.6.96 | 
|  | 993 | bits<3> Rd; | 
|  | 994 | bits<8> imm8; | 
|  | 995 | let Inst{10-8} = Rd; | 
|  | 996 | let Inst{7-0}  = imm8; | 
|  | 997 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 998 |  | 
| Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 999 | // A7-73: MOV(2) - mov setting flag. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1000 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1001 | let neverHasSideEffects = 1 in { | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1002 | def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone, | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1003 | 2, IIC_iMOVr, | 
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1004 | "mov", "\t$Rd, $Rm", "", []>, | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1005 | T1Special<{1,0,?,?}> { | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1006 | // A8.6.97 | 
|  | 1007 | bits<4> Rd; | 
|  | 1008 | bits<4> Rm; | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1009 | let Inst{7}   = Rd{3}; | 
|  | 1010 | let Inst{6-3} = Rm; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1011 | let Inst{2-0} = Rd{2-0}; | 
|  | 1012 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1013 | let Defs = [CPSR] in | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1014 | def tMOVSr      : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1015 | "movs\t$Rd, $Rm", []>, Encoding16 { | 
|  | 1016 | // A8.6.97 | 
|  | 1017 | bits<3> Rd; | 
|  | 1018 | bits<3> Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1019 | let Inst{15-6} = 0b0000000000; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1020 | let Inst{5-3}  = Rm; | 
|  | 1021 | let Inst{2-0}  = Rd; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1022 | } | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1023 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1024 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1025 | // Multiply register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1026 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1027 | def tMUL :                      // A8.6.105 T1 | 
|  | 1028 | T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1029 | IIC_iMUL32, | 
|  | 1030 | "mul", "\t$Rdn, $Rm, $Rdn", | 
|  | 1031 | [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1032 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1033 | // Move inverse register | 
|  | 1034 | def tMVN :                      // A8.6.107 | 
|  | 1035 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, | 
|  | 1036 | "mvn", "\t$Rd, $Rn", | 
|  | 1037 | [(set tGPR:$Rd, (not tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1038 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1039 | // Bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1040 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1041 | def tORR :                      // A8.6.114 | 
|  | 1042 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1043 | IIC_iBITr, | 
|  | 1044 | "orr", "\t$Rdn, $Rm", | 
|  | 1045 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1046 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1047 | // Swaps | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1048 | def tREV :                      // A8.6.134 | 
|  | 1049 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1050 | IIC_iUNAr, | 
|  | 1051 | "rev", "\t$Rd, $Rm", | 
|  | 1052 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, | 
|  | 1053 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1054 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1055 | def tREV16 :                    // A8.6.135 | 
|  | 1056 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1057 | IIC_iUNAr, | 
|  | 1058 | "rev16", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1059 | [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>, | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1060 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1061 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1062 | def tREVSH :                    // A8.6.136 | 
|  | 1063 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1064 | IIC_iUNAr, | 
|  | 1065 | "revsh", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1066 | [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>, | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1067 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1068 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1069 | // Rotate right register | 
|  | 1070 | def tROR :                      // A8.6.139 | 
|  | 1071 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1072 | IIC_iMOVsr, | 
|  | 1073 | "ror", "\t$Rdn, $Rm", | 
|  | 1074 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1075 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1076 | // Negate register | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1077 | def tRSB :                      // A8.6.141 | 
|  | 1078 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), | 
|  | 1079 | IIC_iALUi, | 
|  | 1080 | "rsb", "\t$Rd, $Rn, #0", | 
|  | 1081 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1083 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1084 | let Uses = [CPSR] in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1085 | def tSBC :                      // A8.6.151 | 
|  | 1086 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1087 | IIC_iALUr, | 
|  | 1088 | "sbc", "\t$Rdn, $Rm", | 
|  | 1089 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1090 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1091 | // Subtract immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1092 | def tSUBi3 :                    // A8.6.210 T1 | 
|  | 1093 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), | 
|  | 1094 | IIC_iALUi, | 
|  | 1095 | "sub", "\t$Rd, $Rm, $imm3", | 
|  | 1096 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> { | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1097 | bits<3> imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1098 | let Inst{8-6} = imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1099 | } | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1100 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1101 | def tSUBi8 :                    // A8.6.210 T2 | 
|  | 1102 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), | 
|  | 1103 | IIC_iALUi, | 
|  | 1104 | "sub", "\t$Rdn, $imm8", | 
|  | 1105 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1106 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1107 | // Subtract register | 
|  | 1108 | def tSUBrr :                    // A8.6.212 | 
|  | 1109 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1110 | IIC_iALUr, | 
|  | 1111 | "sub", "\t$Rd, $Rn, $Rm", | 
|  | 1112 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1113 |  | 
|  | 1114 | // TODO: A7-96: STMIA - store multiple. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1115 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1116 | // Sign-extend byte | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1117 | def tSXTB :                     // A8.6.222 | 
|  | 1118 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1119 | IIC_iUNAr, | 
|  | 1120 | "sxtb", "\t$Rd, $Rm", | 
|  | 1121 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, | 
|  | 1122 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1123 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1124 | // Sign-extend short | 
|  | 1125 | def tSXTH :                     // A8.6.224 | 
|  | 1126 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1127 | IIC_iUNAr, | 
|  | 1128 | "sxth", "\t$Rd, $Rm", | 
|  | 1129 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, | 
|  | 1130 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1131 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1132 | // Test | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1133 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1134 | def tTST :                      // A8.6.230 | 
|  | 1135 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, | 
|  | 1136 | "tst", "\t$Rn, $Rm", | 
|  | 1137 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1138 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1139 | // Zero-extend byte | 
|  | 1140 | def tUXTB :                     // A8.6.262 | 
|  | 1141 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1142 | IIC_iUNAr, | 
|  | 1143 | "uxtb", "\t$Rd, $Rm", | 
|  | 1144 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, | 
|  | 1145 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1146 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1147 | // Zero-extend short | 
|  | 1148 | def tUXTH :                     // A8.6.264 | 
|  | 1149 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1150 | IIC_iUNAr, | 
|  | 1151 | "uxth", "\t$Rd, $Rm", | 
|  | 1152 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, | 
|  | 1153 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1154 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1155 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1156 | // Expanded after instruction selection into a branch sequence. | 
|  | 1157 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1158 | def tMOVCCr_pseudo : | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1159 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1160 | NoItinerary, | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1161 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1162 |  | 
|  | 1163 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1164 | // assembler. | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1165 |  | 
|  | 1166 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), | 
| Jim Grosbach | e2a0404 | 2011-08-17 20:37:40 +0000 | [diff] [blame] | 1167 | IIC_iALUi, "adr{$p}\t$Rd, $addr", []>, | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1168 | T1Encoding<{1,0,1,0,0,?}> { | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1169 | bits<3> Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1170 | bits<8> addr; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1171 | let Inst{10-8} = Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1172 | let Inst{7-0} = addr; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1173 | let DecoderMethod = "DecodeThumbAddSpecialReg"; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1174 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1175 |  | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1176 | let neverHasSideEffects = 1, isReMaterializable = 1 in | 
|  | 1177 | def tLEApcrel   : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1178 | 2, IIC_iALUi, []>; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1179 |  | 
|  | 1180 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), | 
|  | 1181 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1182 | 2, IIC_iALUi, []>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1183 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1184 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1185 | // TLS Instructions | 
|  | 1186 | // | 
|  | 1187 |  | 
|  | 1188 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1189 | // This is a pseudo inst so that we can get the encoding right, | 
|  | 1190 | // complete with fixup for the aeabi_read_tp function. | 
|  | 1191 | let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1192 | def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br, | 
| Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1193 | [(set R0, ARMthread_pointer)]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1194 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1195 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1196 | // SJLJ Exception handling intrinsics | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 1197 | // | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1198 |  | 
|  | 1199 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and | 
|  | 1200 | // save #0 in R0 for the non-longjmp case.  Since by its nature we may be coming | 
|  | 1201 | // from some other function to get here, and we're using the stack frame for the | 
|  | 1202 | // containing function to save/restore registers, we can't keep anything live in | 
|  | 1203 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been | 
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1204 | // tromped upon when we get here from a longjmp(). We force everything out of | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1205 | // registers except for our own input by listing the relevant registers in | 
|  | 1206 | // Defs. By doing so, we also cause the prologue/epilogue code to actively | 
|  | 1207 | // preserve all of the callee-saved resgisters, which is exactly what we want. | 
|  | 1208 | // $val is a scratch register for our use. | 
| Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 1209 | let Defs = [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12, CPSR ], | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1210 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in | 
|  | 1211 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1212 | AddrModeNone, 0, NoItinerary, "","", | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1213 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1214 |  | 
|  | 1215 | // FIXME: Non-Darwin version(s) | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1216 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1217 | Defs = [ R7, LR, SP ] in | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1218 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1219 | AddrModeNone, 0, IndexModeNone, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1220 | Pseudo, NoItinerary, "", "", | 
|  | 1221 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
|  | 1222 | Requires<[IsThumb, IsDarwin]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1223 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1224 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1225 | // Non-Instruction Patterns | 
|  | 1226 | // | 
|  | 1227 |  | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1228 | // Comparisons | 
|  | 1229 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), | 
|  | 1230 | (tCMPi8  tGPR:$Rn, imm0_255:$imm8)>; | 
|  | 1231 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), | 
|  | 1232 | (tCMPr   tGPR:$Rn, tGPR:$Rm)>; | 
|  | 1233 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1234 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1235 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 1236 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 1237 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1238 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1239 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1240 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1241 |  | 
|  | 1242 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1243 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 1244 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 1245 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 1246 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 1247 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1248 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1249 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1250 | // ConstantPool, GlobalAddress | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1251 | def : T1Pat<(ARMWrapper  tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; | 
|  | 1252 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1253 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1254 | // JumpTable | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1255 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 1256 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1257 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1259 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1260 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1261 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1262 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1263 |  | 
|  | 1264 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1265 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1266 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1267 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1268 |  | 
|  | 1269 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1270 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
|  | 1271 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
|  | 1272 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, | 
|  | 1273 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1274 |  | 
|  | 1275 | // zextload i1 -> zextload i8 | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1276 | def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr), | 
|  | 1277 | (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1278 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), | 
|  | 1279 | (tLDRBi t_addrmode_is1:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1280 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1281 | // extload -> zextload | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1282 | def : T1Pat<(extloadi1  t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1283 | def : T1Pat<(extloadi1  t_addrmode_is1:$addr),  (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1284 | def : T1Pat<(extloadi8  t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1285 | def : T1Pat<(extloadi8  t_addrmode_is1:$addr),  (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1286 | def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>; | 
|  | 1287 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr),  (tLDRHi t_addrmode_is2:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1288 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1289 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1290 | // ldr{b|h} + sxt{b|h} instead. | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1291 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1292 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, | 
|  | 1293 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1294 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), | 
|  | 1295 | (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1296 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1297 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1298 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, | 
|  | 1299 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1300 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), | 
|  | 1301 | (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1302 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1303 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1304 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), | 
|  | 1305 | (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1306 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1307 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; | 
|  | 1308 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), | 
|  | 1309 | (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>; | 
|  | 1310 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1311 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1312 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1313 | // Large immediate handling. | 
|  | 1314 |  | 
|  | 1315 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1316 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 1317 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 1318 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1319 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1320 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 1321 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1322 |  | 
|  | 1323 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 1324 | // be expanded into two instructions late to allow if-conversion and | 
|  | 1325 | // scheduling. | 
|  | 1326 | let isReMaterializable = 1 in | 
|  | 1327 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1328 | NoItinerary, | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1329 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 1330 | imm:$cp))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1331 | Requires<[IsThumb, IsThumb1Only]>; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1332 |  | 
|  | 1333 | // Pseudo-instruction for merged POP and return. | 
|  | 1334 | // FIXME: remove when we have a way to marking a MI with these properties. | 
|  | 1335 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 1336 | hasExtraDefRegAllocReq = 1 in | 
|  | 1337 | def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1338 | 2, IIC_iPop_Br, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1339 | (tPOP pred:$p, reglist:$regs)>; | 
|  | 1340 |  | 
| Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1341 | // Indirect branch using "mov pc, $Rm" | 
|  | 1342 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Jim Grosbach | 39c67b5 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1343 | def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1344 | 2, IIC_Br, [(brind GPR:$Rm)], | 
| Jim Grosbach | 39c67b5 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1345 | (tMOVr PC, GPR:$Rm, pred:$p)>; | 
| Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1346 | } |