blob: b266dd1f8c1fa355ae6d8c38ad2c24a43d5fc115 [file] [log] [blame]
Ron Liebermancac749a2018-11-16 01:13:34 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,IDXMODE,GFX9 %s
2
3; indexing of vectors.
4
5; Subtest below moved from file test/CodeGen/AMDGPU/indirect-addressing-si.ll
6; to avoid gfx9 scheduling induced issues.
7
8
9; GCN-LABEL: {{^}}insert_vgpr_offset_multiple_in_block:
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000010; GCN-DAG: s_load_dwordx16 s{{\[}}[[S_ELT0:[0-9]+]]:[[S_ELT15:[0-9]+]]{{\]}}
Ron Liebermancac749a2018-11-16 01:13:34 +000011; GCN-DAG: {{buffer|flat|global}}_load_dword [[IDX0:v[0-9]+]]
12; GCN-DAG: v_mov_b32 [[INS0:v[0-9]+]], 62
13
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000014; GCN-DAG: v_mov_b32_e32 v[[VEC_ELT15:[0-9]+]], s[[S_ELT15]]
15; GCN-DAG: v_mov_b32_e32 v[[VEC_ELT0:[0-9]+]], s[[S_ELT0]]
Ron Liebermancac749a2018-11-16 01:13:34 +000016
Changpeng Fang6f539292018-12-21 20:57:34 +000017; GCN-DAG: v_add_u32_e32 [[IDX1:v[0-9]+]], 1, [[IDX0]]
18
Ron Liebermancac749a2018-11-16 01:13:34 +000019; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
Ron Liebermancac749a2018-11-16 01:13:34 +000020; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
21; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
22; GCN: s_and_saveexec_b64 vcc, vcc
23
24; MOVREL: s_mov_b32 m0, [[READLANE]]
25; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT0]], [[INS0]]
26
27; IDXMODE: s_set_gpr_idx_on [[READLANE]], dst
28; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT0]], [[INS0]]
29; IDXMODE: s_set_gpr_idx_off
30
31; GCN-NEXT: s_xor_b64 exec, exec, vcc
32; GCN: s_cbranch_execnz [[LOOP0]]
33
34; FIXME: Redundant copy
35; GCN: s_mov_b64 exec, [[MASK:s\[[0-9]+:[0-9]+\]]]
36
37; GCN: s_mov_b64 [[MASK]], exec
38
39; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
Changpeng Fang6f539292018-12-21 20:57:34 +000040; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX1]]
41; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX1]]
Ron Liebermancac749a2018-11-16 01:13:34 +000042; GCN: s_and_saveexec_b64 vcc, vcc
43
44; MOVREL: s_mov_b32 m0, [[READLANE]]
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000045; MOVREL-NEXT: v_movreld_b32_e32 v{{[0-9]+}}, 63
Ron Liebermancac749a2018-11-16 01:13:34 +000046
47; IDXMODE: s_set_gpr_idx_on [[READLANE]], dst
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000048; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, 63
Ron Liebermancac749a2018-11-16 01:13:34 +000049; IDXMODE: s_set_gpr_idx_off
50
51; GCN-NEXT: s_xor_b64 exec, exec, vcc
52; GCN: s_cbranch_execnz [[LOOP1]]
53
54; GCN: buffer_store_dwordx4 v{{\[}}[[VEC_ELT0]]:
55
56; GCN: buffer_store_dword [[INS0]]
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000057define amdgpu_kernel void @insert_vgpr_offset_multiple_in_block(<16 x i32> addrspace(1)* %out0, <16 x i32> addrspace(1)* %out1, i32 addrspace(1)* %in, <16 x i32> %vec0) #0 {
Ron Liebermancac749a2018-11-16 01:13:34 +000058entry:
59 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
60 %id.ext = zext i32 %id to i64
61 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
62 %idx0 = load volatile i32, i32 addrspace(1)* %gep
63 %idx1 = add i32 %idx0, 1
64 %live.out.val = call i32 asm sideeffect "v_mov_b32 $0, 62", "=v"()
Stanislav Mekhanoshin054f8102018-11-19 17:39:20 +000065 %vec1 = insertelement <16 x i32> %vec0, i32 %live.out.val, i32 %idx0
66 %vec2 = insertelement <16 x i32> %vec1, i32 63, i32 %idx1
67 store volatile <16 x i32> %vec2, <16 x i32> addrspace(1)* %out0
Ron Liebermancac749a2018-11-16 01:13:34 +000068 %cmp = icmp eq i32 %id, 0
69 br i1 %cmp, label %bb1, label %bb2
70
71bb1:
72 store volatile i32 %live.out.val, i32 addrspace(1)* undef
73 br label %bb2
74
75bb2:
76 ret void
77}
78
79declare i32 @llvm.amdgcn.workitem.id.x() #1
80declare void @llvm.amdgcn.s.barrier() #2
81
82attributes #0 = { nounwind }
83attributes #1 = { nounwind readnone }
84attributes #2 = { nounwind convergent }