blob: e0e81680cc087ee03e0b8eccf00f6df801e05d95 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDILISelDAGToDAG.cpp - A dag to dag inst selector for AMDIL ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
14#include "AMDGPUInstrInfo.h"
15#include "AMDGPUISelLowering.h" // For AMDGPUISD
16#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "R600InstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000019#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000020#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000021#include "SIMachineFunctionInfo.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000026#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027#include "llvm/CodeGen/SelectionDAGISel.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000028#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30using namespace llvm;
31
32//===----------------------------------------------------------------------===//
33// Instruction Selector Implementation
34//===----------------------------------------------------------------------===//
35
36namespace {
37/// AMDGPU specific code to select AMDGPU machine instructions for
38/// SelectionDAG operations.
39class AMDGPUDAGToDAGISel : public SelectionDAGISel {
40 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
41 // make the right decision when generating code for different targets.
42 const AMDGPUSubtarget &Subtarget;
43public:
44 AMDGPUDAGToDAGISel(TargetMachine &TM);
45 virtual ~AMDGPUDAGToDAGISel();
46
Craig Topper5656db42014-04-29 07:57:24 +000047 SDNode *Select(SDNode *N) override;
48 const char *getPassName() const override;
49 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000050
51private:
Tom Stellard7ed0b522014-04-03 20:19:27 +000052 bool isInlineImmediate(SDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000053 inline SDValue getSmallIPtrImm(unsigned Imm);
Vincent Lejeunec6896792013-06-04 23:17:15 +000054 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000055 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000056 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000057 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000058
59 // Complex pattern selectors
60 bool SelectADDRParam(SDValue Addr, SDValue& R1, SDValue& R2);
61 bool SelectADDR(SDValue N, SDValue &R1, SDValue &R2);
62 bool SelectADDR64(SDValue N, SDValue &R1, SDValue &R2);
63
64 static bool checkType(const Value *ptr, unsigned int addrspace);
Nick Lewyckyaad475b2014-04-15 07:22:52 +000065 static bool checkPrivateAddress(const MachineMemOperand *Op);
Tom Stellard75aadc22012-12-11 21:25:42 +000066
67 static bool isGlobalStore(const StoreSDNode *N);
Matt Arsenault3f981402014-09-15 15:41:53 +000068 static bool isFlatStore(const StoreSDNode *N);
Tom Stellard75aadc22012-12-11 21:25:42 +000069 static bool isPrivateStore(const StoreSDNode *N);
70 static bool isLocalStore(const StoreSDNode *N);
71 static bool isRegionStore(const StoreSDNode *N);
72
Matt Arsenault2aabb062013-06-18 23:37:58 +000073 bool isCPLoad(const LoadSDNode *N) const;
74 bool isConstantLoad(const LoadSDNode *N, int cbID) const;
75 bool isGlobalLoad(const LoadSDNode *N) const;
Matt Arsenault3f981402014-09-15 15:41:53 +000076 bool isFlatLoad(const LoadSDNode *N) const;
Matt Arsenault2aabb062013-06-18 23:37:58 +000077 bool isParamLoad(const LoadSDNode *N) const;
78 bool isPrivateLoad(const LoadSDNode *N) const;
79 bool isLocalLoad(const LoadSDNode *N) const;
80 bool isRegionLoad(const LoadSDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000081
Tom Stellarddf94dc32013-08-14 23:24:24 +000082 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000083 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000084 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
85 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000086 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000087 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +000088 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
89 unsigned OffsetBits) const;
90 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +000091 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
92 SDValue &Offset1) const;
Tom Stellard155bbb72014-08-11 22:18:17 +000093 void SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
94 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
95 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
96 SDValue &TFE) const;
97 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
98 SDValue &Offset) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000099 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
100 SDValue &VAddr, SDValue &Offset,
101 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +0000102 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
103 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +0000104 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
105 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000106 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000107 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
108 SDValue &Offset, SDValue &GLC) const;
Matt Arsenault3f981402014-09-15 15:41:53 +0000109 SDNode *SelectAddrSpaceCast(SDNode *N);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000110 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
111 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
112 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000113
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000114 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
115 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000116 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
117 SDValue &Clamp,
118 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000119
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000120 SDNode *SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000121 SDNode *SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000122
Tom Stellard75aadc22012-12-11 21:25:42 +0000123 // Include the pieces autogenerated from the target description.
124#include "AMDGPUGenDAGISel.inc"
125};
126} // end anonymous namespace
127
128/// \brief This pass converts a legalized DAG into a AMDGPU-specific
129// DAG, ready for instruction scheduling.
Matt Arsenault209a7b92014-04-18 07:40:20 +0000130FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000131 return new AMDGPUDAGToDAGISel(TM);
132}
133
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000134AMDGPUDAGToDAGISel::AMDGPUDAGToDAGISel(TargetMachine &TM)
Tom Stellard75aadc22012-12-11 21:25:42 +0000135 : SelectionDAGISel(TM), Subtarget(TM.getSubtarget<AMDGPUSubtarget>()) {
136}
137
138AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
139}
140
Tom Stellard7ed0b522014-04-03 20:19:27 +0000141bool AMDGPUDAGToDAGISel::isInlineImmediate(SDNode *N) const {
142 const SITargetLowering *TL
143 = static_cast<const SITargetLowering *>(getTargetLowering());
144 return TL->analyzeImmediate(N) == 0;
145}
146
Tom Stellarddf94dc32013-08-14 23:24:24 +0000147/// \brief Determine the register class for \p OpNo
148/// \returns The register class of the virtual register that will be used for
149/// the given operand number \OpNo or NULL if the register class cannot be
150/// determined.
151const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
152 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000153 if (!N->isMachineOpcode())
154 return nullptr;
155
Tom Stellarddf94dc32013-08-14 23:24:24 +0000156 switch (N->getMachineOpcode()) {
157 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000158 const MCInstrDesc &Desc =
159 TM.getSubtargetImpl()->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000160 unsigned OpIdx = Desc.getNumDefs() + OpNo;
161 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000162 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000163 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000164 if (RegClass == -1)
165 return nullptr;
166
Eric Christopherd9134482014-08-04 21:25:23 +0000167 return TM.getSubtargetImpl()->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000168 }
169 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000170 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000171 const TargetRegisterClass *SuperRC =
172 TM.getSubtargetImpl()->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000173
174 SDValue SubRegOp = N->getOperand(OpNo + 1);
175 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000176 return TM.getSubtargetImpl()->getRegisterInfo()->getSubClassWithSubReg(
177 SuperRC, SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000178 }
179 }
180}
181
Tom Stellard75aadc22012-12-11 21:25:42 +0000182SDValue AMDGPUDAGToDAGISel::getSmallIPtrImm(unsigned int Imm) {
183 return CurDAG->getTargetConstant(Imm, MVT::i32);
184}
185
186bool AMDGPUDAGToDAGISel::SelectADDRParam(
Matt Arsenault209a7b92014-04-18 07:40:20 +0000187 SDValue Addr, SDValue& R1, SDValue& R2) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000188
189 if (Addr.getOpcode() == ISD::FrameIndex) {
190 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
191 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
192 R2 = CurDAG->getTargetConstant(0, MVT::i32);
193 } else {
194 R1 = Addr;
195 R2 = CurDAG->getTargetConstant(0, MVT::i32);
196 }
197 } else if (Addr.getOpcode() == ISD::ADD) {
198 R1 = Addr.getOperand(0);
199 R2 = Addr.getOperand(1);
200 } else {
201 R1 = Addr;
202 R2 = CurDAG->getTargetConstant(0, MVT::i32);
203 }
204 return true;
205}
206
207bool AMDGPUDAGToDAGISel::SelectADDR(SDValue Addr, SDValue& R1, SDValue& R2) {
208 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
209 Addr.getOpcode() == ISD::TargetGlobalAddress) {
210 return false;
211 }
212 return SelectADDRParam(Addr, R1, R2);
213}
214
215
216bool AMDGPUDAGToDAGISel::SelectADDR64(SDValue Addr, SDValue& R1, SDValue& R2) {
217 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
218 Addr.getOpcode() == ISD::TargetGlobalAddress) {
219 return false;
220 }
221
222 if (Addr.getOpcode() == ISD::FrameIndex) {
223 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
224 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i64);
225 R2 = CurDAG->getTargetConstant(0, MVT::i64);
226 } else {
227 R1 = Addr;
228 R2 = CurDAG->getTargetConstant(0, MVT::i64);
229 }
230 } else if (Addr.getOpcode() == ISD::ADD) {
231 R1 = Addr.getOperand(0);
232 R2 = Addr.getOperand(1);
233 } else {
234 R1 = Addr;
235 R2 = CurDAG->getTargetConstant(0, MVT::i64);
236 }
237 return true;
238}
239
240SDNode *AMDGPUDAGToDAGISel::Select(SDNode *N) {
241 unsigned int Opc = N->getOpcode();
242 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000243 N->setNodeId(-1);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000244 return nullptr; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000245 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000246
247 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
Tom Stellard75aadc22012-12-11 21:25:42 +0000248 switch (Opc) {
249 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000250 // We are selecting i64 ADD here instead of custom lower it during
251 // DAG legalization, so we can fold some i64 ADDs used for address
252 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000253 case ISD::ADD:
254 case ISD::SUB: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000255 if (N->getValueType(0) != MVT::i64 ||
256 ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
257 break;
258
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000259 return SelectADD_SUB_I64(N);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000260 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000261 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000262 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000263 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000264 unsigned RegClassID;
Eric Christopherd9134482014-08-04 21:25:23 +0000265 const AMDGPURegisterInfo *TRI = static_cast<const AMDGPURegisterInfo *>(
266 TM.getSubtargetImpl()->getRegisterInfo());
267 const SIRegisterInfo *SIRI = static_cast<const SIRegisterInfo *>(
268 TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellard8e5da412013-08-14 23:24:32 +0000269 EVT VT = N->getValueType(0);
270 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000271 EVT EltVT = VT.getVectorElementType();
272 assert(EltVT.bitsEq(MVT::i32));
Tom Stellard8e5da412013-08-14 23:24:32 +0000273 if (ST.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
274 bool UseVReg = true;
275 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
276 U != E; ++U) {
277 if (!U->isMachineOpcode()) {
278 continue;
279 }
280 const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo());
281 if (!RC) {
282 continue;
283 }
284 if (SIRI->isSGPRClass(RC)) {
285 UseVReg = false;
286 }
287 }
288 switch(NumVectorElts) {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000289 case 1: RegClassID = UseVReg ? AMDGPU::VGPR_32RegClassID :
Tom Stellard8e5da412013-08-14 23:24:32 +0000290 AMDGPU::SReg_32RegClassID;
291 break;
292 case 2: RegClassID = UseVReg ? AMDGPU::VReg_64RegClassID :
293 AMDGPU::SReg_64RegClassID;
294 break;
295 case 4: RegClassID = UseVReg ? AMDGPU::VReg_128RegClassID :
296 AMDGPU::SReg_128RegClassID;
297 break;
298 case 8: RegClassID = UseVReg ? AMDGPU::VReg_256RegClassID :
299 AMDGPU::SReg_256RegClassID;
300 break;
301 case 16: RegClassID = UseVReg ? AMDGPU::VReg_512RegClassID :
302 AMDGPU::SReg_512RegClassID;
303 break;
Benjamin Kramerbda73ff2013-08-31 21:20:04 +0000304 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
Tom Stellard8e5da412013-08-14 23:24:32 +0000305 }
306 } else {
307 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
308 // that adds a 128 bits reg copy when going through TwoAddressInstructions
309 // pass. We want to avoid 128 bits copies as much as possible because they
310 // can't be bundled by our scheduler.
311 switch(NumVectorElts) {
312 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000313 case 4:
314 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
315 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
316 else
317 RegClassID = AMDGPU::R600_Reg128RegClassID;
318 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000319 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
320 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000321 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000322
Tom Stellard8e5da412013-08-14 23:24:32 +0000323 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, MVT::i32);
324
325 if (NumVectorElts == 1) {
Matt Arsenault064c2062014-06-11 17:40:32 +0000326 return CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT,
Tom Stellard8e5da412013-08-14 23:24:32 +0000327 N->getOperand(0), RegClass);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000328 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000329
330 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
331 "supported yet");
332 // 16 = Max Num Vector Elements
333 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
334 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000335 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000336
337 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000338 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000339 unsigned NOps = N->getNumOperands();
340 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000341 // XXX: Why is this here?
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000342 if (dyn_cast<RegisterSDNode>(N->getOperand(i))) {
343 IsRegSeq = false;
344 break;
345 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000346 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
347 RegSeqArgs[1 + (2 * i) + 1] =
348 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000349 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000350
351 if (NOps != NumVectorElts) {
352 // Fill in the missing undef elements if this was a scalar_to_vector.
353 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
354
355 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
356 SDLoc(N), EltVT);
357 for (unsigned i = NOps; i < NumVectorElts; ++i) {
358 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
359 RegSeqArgs[1 + (2 * i) + 1] =
360 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
361 }
362 }
363
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000364 if (!IsRegSeq)
365 break;
366 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(),
Craig Topper481fb282014-04-27 19:21:11 +0000367 RegSeqArgs);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000368 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000369 case ISD::BUILD_PAIR: {
370 SDValue RC, SubReg0, SubReg1;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000371 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000372 break;
373 }
374 if (N->getValueType(0) == MVT::i128) {
375 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, MVT::i32);
376 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, MVT::i32);
377 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, MVT::i32);
378 } else if (N->getValueType(0) == MVT::i64) {
Tom Stellard1aa6cb42014-04-18 00:36:21 +0000379 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000380 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
381 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
382 } else {
383 llvm_unreachable("Unhandled value type for BUILD_PAIR");
384 }
385 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
386 N->getOperand(1), SubReg1 };
387 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000388 SDLoc(N), N->getValueType(0), Ops);
Tom Stellard754f80f2013-04-05 23:31:51 +0000389 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000390
391 case ISD::Constant:
392 case ISD::ConstantFP: {
393 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
394 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
395 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
396 break;
397
398 uint64_t Imm;
399 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
400 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
401 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000402 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000403 Imm = C->getZExtValue();
404 }
405
406 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
407 CurDAG->getConstant(Imm & 0xFFFFFFFF, MVT::i32));
408 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
409 CurDAG->getConstant(Imm >> 32, MVT::i32));
410 const SDValue Ops[] = {
411 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
412 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32),
413 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32)
414 };
415
416 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, SDLoc(N),
417 N->getValueType(0), Ops);
418 }
419
Tom Stellard81d871d2013-11-13 23:36:50 +0000420 case AMDGPUISD::REGISTER_LOAD: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000421 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
422 break;
423 SDValue Addr, Offset;
424
425 SelectADDRIndirect(N->getOperand(1), Addr, Offset);
426 const SDValue Ops[] = {
427 Addr,
428 Offset,
429 CurDAG->getTargetConstant(0, MVT::i32),
430 N->getOperand(0),
431 };
432 return CurDAG->getMachineNode(AMDGPU::SI_RegisterLoad, SDLoc(N),
433 CurDAG->getVTList(MVT::i32, MVT::i64, MVT::Other),
434 Ops);
435 }
436 case AMDGPUISD::REGISTER_STORE: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000437 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
438 break;
439 SDValue Addr, Offset;
440 SelectADDRIndirect(N->getOperand(2), Addr, Offset);
441 const SDValue Ops[] = {
442 N->getOperand(1),
443 Addr,
444 Offset,
445 CurDAG->getTargetConstant(0, MVT::i32),
446 N->getOperand(0),
447 };
448 return CurDAG->getMachineNode(AMDGPU::SI_RegisterStorePseudo, SDLoc(N),
449 CurDAG->getVTList(MVT::Other),
450 Ops);
451 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000452
453 case AMDGPUISD::BFE_I32:
454 case AMDGPUISD::BFE_U32: {
455 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
456 break;
457
458 // There is a scalar version available, but unlike the vector version which
459 // has a separate operand for the offset and width, the scalar version packs
460 // the width and offset into a single operand. Try to move to the scalar
461 // version if the offsets are constant, so that we can try to keep extended
462 // loads of kernel arguments in SGPRs.
463
464 // TODO: Technically we could try to pattern match scalar bitshifts of
465 // dynamic values, but it's probably not useful.
466 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
467 if (!Offset)
468 break;
469
470 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
471 if (!Width)
472 break;
473
474 bool Signed = Opc == AMDGPUISD::BFE_I32;
475
476 // Transformation function, pack the offset and width of a BFE into
477 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
478 // source, bits [5:0] contain the offset and bits [22:16] the width.
479
480 uint32_t OffsetVal = Offset->getZExtValue();
481 uint32_t WidthVal = Width->getZExtValue();
482
483 uint32_t PackedVal = OffsetVal | WidthVal << 16;
484
485 SDValue PackedOffsetWidth = CurDAG->getTargetConstant(PackedVal, MVT::i32);
486 return CurDAG->getMachineNode(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
487 SDLoc(N),
488 MVT::i32,
489 N->getOperand(0),
490 PackedOffsetWidth);
491
492 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000493 case AMDGPUISD::DIV_SCALE: {
494 return SelectDIV_SCALE(N);
495 }
Tom Stellard3457a842014-10-09 19:06:00 +0000496 case ISD::CopyToReg: {
497 const SITargetLowering& Lowering =
498 *static_cast<const SITargetLowering*>(getTargetLowering());
499 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
500 break;
501 }
Matt Arsenault3f981402014-09-15 15:41:53 +0000502 case ISD::ADDRSPACECAST:
503 return SelectAddrSpaceCast(N);
Tom Stellard75aadc22012-12-11 21:25:42 +0000504 }
Tom Stellard3457a842014-10-09 19:06:00 +0000505
Vincent Lejeune0167a312013-09-12 23:45:00 +0000506 return SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000507}
508
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Matt Arsenault209a7b92014-04-18 07:40:20 +0000510bool AMDGPUDAGToDAGISel::checkType(const Value *Ptr, unsigned AS) {
511 assert(AS != 0 && "Use checkPrivateAddress instead.");
512 if (!Ptr)
Tom Stellard75aadc22012-12-11 21:25:42 +0000513 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000514
515 return Ptr->getType()->getPointerAddressSpace() == AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000516}
517
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000518bool AMDGPUDAGToDAGISel::checkPrivateAddress(const MachineMemOperand *Op) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000519 if (Op->getPseudoValue())
520 return true;
521
522 if (PointerType *PT = dyn_cast<PointerType>(Op->getValue()->getType()))
523 return PT->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
524
525 return false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000526}
527
Tom Stellard75aadc22012-12-11 21:25:42 +0000528bool AMDGPUDAGToDAGISel::isGlobalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000529 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000530}
531
532bool AMDGPUDAGToDAGISel::isPrivateStore(const StoreSDNode *N) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000533 const Value *MemVal = N->getMemOperand()->getValue();
534 return (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
535 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
536 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS));
Tom Stellard75aadc22012-12-11 21:25:42 +0000537}
538
539bool AMDGPUDAGToDAGISel::isLocalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000540 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000541}
542
Matt Arsenault3f981402014-09-15 15:41:53 +0000543bool AMDGPUDAGToDAGISel::isFlatStore(const StoreSDNode *N) {
544 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::FLAT_ADDRESS);
545}
546
Tom Stellard75aadc22012-12-11 21:25:42 +0000547bool AMDGPUDAGToDAGISel::isRegionStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000548 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000549}
550
Tom Stellard1e803092013-07-23 01:48:18 +0000551bool AMDGPUDAGToDAGISel::isConstantLoad(const LoadSDNode *N, int CbId) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000552 const Value *MemVal = N->getMemOperand()->getValue();
553 if (CbId == -1)
554 return checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS);
555
556 return checkType(MemVal, AMDGPUAS::CONSTANT_BUFFER_0 + CbId);
Tom Stellard75aadc22012-12-11 21:25:42 +0000557}
558
Matt Arsenault2aabb062013-06-18 23:37:58 +0000559bool AMDGPUDAGToDAGISel::isGlobalLoad(const LoadSDNode *N) const {
Tom Stellard8cb0e472013-07-23 23:54:56 +0000560 if (N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) {
561 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
562 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
563 N->getMemoryVT().bitsLT(MVT::i32)) {
564 return true;
565 }
566 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000567 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000568}
569
Matt Arsenault2aabb062013-06-18 23:37:58 +0000570bool AMDGPUDAGToDAGISel::isParamLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000571 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::PARAM_I_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000572}
573
Matt Arsenault2aabb062013-06-18 23:37:58 +0000574bool AMDGPUDAGToDAGISel::isLocalLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000575 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000576}
577
Matt Arsenault3f981402014-09-15 15:41:53 +0000578bool AMDGPUDAGToDAGISel::isFlatLoad(const LoadSDNode *N) const {
579 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::FLAT_ADDRESS);
580}
581
Matt Arsenault2aabb062013-06-18 23:37:58 +0000582bool AMDGPUDAGToDAGISel::isRegionLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000583 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000584}
585
Matt Arsenault2aabb062013-06-18 23:37:58 +0000586bool AMDGPUDAGToDAGISel::isCPLoad(const LoadSDNode *N) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000587 MachineMemOperand *MMO = N->getMemOperand();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000588 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000589 if (MMO) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000590 const PseudoSourceValue *PSV = MMO->getPseudoValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000591 if (PSV && PSV == PseudoSourceValue::getConstantPool()) {
592 return true;
593 }
594 }
595 }
596 return false;
597}
598
Matt Arsenault2aabb062013-06-18 23:37:58 +0000599bool AMDGPUDAGToDAGISel::isPrivateLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000600 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000601 // Check to make sure we are not a constant pool load or a constant load
602 // that is marked as a private load
603 if (isCPLoad(N) || isConstantLoad(N, -1)) {
604 return false;
605 }
606 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000607
608 const Value *MemVal = N->getMemOperand()->getValue();
609 if (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
610 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
Matt Arsenault3f981402014-09-15 15:41:53 +0000611 !checkType(MemVal, AMDGPUAS::FLAT_ADDRESS) &&
Matt Arsenault209a7b92014-04-18 07:40:20 +0000612 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS) &&
613 !checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS) &&
614 !checkType(MemVal, AMDGPUAS::PARAM_D_ADDRESS) &&
Matt Arsenault3f981402014-09-15 15:41:53 +0000615 !checkType(MemVal, AMDGPUAS::PARAM_I_ADDRESS)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000616 return true;
617 }
618 return false;
619}
620
621const char *AMDGPUDAGToDAGISel::getPassName() const {
622 return "AMDGPU DAG->DAG Pattern Instruction Selection";
623}
624
625#ifdef DEBUGTMP
626#undef INT64_C
627#endif
628#undef DEBUGTMP
629
Tom Stellard41fc7852013-07-23 01:48:42 +0000630//===----------------------------------------------------------------------===//
631// Complex Patterns
632//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Tom Stellard365366f2013-01-23 02:09:06 +0000634bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000635 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000636 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
637 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, true);
638 return true;
639 }
640 return false;
641}
642
643bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
644 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000645 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000646 BaseReg = Addr;
647 Offset = CurDAG->getIntPtrConstant(0, true);
648 return true;
649 }
650 return false;
651}
652
Tom Stellard75aadc22012-12-11 21:25:42 +0000653bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
654 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000655 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
657 if (Addr.getOpcode() == ISD::ADD
658 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
659 && isInt<16>(IMMOffset->getZExtValue())) {
660
661 Base = Addr.getOperand(0);
662 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
663 return true;
664 // If the pointer address is constant, we can move it to the offset field.
665 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
666 && isInt<16>(IMMOffset->getZExtValue())) {
667 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000668 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000669 AMDGPU::ZERO, MVT::i32);
670 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
671 return true;
672 }
673
674 // Default case, no offset
675 Base = Addr;
676 Offset = CurDAG->getTargetConstant(0, MVT::i32);
677 return true;
678}
679
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000680bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
681 SDValue &Offset) {
682 ConstantSDNode *C;
683
684 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
685 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
686 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
687 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
688 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
689 Base = Addr.getOperand(0);
690 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
691 } else {
692 Base = Addr;
693 Offset = CurDAG->getTargetConstant(0, MVT::i32);
694 }
695
696 return true;
697}
Christian Konigd910b7d2013-02-26 17:52:16 +0000698
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000699SDNode *AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000700 SDLoc DL(N);
701 SDValue LHS = N->getOperand(0);
702 SDValue RHS = N->getOperand(1);
703
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000704 bool IsAdd = (N->getOpcode() == ISD::ADD);
705
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000706 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
707 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
708
709 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
710 DL, MVT::i32, LHS, Sub0);
711 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
712 DL, MVT::i32, LHS, Sub1);
713
714 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
715 DL, MVT::i32, RHS, Sub0);
716 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
717 DL, MVT::i32, RHS, Sub1);
718
719 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000720 SDValue AddLoArgs[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
721
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000722
Tom Stellard80942a12014-09-05 14:07:59 +0000723 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000724 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
725
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000726 SDNode *AddLo = CurDAG->getMachineNode( Opc, DL, VTList, AddLoArgs);
727 SDValue Carry(AddLo, 1);
728 SDNode *AddHi
729 = CurDAG->getMachineNode(CarryOpc, DL, MVT::i32,
730 SDValue(Hi0, 0), SDValue(Hi1, 0), Carry);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000731
732 SDValue Args[5] = {
733 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
734 SDValue(AddLo,0),
735 Sub0,
736 SDValue(AddHi,0),
737 Sub1,
738 };
739 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, MVT::i64, Args);
740}
741
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000742SDNode *AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
743 SDLoc SL(N);
744 EVT VT = N->getValueType(0);
745
746 assert(VT == MVT::f32 || VT == MVT::f64);
747
748 unsigned Opc
749 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
750
751 const SDValue Zero = CurDAG->getTargetConstant(0, MVT::i32);
Matt Arsenault272c50a2014-09-30 19:49:43 +0000752 const SDValue False = CurDAG->getTargetConstant(0, MVT::i1);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000753 SDValue Ops[] = {
Matt Arsenault272c50a2014-09-30 19:49:43 +0000754 Zero, // src0_modifiers
755 N->getOperand(0), // src0
756 Zero, // src1_modifiers
757 N->getOperand(1), // src1
758 Zero, // src2_modifiers
759 N->getOperand(2), // src2
760 False, // clamp
761 Zero // omod
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000762 };
763
764 return CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
765}
766
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000767bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
768 unsigned OffsetBits) const {
769 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
770 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
771 (OffsetBits == 8 && !isUInt<8>(Offset)))
772 return false;
773
774 if (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS)
775 return true;
776
777 // On Southern Islands instruction with a negative base value and an offset
778 // don't seem to work.
779 return CurDAG->SignBitIsZero(Base);
780}
781
782bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
783 SDValue &Offset) const {
784 if (CurDAG->isBaseWithConstantOffset(Addr)) {
785 SDValue N0 = Addr.getOperand(0);
786 SDValue N1 = Addr.getOperand(1);
787 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
788 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
789 // (add n0, c0)
790 Base = N0;
791 Offset = N1;
792 return true;
793 }
794 }
795
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000796 // If we have a constant address, prefer to put the constant into the
797 // offset. This can save moves to load the constant address since multiple
798 // operations can share the zero base address register, and enables merging
799 // into read2 / write2 instructions.
800 if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
801 if (isUInt<16>(CAddr->getZExtValue())) {
Tom Stellardc8d79202014-10-15 21:08:59 +0000802 SDValue Zero = CurDAG->getTargetConstant(0, MVT::i32);
803 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
804 SDLoc(Addr), MVT::i32, Zero);
805 Base = SDValue(MovZero, 0);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000806 Offset = Addr;
807 return true;
808 }
809 }
810
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000811 // default case
812 Base = Addr;
813 Offset = CurDAG->getTargetConstant(0, MVT::i16);
814 return true;
815}
816
Tom Stellardf3fc5552014-08-22 18:49:35 +0000817bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
818 SDValue &Offset0,
819 SDValue &Offset1) const {
820 if (CurDAG->isBaseWithConstantOffset(Addr)) {
821 SDValue N0 = Addr.getOperand(0);
822 SDValue N1 = Addr.getOperand(1);
823 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
824 unsigned DWordOffset0 = C1->getZExtValue() / 4;
825 unsigned DWordOffset1 = DWordOffset0 + 1;
826 // (add n0, c0)
827 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
828 Base = N0;
829 Offset0 = CurDAG->getTargetConstant(DWordOffset0, MVT::i8);
830 Offset1 = CurDAG->getTargetConstant(DWordOffset1, MVT::i8);
831 return true;
832 }
833 }
834
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000835 if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
836 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
837 unsigned DWordOffset1 = DWordOffset0 + 1;
838 assert(4 * DWordOffset0 == CAddr->getZExtValue());
839
840 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
841 SDValue Zero = CurDAG->getTargetConstant(0, MVT::i32);
842 MachineSDNode *MovZero
843 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
844 SDLoc(Addr), MVT::i32, Zero);
845 Base = SDValue(MovZero, 0);
846 Offset0 = CurDAG->getTargetConstant(DWordOffset0, MVT::i8);
847 Offset1 = CurDAG->getTargetConstant(DWordOffset1, MVT::i8);
848 return true;
849 }
850 }
851
Tom Stellardf3fc5552014-08-22 18:49:35 +0000852 // default case
853 Base = Addr;
854 Offset0 = CurDAG->getTargetConstant(0, MVT::i8);
855 Offset1 = CurDAG->getTargetConstant(1, MVT::i8);
856 return true;
857}
858
Tom Stellardb02094e2014-07-21 15:45:01 +0000859static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
860 return isUInt<12>(Imm->getZExtValue());
861}
862
Tom Stellard155bbb72014-08-11 22:18:17 +0000863void AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
864 SDValue &VAddr, SDValue &SOffset,
865 SDValue &Offset, SDValue &Offen,
866 SDValue &Idxen, SDValue &Addr64,
867 SDValue &GLC, SDValue &SLC,
868 SDValue &TFE) const {
Tom Stellardb02c2682014-06-24 23:33:07 +0000869 SDLoc DL(Addr);
870
Tom Stellard155bbb72014-08-11 22:18:17 +0000871 GLC = CurDAG->getTargetConstant(0, MVT::i1);
872 SLC = CurDAG->getTargetConstant(0, MVT::i1);
873 TFE = CurDAG->getTargetConstant(0, MVT::i1);
874
875 Idxen = CurDAG->getTargetConstant(0, MVT::i1);
876 Offen = CurDAG->getTargetConstant(0, MVT::i1);
877 Addr64 = CurDAG->getTargetConstant(0, MVT::i1);
878 SOffset = CurDAG->getTargetConstant(0, MVT::i32);
879
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 if (CurDAG->isBaseWithConstantOffset(Addr)) {
881 SDValue N0 = Addr.getOperand(0);
882 SDValue N1 = Addr.getOperand(1);
883 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
884
Tom Stellardb02094e2014-07-21 15:45:01 +0000885 if (isLegalMUBUFImmOffset(C1)) {
Tom Stellardb02c2682014-06-24 23:33:07 +0000886
887 if (N0.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000888 // (add (add N2, N3), C1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000889 SDValue N2 = N0.getOperand(0);
890 SDValue N3 = N0.getOperand(1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000891 Addr64 = CurDAG->getTargetConstant(1, MVT::i1);
892 Ptr = N2;
893 VAddr = N3;
894 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
895 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000896 }
897
Tom Stellard155bbb72014-08-11 22:18:17 +0000898 // (add N0, C1) -> offset
899 VAddr = CurDAG->getTargetConstant(0, MVT::i32);
900 Ptr = N0;
901 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
902 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000903 }
904 }
905 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000906 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000907 SDValue N0 = Addr.getOperand(0);
908 SDValue N1 = Addr.getOperand(1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000909 Addr64 = CurDAG->getTargetConstant(1, MVT::i1);
910 Ptr = N0;
911 VAddr = N1;
912 Offset = CurDAG->getTargetConstant(0, MVT::i16);
913 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000914 }
915
Tom Stellard155bbb72014-08-11 22:18:17 +0000916 // default case -> offset
917 VAddr = CurDAG->getTargetConstant(0, MVT::i32);
918 Ptr = Addr;
919 Offset = CurDAG->getTargetConstant(0, MVT::i16);
920
921}
922
923bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
924 SDValue &VAddr,
925 SDValue &Offset) const {
926 SDValue Ptr, SOffset, Offen, Idxen, Addr64, GLC, SLC, TFE;
927
928 SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
929 GLC, SLC, TFE);
930
931 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
932 if (C->getSExtValue()) {
933 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000934
935 const SITargetLowering& Lowering =
936 *static_cast<const SITargetLowering*>(getTargetLowering());
937
938 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000939 return true;
940 }
Matt Arsenault485defe2014-11-05 19:01:17 +0000941
Tom Stellard155bbb72014-08-11 22:18:17 +0000942 return false;
943}
944
Tom Stellard7980fc82014-09-25 18:30:26 +0000945bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
946 SDValue &VAddr, SDValue &Offset,
947 SDValue &SLC) const {
948 SLC = CurDAG->getTargetConstant(0, MVT::i1);
949
950 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, Offset);
951}
952
Tom Stellardb02094e2014-07-21 15:45:01 +0000953bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
954 SDValue &VAddr, SDValue &SOffset,
955 SDValue &ImmOffset) const {
956
957 SDLoc DL(Addr);
958 MachineFunction &MF = CurDAG->getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +0000959 const SIRegisterInfo *TRI =
960 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +0000961 MachineRegisterInfo &MRI = MF.getRegInfo();
Tom Stellard162a9472014-08-21 20:40:58 +0000962 const SITargetLowering& Lowering =
963 *static_cast<const SITargetLowering*>(getTargetLowering());
Tom Stellardb02094e2014-07-21 15:45:01 +0000964
Tom Stellardb02094e2014-07-21 15:45:01 +0000965 unsigned ScratchOffsetReg =
966 TRI->getPreloadedValue(MF, SIRegisterInfo::SCRATCH_WAVE_OFFSET);
Tom Stellard162a9472014-08-21 20:40:58 +0000967 Lowering.CreateLiveInRegister(*CurDAG, &AMDGPU::SReg_32RegClass,
968 ScratchOffsetReg, MVT::i32);
Tom Stellard95292bb2015-01-20 17:49:47 +0000969 SDValue Sym0 = CurDAG->getExternalSymbol("SCRATCH_RSRC_DWORD0", MVT::i32);
970 SDValue ScratchRsrcDword0 =
971 SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, Sym0), 0);
Tom Stellardb02094e2014-07-21 15:45:01 +0000972
Tom Stellard95292bb2015-01-20 17:49:47 +0000973 SDValue Sym1 = CurDAG->getExternalSymbol("SCRATCH_RSRC_DWORD1", MVT::i32);
974 SDValue ScratchRsrcDword1 =
975 SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, Sym1), 0);
976
977 const SDValue RsrcOps[] = {
978 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
979 ScratchRsrcDword0,
980 CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32),
981 ScratchRsrcDword1,
982 CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32),
983 };
984 SDValue ScratchPtr = SDValue(CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
985 MVT::v2i32, RsrcOps), 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +0000986 Rsrc = SDValue(Lowering.buildScratchRSRC(*CurDAG, DL, ScratchPtr), 0);
Tom Stellardb02094e2014-07-21 15:45:01 +0000987 SOffset = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL,
988 MRI.getLiveInVirtReg(ScratchOffsetReg), MVT::i32);
989
990 // (add n0, c1)
991 if (CurDAG->isBaseWithConstantOffset(Addr)) {
992 SDValue N1 = Addr.getOperand(1);
993 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
994
995 if (isLegalMUBUFImmOffset(C1)) {
996 VAddr = Addr.getOperand(0);
997 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
998 return true;
999 }
1000 }
1001
Tom Stellardb02094e2014-07-21 15:45:01 +00001002 // (node)
1003 VAddr = Addr;
1004 ImmOffset = CurDAG->getTargetConstant(0, MVT::i16);
1005 return true;
1006}
1007
Tom Stellard155bbb72014-08-11 22:18:17 +00001008bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1009 SDValue &SOffset, SDValue &Offset,
1010 SDValue &GLC, SDValue &SLC,
1011 SDValue &TFE) const {
1012 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001013 const SIInstrInfo *TII =
1014 static_cast<const SIInstrInfo *>(Subtarget.getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001015
Tom Stellard155bbb72014-08-11 22:18:17 +00001016 SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1017 GLC, SLC, TFE);
Tom Stellardb02094e2014-07-21 15:45:01 +00001018
Tom Stellard155bbb72014-08-11 22:18:17 +00001019 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1020 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1021 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001022 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001023 APInt::getAllOnesValue(32).getZExtValue(); // Size
1024 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001025
1026 const SITargetLowering& Lowering =
1027 *static_cast<const SITargetLowering*>(getTargetLowering());
1028
1029 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001030 return true;
1031 }
1032 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001033}
1034
Tom Stellard7980fc82014-09-25 18:30:26 +00001035bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1036 SDValue &Soffset, SDValue &Offset,
1037 SDValue &GLC) const {
1038 SDValue SLC, TFE;
1039
1040 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1041}
1042
Matt Arsenault3f981402014-09-15 15:41:53 +00001043// FIXME: This is incorrect and only enough to be able to compile.
1044SDNode *AMDGPUDAGToDAGISel::SelectAddrSpaceCast(SDNode *N) {
1045 AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(N);
1046 SDLoc DL(N);
1047
1048 assert(Subtarget.hasFlatAddressSpace() &&
1049 "addrspacecast only supported with flat address space!");
1050
1051 assert((ASC->getSrcAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS &&
1052 ASC->getDestAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS) &&
1053 "Cannot cast address space to / from constant address!");
1054
1055 assert((ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS ||
1056 ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) &&
1057 "Can only cast to / from flat address space!");
1058
1059 // The flat instructions read the address as the index of the VGPR holding the
1060 // address, so casting should just be reinterpreting the base VGPR, so just
1061 // insert trunc / bitcast / zext.
1062
1063 SDValue Src = ASC->getOperand(0);
1064 EVT DestVT = ASC->getValueType(0);
1065 EVT SrcVT = Src.getValueType();
1066
1067 unsigned SrcSize = SrcVT.getSizeInBits();
1068 unsigned DestSize = DestVT.getSizeInBits();
1069
1070 if (SrcSize > DestSize) {
1071 assert(SrcSize == 64 && DestSize == 32);
1072 return CurDAG->getMachineNode(
1073 TargetOpcode::EXTRACT_SUBREG,
1074 DL,
1075 DestVT,
1076 Src,
1077 CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32));
1078 }
1079
1080
1081 if (DestSize > SrcSize) {
1082 assert(SrcSize == 32 && DestSize == 64);
1083
Tom Stellardb6550522015-01-12 19:33:18 +00001084 // FIXME: This is probably wrong, we should never be defining
1085 // a register class with both VGPRs and SGPRs
1086 SDValue RC = CurDAG->getTargetConstant(AMDGPU::VS_64RegClassID, MVT::i32);
Matt Arsenault3f981402014-09-15 15:41:53 +00001087
1088 const SDValue Ops[] = {
1089 RC,
1090 Src,
1091 CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32),
1092 SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
1093 CurDAG->getConstant(0, MVT::i32)), 0),
1094 CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32)
1095 };
1096
1097 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
1098 SDLoc(N), N->getValueType(0), Ops);
1099 }
1100
1101 assert(SrcSize == 64 && DestSize == 64);
1102 return CurDAG->getNode(ISD::BITCAST, DL, DestVT, Src).getNode();
1103}
1104
Tom Stellardb4a313a2014-08-01 00:32:39 +00001105bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1106 SDValue &SrcMods) const {
1107
1108 unsigned Mods = 0;
1109
1110 Src = In;
1111
1112 if (Src.getOpcode() == ISD::FNEG) {
1113 Mods |= SISrcMods::NEG;
1114 Src = Src.getOperand(0);
1115 }
1116
1117 if (Src.getOpcode() == ISD::FABS) {
1118 Mods |= SISrcMods::ABS;
1119 Src = Src.getOperand(0);
1120 }
1121
1122 SrcMods = CurDAG->getTargetConstant(Mods, MVT::i32);
1123
1124 return true;
1125}
1126
1127bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1128 SDValue &SrcMods, SDValue &Clamp,
1129 SDValue &Omod) const {
1130 // FIXME: Handle Clamp and Omod
1131 Clamp = CurDAG->getTargetConstant(0, MVT::i32);
1132 Omod = CurDAG->getTargetConstant(0, MVT::i32);
1133
1134 return SelectVOP3Mods(In, Src, SrcMods);
1135}
1136
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001137bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1138 SDValue &SrcMods,
1139 SDValue &Omod) const {
1140 // FIXME: Handle Omod
1141 Omod = CurDAG->getTargetConstant(0, MVT::i32);
1142
1143 return SelectVOP3Mods(In, Src, SrcMods);
1144}
1145
Matt Arsenault4831ce52015-01-06 23:00:37 +00001146bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1147 SDValue &SrcMods,
1148 SDValue &Clamp,
1149 SDValue &Omod) const {
1150 Clamp = Omod = CurDAG->getTargetConstant(0, MVT::i32);
1151 return SelectVOP3Mods(In, Src, SrcMods);
1152}
1153
Christian Konigd910b7d2013-02-26 17:52:16 +00001154void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001155 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001156 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001157 bool IsModified = false;
1158 do {
1159 IsModified = false;
1160 // Go over all selected nodes and try to fold them a bit more
1161 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
1162 E = CurDAG->allnodes_end(); I != E; ++I) {
Christian Konigd910b7d2013-02-26 17:52:16 +00001163
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001164 SDNode *Node = I;
Tom Stellard2183b702013-06-03 17:39:46 +00001165
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001166 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(I);
1167 if (!MachineNode)
1168 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001169
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001170 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
1171 if (ResNode != Node) {
1172 ReplaceUses(Node, ResNode);
1173 IsModified = true;
1174 }
Tom Stellard2183b702013-06-03 17:39:46 +00001175 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001176 CurDAG->RemoveDeadNodes();
1177 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001178}