blob: 03aa32d05ef0bc27a486d0c382978e5771a1b312 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
12//
13//===----------------------------------------------------------------------===//
14//
15
16#include "AMDGPUMCInstLower.h"
17#include "AMDGPUAsmPrinter.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000019#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "R600InstrInfo.h"
Tom Stellardc721a232014-05-16 20:56:47 +000021#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000025#include "llvm/IR/Function.h"
Tom Stellard067c8152014-07-21 14:01:14 +000026#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000027#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000028#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000029#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000031#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032#include "llvm/MC/MCStreamer.h"
33#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000034#include "llvm/Support/Format.h"
35#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37using namespace llvm;
38
Tom Stellardc721a232014-05-16 20:56:47 +000039AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st):
40 Ctx(ctx), ST(st)
Tom Stellard9e90b582012-12-17 15:14:54 +000041{ }
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Tom Stellardc721a232014-05-16 20:56:47 +000044
Marek Olsaka93603d2015-01-15 18:42:51 +000045 int MCOpcode = ST.getInstrInfo()->pseudoToMCOpcode(MI->getOpcode());
46
47 if (MCOpcode == -1) {
48 LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
49 C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
50 "a target-specific version: " + Twine(MI->getOpcode()));
51 }
52
53 OutMI.setOpcode(MCOpcode);
Tom Stellard75aadc22012-12-11 21:25:42 +000054
David Blaikie2f771122014-04-05 22:42:04 +000055 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +000056 MCOperand MCOp;
57 switch (MO.getType()) {
58 default:
59 llvm_unreachable("unknown operand type");
Tom Stellard75aadc22012-12-11 21:25:42 +000060 case MachineOperand::MO_Immediate:
61 MCOp = MCOperand::CreateImm(MO.getImm());
62 break;
63 case MachineOperand::MO_Register:
64 MCOp = MCOperand::CreateReg(MO.getReg());
65 break;
Tom Stellard9e90b582012-12-17 15:14:54 +000066 case MachineOperand::MO_MachineBasicBlock:
67 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
68 MO.getMBB()->getSymbol(), Ctx));
Tom Stellard067c8152014-07-21 14:01:14 +000069 break;
70 case MachineOperand::MO_GlobalAddress: {
71 const GlobalValue *GV = MO.getGlobal();
72 MCSymbol *Sym = Ctx.GetOrCreateSymbol(StringRef(GV->getName()));
73 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(Sym, Ctx));
74 break;
75 }
76 case MachineOperand::MO_TargetIndex: {
77 assert(MO.getIndex() == AMDGPU::TI_CONSTDATA_START);
78 MCSymbol *Sym = Ctx.GetOrCreateSymbol(StringRef(END_OF_TEXT_LABEL_NAME));
79 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::Create(Sym, Ctx);
80 MCOp = MCOperand::CreateExpr(Expr);
81 break;
82 }
Tom Stellard95292bb2015-01-20 17:49:47 +000083 case MachineOperand::MO_ExternalSymbol: {
84 MCSymbol *Sym = Ctx.GetOrCreateSymbol(StringRef(MO.getSymbolName()));
85 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::Create(Sym, Ctx);
86 MCOp = MCOperand::CreateExpr(Expr);
87 break;
88 }
Tom Stellard75aadc22012-12-11 21:25:42 +000089 }
90 OutMI.addOperand(MCOp);
91 }
92}
93
94void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Tom Stellardc721a232014-05-16 20:56:47 +000095 AMDGPUMCInstLower MCInstLowering(OutContext,
96 MF->getTarget().getSubtarget<AMDGPUSubtarget>());
Tom Stellard75aadc22012-12-11 21:25:42 +000097
Tom Stellard9b9e9262014-02-28 21:36:41 +000098#ifdef _DEBUG
99 StringRef Err;
Eric Christopherd9134482014-08-04 21:25:23 +0000100 if (!TM.getSubtargetImpl()->getInstrInfo()->verifyInstruction(MI, Err)) {
Tom Stellard9b9e9262014-02-28 21:36:41 +0000101 errs() << "Warning: Illegal instruction detected: " << Err << "\n";
102 MI->dump();
103 }
104#endif
Tom Stellard75aadc22012-12-11 21:25:42 +0000105 if (MI->isBundle()) {
106 const MachineBasicBlock *MBB = MI->getParent();
107 MachineBasicBlock::const_instr_iterator I = MI;
108 ++I;
109 while (I != MBB->end() && I->isInsideBundle()) {
Tom Stellarded699252013-10-12 05:02:51 +0000110 EmitInstruction(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000111 ++I;
112 }
113 } else {
114 MCInst TmpInst;
115 MCInstLowering.lower(MI, TmpInst);
David Woodhousee6c13e42014-01-28 23:12:42 +0000116 EmitToStreamer(OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000117
118 if (DisasmEnabled) {
119 // Disassemble instruction/operands to text.
120 DisasmLines.resize(DisasmLines.size() + 1);
121 std::string &DisasmLine = DisasmLines.back();
122 raw_string_ostream DisasmStream(DisasmLine);
123
Eric Christopherd9134482014-08-04 21:25:23 +0000124 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
125 *TM.getSubtargetImpl()->getInstrInfo(),
126 *TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarded699252013-10-12 05:02:51 +0000127 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef());
128
129 // Disassemble instruction/operands to hex representation.
130 SmallVector<MCFixup, 4> Fixups;
131 SmallVector<char, 16> CodeBytes;
132 raw_svector_ostream CodeStream(CodeBytes);
133
134 MCObjectStreamer &ObjStreamer = (MCObjectStreamer &)OutStreamer;
135 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
David Woodhouse9784cef2014-01-28 23:13:07 +0000136 InstEmitter.EncodeInstruction(TmpInst, CodeStream, Fixups,
137 TM.getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000138 CodeStream.flush();
139
140 HexLines.resize(HexLines.size() + 1);
141 std::string &HexLine = HexLines.back();
142 raw_string_ostream HexStream(HexLine);
143
144 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
145 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
146 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
147 }
148
149 DisasmStream.flush();
150 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
151 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000152 }
153}