| Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===// | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that PPC uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H | 
|  | 16 | #define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 17 |  | 
| Chris Lattner | bfca1ab | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 18 | #include "PPC.h" | 
| Hal Finkel | ed6a285 | 2013-04-05 23:29:01 +0000 | [diff] [blame] | 19 | #include "PPCInstrInfo.h" | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 20 | #include "PPCRegisterInfo.h" | 
| Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" | 
| Chandler Carruth | 802d755 | 2012-12-04 07:12:27 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetLowering.h" | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 24 |  | 
|  | 25 | namespace llvm { | 
| Chris Lattner | b2854fa | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 26 | namespace PPCISD { | 
|  | 27 | enum NodeType { | 
| Nate Begeman | debcb55 | 2007-01-26 22:40:50 +0000 | [diff] [blame] | 28 | // Start the numbering where the builtin ops and target ops leave off. | 
| Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 29 | FIRST_NUMBER = ISD::BUILTIN_OP_END, | 
| Chris Lattner | b2854fa | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 30 |  | 
|  | 31 | /// FSEL - Traditional three-operand fsel node. | 
|  | 32 | /// | 
|  | 33 | FSEL, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 34 |  | 
| Nate Begeman | 6095214 | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 35 | /// FCFID - The FCFID instruction, taking an f64 operand and producing | 
|  | 36 | /// and f64 value containing the FP representation of the integer that | 
|  | 37 | /// was temporarily in the f64 operand. | 
|  | 38 | FCFID, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 39 |  | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 40 | /// Newer FCFID[US] integer-to-floating-point conversion instructions for | 
|  | 41 | /// unsigned integers and single-precision outputs. | 
|  | 42 | FCFIDU, FCFIDS, FCFIDUS, | 
|  | 43 |  | 
| David Majnemer | 08249a3 | 2013-09-26 05:22:11 +0000 | [diff] [blame] | 44 | /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64 | 
|  | 45 | /// operand, producing an f64 value containing the integer representation | 
|  | 46 | /// of that FP value. | 
|  | 47 | FCTIDZ, FCTIWZ, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 48 |  | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 49 | /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for | 
|  | 50 | /// unsigned integers. | 
|  | 51 | FCTIDUZ, FCTIWUZ, | 
|  | 52 |  | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 53 | /// Reciprocal estimate instructions (unary FP ops). | 
|  | 54 | FRE, FRSQRTE, | 
|  | 55 |  | 
| Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 56 | // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking | 
|  | 57 | // three v4f32 operands and producing a v4f32 result. | 
|  | 58 | VMADDFP, VNMSUBFP, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 59 |  | 
| Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 60 | /// VPERM - The PPC VPERM Instruction. | 
|  | 61 | /// | 
|  | 62 | VPERM, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 63 |  | 
| Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 64 | /// Hi/Lo - These represent the high and low 16-bit parts of a global | 
|  | 65 | /// address respectively.  These nodes have two operands, the first of | 
|  | 66 | /// which must be a TargetGlobalAddress, and the second of which must be a | 
|  | 67 | /// Constant.  Selected naively, these turn into 'lis G+C' and 'li G+C', | 
|  | 68 | /// though these are usually folded into other nodes. | 
|  | 69 | Hi, Lo, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 70 |  | 
| Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 71 | TOC_ENTRY, | 
|  | 72 |  | 
| Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 73 | /// The following two target-specific nodes are used for calls through | 
| Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 74 | /// function pointers in the 64-bit SVR4 ABI. | 
|  | 75 |  | 
| Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 76 | /// Like a regular LOAD but additionally taking/producing a flag. | 
|  | 77 | LOAD, | 
|  | 78 |  | 
| Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 79 | /// Like LOAD (taking/producing a flag), but using r2 as hard-coded | 
|  | 80 | /// destination. | 
| Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 81 | LOAD_TOC, | 
|  | 82 |  | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 83 | /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX) | 
|  | 84 | /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to | 
|  | 85 | /// compute an allocation on the stack. | 
|  | 86 | DYNALLOC, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 87 |  | 
| Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 88 | /// GlobalBaseReg - On Darwin, this node represents the result of the mflr | 
|  | 89 | /// at function entry, used for PIC code. | 
|  | 90 | GlobalBaseReg, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 91 |  | 
| Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 92 | /// These nodes represent the 32-bit PPC shifts that operate on 6-bit | 
|  | 93 | /// shift amounts.  These nodes are generated by the multi-precision shift | 
|  | 94 | /// code. | 
|  | 95 | SRL, SRA, SHL, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 96 |  | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 97 | /// CALL - A direct function call. | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 98 | /// CALL_NOP is a call with the special NOP which follows 64-bit | 
| Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 99 | /// SVR4 calls. | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 100 | CALL, CALL_NOP, | 
| Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 101 |  | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 102 | /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a | 
|  | 103 | /// MTCTR instruction. | 
|  | 104 | MTCTR, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 105 |  | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 106 | /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a | 
|  | 107 | /// BCTRL instruction. | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 108 | BCTRL, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 109 |  | 
| Nate Begeman | b11b8e4 | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 110 | /// Return with a flag operand, matched by 'blr' | 
|  | 111 | RET_FLAG, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 112 |  | 
| Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 113 | /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction. | 
|  | 114 | /// This copies the bits corresponding to the specified CRREG into the | 
|  | 115 | /// resultant GPR.  Bits corresponding to other CR regs are undefined. | 
|  | 116 | MFOCRF, | 
| Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 117 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 118 | // FIXME: Remove these once the ANDI glue bug is fixed: | 
|  | 119 | /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the | 
|  | 120 | /// eq or gt bit of CR0 after executing andi. x, 1. This is used to | 
|  | 121 | /// implement truncation of i32 or i64 to i1. | 
|  | 122 | ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT, | 
|  | 123 |  | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 124 | // EH_SJLJ_SETJMP - SjLj exception handling setjmp. | 
|  | 125 | EH_SJLJ_SETJMP, | 
|  | 126 |  | 
|  | 127 | // EH_SJLJ_LONGJMP - SjLj exception handling longjmp. | 
|  | 128 | EH_SJLJ_LONGJMP, | 
|  | 129 |  | 
| Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 130 | /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP* | 
|  | 131 | /// instructions.  For lack of better number, we use the opcode number | 
|  | 132 | /// encoding for the OPC field to identify the compare.  For example, 838 | 
|  | 133 | /// is VCMPGTSH. | 
|  | 134 | VCMP, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 135 |  | 
| Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 136 | /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 137 | /// altivec VCMP*o instructions.  For lack of better number, we use the | 
| Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 138 | /// opcode number encoding for the OPC field to identify the compare.  For | 
|  | 139 | /// example, 838 is VCMPGTSH. | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 140 | VCMPo, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 141 |  | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 142 | /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This | 
|  | 143 | /// corresponds to the COND_BRANCH pseudo instruction.  CRRC is the | 
|  | 144 | /// condition register to branch on, OPC is the branch opcode to use (e.g. | 
|  | 145 | /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is | 
|  | 146 | /// an optional input flag argument. | 
| Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 147 | COND_BRANCH, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 148 |  | 
| Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 149 | /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based | 
|  | 150 | /// loops. | 
|  | 151 | BDNZ, BDZ, | 
|  | 152 |  | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 153 | /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding | 
|  | 154 | /// towards zero.  Used only as part of the long double-to-int | 
|  | 155 | /// conversion sequence. | 
| Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 156 | FADDRTZ, | 
|  | 157 |  | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 158 | /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register. | 
|  | 159 | MFFS, | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 160 |  | 
| Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 161 | /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 162 | /// reserve indexed. This is used to implement atomic operations. | 
| Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 163 | LARX, | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 164 |  | 
| Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 165 | /// STCX = This corresponds to PPC stcx. instrcution: store conditional | 
|  | 166 | /// indexed. This is used to implement atomic operations. | 
|  | 167 | STCX, | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 168 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 169 | /// TC_RETURN - A tail call return. | 
|  | 170 | ///   operand #0 chain | 
|  | 171 | ///   operand #1 callee (register or absolute) | 
|  | 172 | ///   operand #2 stack adjustment | 
|  | 173 | ///   operand #3 optional in flag | 
| Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 174 | TC_RETURN, | 
|  | 175 |  | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 176 | /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls | 
|  | 177 | CR6SET, | 
|  | 178 | CR6UNSET, | 
|  | 179 |  | 
| Roman Divacky | 8854e76 | 2013-12-22 09:48:38 +0000 | [diff] [blame] | 180 | /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS | 
|  | 181 | /// on PPC32. | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 182 | PPC32_GOT, | 
|  | 183 |  | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 184 | /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and | 
|  | 185 | /// local dynamic TLS  on PPC32. | 
|  | 186 | PPC32_PICGOT, | 
|  | 187 |  | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 188 | /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec | 
|  | 189 | /// TLS model, produces an ADDIS8 instruction that adds the GOT | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 190 | /// base to sym\@got\@tprel\@ha. | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 191 | ADDIS_GOT_TPREL_HA, | 
|  | 192 |  | 
|  | 193 | /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 194 | /// TLS model, produces a LD instruction with base register G8RReg | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 195 | /// and offset sym\@got\@tprel\@l.  This completes the addition that | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 196 | /// finds the offset of "sym" relative to the thread pointer. | 
|  | 197 | LD_GOT_TPREL_L, | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 198 |  | 
|  | 199 | /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS | 
|  | 200 | /// model, produces an ADD instruction that adds the contents of | 
|  | 201 | /// G8RReg to the thread pointer.  Symbol contains a relocation | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 202 | /// sym\@tls which is to be replaced by the thread pointer and | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 203 | /// identifies to the linker that the instruction is part of a | 
|  | 204 | /// TLS sequence. | 
|  | 205 | ADD_TLS, | 
|  | 206 |  | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 207 | /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS | 
|  | 208 | /// model, produces an ADDIS8 instruction that adds the GOT base | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 209 | /// register to sym\@got\@tlsgd\@ha. | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 210 | ADDIS_TLSGD_HA, | 
|  | 211 |  | 
|  | 212 | /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS | 
|  | 213 | /// model, produces an ADDI8 instruction that adds G8RReg to | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 214 | /// sym\@got\@tlsgd\@l. | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 215 | ADDI_TLSGD_L, | 
|  | 216 |  | 
|  | 217 | /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 218 | /// model, produces a call to __tls_get_addr(sym\@tlsgd). | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 219 | GET_TLS_ADDR, | 
|  | 220 |  | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 221 | /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS | 
|  | 222 | /// model, produces an ADDIS8 instruction that adds the GOT base | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 223 | /// register to sym\@got\@tlsld\@ha. | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 224 | ADDIS_TLSLD_HA, | 
|  | 225 |  | 
|  | 226 | /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS | 
|  | 227 | /// model, produces an ADDI8 instruction that adds G8RReg to | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 228 | /// sym\@got\@tlsld\@l. | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 229 | ADDI_TLSLD_L, | 
|  | 230 |  | 
|  | 231 | /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 232 | /// model, produces a call to __tls_get_addr(sym\@tlsld). | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 233 | GET_TLSLD_ADDR, | 
|  | 234 |  | 
|  | 235 | /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the | 
|  | 236 | /// local-dynamic TLS model, produces an ADDIS8 instruction | 
| Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 237 | /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 238 | /// to tie this in place following a copy to %X3 from the result | 
|  | 239 | /// of a GET_TLSLD_ADDR. | 
|  | 240 | ADDIS_DTPREL_HA, | 
|  | 241 |  | 
|  | 242 | /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS | 
|  | 243 | /// model, produces an ADDI8 instruction that adds G8RReg to | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 244 | /// sym\@got\@dtprel\@l. | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 245 | ADDI_DTPREL_L, | 
|  | 246 |  | 
| Bill Schmidt | 51e7951 | 2013-02-20 15:50:31 +0000 | [diff] [blame] | 247 | /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded | 
| Bill Schmidt | c6cbecc | 2013-02-20 20:41:42 +0000 | [diff] [blame] | 248 | /// during instruction selection to optimize a BUILD_VECTOR into | 
|  | 249 | /// operations on splats.  This is necessary to avoid losing these | 
|  | 250 | /// optimizations due to constant folding. | 
| Bill Schmidt | 51e7951 | 2013-02-20 15:50:31 +0000 | [diff] [blame] | 251 | VADD_SPLAT, | 
|  | 252 |  | 
| Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 253 | /// CHAIN = SC CHAIN, Imm128 - System call.  The 7-bit unsigned | 
|  | 254 | /// operand identifies the operating system entry point. | 
|  | 255 | SC, | 
|  | 256 |  | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 257 | /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a | 
| Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 258 | /// byte-swapping store instruction.  It byte-swaps the low "Type" bits of | 
|  | 259 | /// the GPRC input, then stores it through Ptr.  Type can be either i16 or | 
|  | 260 | /// i32. | 
| Hal Finkel | e53429a | 2013-03-31 01:58:02 +0000 | [diff] [blame] | 261 | STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE, | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 262 |  | 
|  | 263 | /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a | 
| Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 264 | /// byte-swapping load instruction.  It loads "Type" bits, byte swaps it, | 
|  | 265 | /// then puts it in the bottom bits of the GPRC.  TYPE can be either i16 | 
|  | 266 | /// or i32. | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 267 | LBRX, | 
|  | 268 |  | 
| Hal Finkel | 60c7510 | 2013-04-01 15:37:53 +0000 | [diff] [blame] | 269 | /// STFIWX - The STFIWX instruction.  The first operand is an input token | 
|  | 270 | /// chain, then an f64 value to store, then an address to store it to. | 
|  | 271 | STFIWX, | 
|  | 272 |  | 
| Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 273 | /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point | 
|  | 274 | /// load which sign-extends from a 32-bit integer value into the | 
|  | 275 | /// destination 64-bit register. | 
|  | 276 | LFIWAX, | 
|  | 277 |  | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 278 | /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point | 
|  | 279 | /// load which zero-extends from a 32-bit integer value into the | 
|  | 280 | /// destination 64-bit register. | 
|  | 281 | LFIWZX, | 
|  | 282 |  | 
| Bill Schmidt | 2791778 | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 283 | /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model, | 
|  | 284 | /// produces an ADDIS8 instruction that adds the TOC base register to | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 285 | /// sym\@toc\@ha. | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 286 | ADDIS_TOC_HA, | 
|  | 287 |  | 
| Bill Schmidt | 2791778 | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 288 | /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model, | 
|  | 289 | /// produces a LD instruction with base register G8RReg and offset | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 290 | /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset. | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 291 | LD_TOC_L, | 
|  | 292 |  | 
|  | 293 | /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces | 
| NAKAMURA Takumi | dc9f013 | 2013-05-15 18:01:35 +0000 | [diff] [blame] | 294 | /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l. | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 295 | /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset. | 
|  | 296 | ADDI_TOC_L | 
| Chris Lattner | f424a66 | 2006-01-27 23:34:02 +0000 | [diff] [blame] | 297 | }; | 
| Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 298 | } | 
|  | 299 |  | 
|  | 300 | /// Define some predicates that are used for node matching. | 
|  | 301 | namespace PPC { | 
| Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 302 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a | 
|  | 303 | /// VPKUHUM instruction. | 
| Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 304 | bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, | 
| Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 305 | SelectionDAG &DAG); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 306 |  | 
| Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 307 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a | 
|  | 308 | /// VPKUWUM instruction. | 
| Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 309 | bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, | 
| Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 310 | SelectionDAG &DAG); | 
| Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 311 |  | 
|  | 312 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for | 
|  | 313 | /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes). | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 314 | bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, | 
| Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 315 | unsigned ShuffleKind, SelectionDAG &DAG); | 
| Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for | 
|  | 318 | /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes). | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 319 | bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, | 
| Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 320 | unsigned ShuffleKind, SelectionDAG &DAG); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 321 |  | 
| Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 322 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the | 
|  | 323 | /// shift amount, otherwise return -1. | 
|  | 324 | int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, | 
|  | 325 | SelectionDAG &DAG); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 326 |  | 
| Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 327 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 328 | /// specifies a splat of a single element that is suitable for input to | 
|  | 329 | /// VSPLTB/VSPLTH/VSPLTW. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 330 | bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 331 |  | 
| Evan Cheng | 581d279 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 332 | /// isAllNegativeZeroVector - Returns true if all elements of build_vector | 
|  | 333 | /// are -0.0. | 
|  | 334 | bool isAllNegativeZeroVector(SDNode *N); | 
|  | 335 |  | 
| Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 336 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the | 
|  | 337 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. | 
| Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 338 | unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 339 |  | 
| Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 340 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be | 
| Chris Lattner | d71a1f9 | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 341 | /// formed by using a vspltis[bhw] instruction of the specified element | 
|  | 342 | /// size, return the constant being splatted.  The ByteSize field indicates | 
|  | 343 | /// the number of bytes of each element [124] -> [bhw]. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 344 | SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); | 
| Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 345 | } | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 346 |  | 
| Eric Christopher | f8c031f | 2014-06-12 22:50:10 +0000 | [diff] [blame] | 347 | class PPCSubtarget; | 
| Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 348 | class PPCTargetLowering : public TargetLowering { | 
| Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 349 | const PPCSubtarget &Subtarget; | 
| Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 350 |  | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 351 | public: | 
| Eric Christopher | f6ed33e | 2014-10-01 21:36:28 +0000 | [diff] [blame] | 352 | explicit PPCTargetLowering(const PPCTargetMachine &TM); | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 353 |  | 
| Chris Lattner | 347ed8a | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 354 | /// getTargetNodeName() - This method returns the name of a target specific | 
|  | 355 | /// DAG node. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 356 | const char *getTargetNodeName(unsigned Opcode) const override; | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 357 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 358 | MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; } | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 359 |  | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 360 | /// getSetCCResultType - Return the ISD::SETCC ValueType | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 361 | EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override; | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 362 |  | 
| Hal Finkel | 62ac736 | 2014-09-19 11:42:56 +0000 | [diff] [blame] | 363 | /// Return true if target always beneficiates from combining into FMA for a | 
|  | 364 | /// given value type. This must typically return false on targets where FMA | 
|  | 365 | /// takes more cycles to execute than FADD. | 
|  | 366 | bool enableAggressiveFMAFusion(EVT VT) const override; | 
|  | 367 |  | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 368 | /// getPreIndexedAddressParts - returns true by value, base pointer and | 
|  | 369 | /// offset pointer and addressing mode by reference if the node's address | 
|  | 370 | /// can be legally represented as pre-indexed load / store address. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 371 | bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, | 
|  | 372 | SDValue &Offset, | 
|  | 373 | ISD::MemIndexedMode &AM, | 
|  | 374 | SelectionDAG &DAG) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 375 |  | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 376 | /// SelectAddressRegReg - Given the specified addressed, check to see if it | 
|  | 377 | /// can be represented as an indexed [r+r] operation.  Returns false if it | 
|  | 378 | /// can be more efficiently represented with [r+imm]. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 379 | bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index, | 
| Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 380 | SelectionDAG &DAG) const; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 381 |  | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 382 | /// SelectAddressRegImm - Returns true if the address N can be represented | 
|  | 383 | /// by a base register plus a signed 16-bit displacement [r+imm], and if it | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 384 | /// is not better represented as reg+reg.  If Aligned is true, only accept | 
|  | 385 | /// displacements suitable for STD and friends, i.e. multiples of 4. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 386 | bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base, | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 387 | SelectionDAG &DAG, bool Aligned) const; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 388 |  | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 389 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be | 
|  | 390 | /// represented as an indexed [r+r] operation. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 391 | bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index, | 
| Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 392 | SelectionDAG &DAG) const; | 
| Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 393 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 394 | Sched::Preference getSchedulingPreference(SDNode *N) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 395 |  | 
| Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 396 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 397 | /// | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 398 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; | 
| Chris Lattner | 57ee7c6 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 399 |  | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 400 | /// ReplaceNodeResults - Replace the results of node with an illegal result | 
|  | 401 | /// type with new values built out of custom code. | 
|  | 402 | /// | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 403 | void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, | 
|  | 404 | SelectionDAG &DAG) const override; | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 405 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 406 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 407 |  | 
| Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 408 | unsigned getRegisterByName(const char* RegName, EVT VT) const override; | 
|  | 409 |  | 
| Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 410 | void computeKnownBitsForTargetNode(const SDValue Op, | 
|  | 411 | APInt &KnownZero, | 
|  | 412 | APInt &KnownOne, | 
|  | 413 | const SelectionDAG &DAG, | 
|  | 414 | unsigned Depth = 0) const override; | 
| Nate Begeman | 78afac2 | 2005-10-18 23:23:37 +0000 | [diff] [blame] | 415 |  | 
| Robin Morisset | 2212996 | 2014-09-23 20:46:49 +0000 | [diff] [blame] | 416 | Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord, | 
|  | 417 | bool IsStore, bool IsLoad) const override; | 
|  | 418 | Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord, | 
|  | 419 | bool IsStore, bool IsLoad) const override; | 
|  | 420 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 421 | MachineBasicBlock * | 
| Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 422 | EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 423 | MachineBasicBlock *MBB) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 424 | MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 425 | MachineBasicBlock *MBB, bool is64Bit, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 426 | unsigned BinOpcode) const; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 427 | MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI, | 
|  | 428 | MachineBasicBlock *MBB, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 429 | bool is8bit, unsigned Opcode) const; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 430 |  | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 431 | MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI, | 
|  | 432 | MachineBasicBlock *MBB) const; | 
|  | 433 |  | 
|  | 434 | MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI, | 
|  | 435 | MachineBasicBlock *MBB) const; | 
|  | 436 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 437 | ConstraintType | 
|  | 438 | getConstraintType(const std::string &Constraint) const override; | 
| John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 439 |  | 
|  | 440 | /// Examine constraint string and operand type and determine a weight value. | 
|  | 441 | /// The operand object must already have been set up with the operand type. | 
|  | 442 | ConstraintWeight getSingleConstraintMatchWeight( | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 443 | AsmOperandInfo &info, const char *constraint) const override; | 
| John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 444 |  | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 445 | std::pair<unsigned, const TargetRegisterClass*> | 
| Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 446 | getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 447 | MVT VT) const override; | 
| Evan Cheng | 2dd2c65 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 448 |  | 
| Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 449 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | 
|  | 450 | /// function arguments in the caller parameter area.  This is the actual | 
|  | 451 | /// alignment, not its logarithm. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 452 | unsigned getByValTypeAlignment(Type *Ty) const override; | 
| Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 453 |  | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 454 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
| Dale Johannesen | ce97d55 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 455 | /// vector.  If it is invalid, don't add anything to Ops. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 456 | void LowerAsmOperandForConstraint(SDValue Op, | 
|  | 457 | std::string &Constraint, | 
|  | 458 | std::vector<SDValue> &Ops, | 
|  | 459 | SelectionDAG &DAG) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 460 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 461 | /// isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 462 | /// by AM is legal for this target, for a load/store of the specified type. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 463 | bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 464 |  | 
| Hal Finkel | 34974ed | 2014-04-12 21:52:38 +0000 | [diff] [blame] | 465 | /// isLegalICmpImmediate - Return true if the specified immediate is legal | 
|  | 466 | /// icmp immediate, that is the target has icmp instructions which can | 
|  | 467 | /// compare a register against the immediate without having to materialize | 
|  | 468 | /// the immediate into a register. | 
|  | 469 | bool isLegalICmpImmediate(int64_t Imm) const override; | 
|  | 470 |  | 
|  | 471 | /// isLegalAddImmediate - Return true if the specified immediate is legal | 
|  | 472 | /// add immediate, that is the target has add instructions which can | 
|  | 473 | /// add a register and the immediate without having to materialize | 
|  | 474 | /// the immediate into a register. | 
|  | 475 | bool isLegalAddImmediate(int64_t Imm) const override; | 
|  | 476 |  | 
|  | 477 | /// isTruncateFree - Return true if it's free to truncate a value of | 
|  | 478 | /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in | 
|  | 479 | /// register X1 to i32 by referencing its sub-register R1. | 
|  | 480 | bool isTruncateFree(Type *Ty1, Type *Ty2) const override; | 
|  | 481 | bool isTruncateFree(EVT VT1, EVT VT2) const override; | 
|  | 482 |  | 
|  | 483 | /// \brief Returns true if it is beneficial to convert a load of a constant | 
|  | 484 | /// to just the constant itself. | 
|  | 485 | bool shouldConvertConstantLoadToIntImm(const APInt &Imm, | 
|  | 486 | Type *Ty) const override; | 
|  | 487 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 488 | bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override; | 
| Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 489 |  | 
| Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 490 | bool getTgtMemIntrinsic(IntrinsicInfo &Info, | 
|  | 491 | const CallInst &I, | 
|  | 492 | unsigned Intrinsic) const override; | 
|  | 493 |  | 
| Evan Cheng | d9929f0 | 2010-04-01 20:10:42 +0000 | [diff] [blame] | 494 | /// getOptimalMemOpType - Returns the target specific optimal type for load | 
| Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 495 | /// and store operations as a result of memset, memcpy, and memmove | 
|  | 496 | /// lowering. If DstAlign is zero that means it's safe to destination | 
|  | 497 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it | 
|  | 498 | /// means there isn't a need to check it against alignment requirement, | 
| Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 499 | /// probably because the source does not need to be loaded. If 'IsMemset' is | 
|  | 500 | /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that | 
|  | 501 | /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy | 
|  | 502 | /// source is constant so it does not need to be loaded. | 
| Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 503 | /// It returns EVT::Other if the type should be determined using generic | 
|  | 504 | /// target-independent logic. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 505 | EVT | 
| NAKAMURA Takumi | dcc6645 | 2013-05-15 18:01:28 +0000 | [diff] [blame] | 506 | getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign, | 
| Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 507 | bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 508 | MachineFunction &MF) const override; | 
| Dan Gohman | c14e522 | 2008-10-21 03:41:46 +0000 | [diff] [blame] | 509 |  | 
| Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 510 | /// Is unaligned memory access allowed for the given type, and is it fast | 
|  | 511 | /// relative to software emulation. | 
| Matt Arsenault | 6f2a526 | 2014-07-27 17:46:40 +0000 | [diff] [blame] | 512 | bool allowsMisalignedMemoryAccesses(EVT VT, | 
|  | 513 | unsigned AddrSpace, | 
|  | 514 | unsigned Align = 1, | 
|  | 515 | bool *Fast = nullptr) const override; | 
| Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 516 |  | 
| Stephen Lin | 73de7bf | 2013-07-09 18:16:56 +0000 | [diff] [blame] | 517 | /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster | 
|  | 518 | /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be | 
|  | 519 | /// expanded to FMAs when this method returns true, otherwise fmuladd is | 
|  | 520 | /// expanded to fmul + fadd. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 521 | bool isFMAFasterThanFMulAndFAdd(EVT VT) const override; | 
| Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 522 |  | 
| Hal Finkel | b4240ca | 2014-03-31 17:48:16 +0000 | [diff] [blame] | 523 | // Should we expand the build vector with shuffles? | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 524 | bool | 
| Hal Finkel | b4240ca | 2014-03-31 17:48:16 +0000 | [diff] [blame] | 525 | shouldExpandBuildVectorWithShuffles(EVT VT, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 526 | unsigned DefinedValues) const override; | 
| Hal Finkel | b4240ca | 2014-03-31 17:48:16 +0000 | [diff] [blame] | 527 |  | 
| Bill Schmidt | 0cf702f | 2013-07-30 00:50:39 +0000 | [diff] [blame] | 528 | /// createFastISel - This method returns a target-specific FastISel object, | 
|  | 529 | /// or null if the target does not support "fast" instruction selection. | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 530 | FastISel *createFastISel(FunctionLoweringInfo &FuncInfo, | 
|  | 531 | const TargetLibraryInfo *LibInfo) const override; | 
| Bill Schmidt | 0cf702f | 2013-07-30 00:50:39 +0000 | [diff] [blame] | 532 |  | 
| Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 533 | /// \brief Returns true if an argument of type Ty needs to be passed in a | 
|  | 534 | /// contiguous block of registers in calling convention CallConv. | 
|  | 535 | bool functionArgumentNeedsConsecutiveRegisters( | 
|  | 536 | Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override { | 
|  | 537 | // We support any array type as "consecutive" block in the parameter | 
|  | 538 | // save area.  The element type defines the alignment requirement and | 
|  | 539 | // whether the argument should go in GPRs, FPRs, or VRs if available. | 
|  | 540 | // | 
|  | 541 | // Note that clang uses this capability both to implement the ELFv2 | 
|  | 542 | // homogeneous float/vector aggregate ABI, and to avoid having to use | 
|  | 543 | // "byval" when passing aggregates that might fully fit in registers. | 
|  | 544 | return Ty->isArrayTy(); | 
|  | 545 | } | 
|  | 546 |  | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 547 | private: | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 548 | SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const; | 
|  | 549 | SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 550 |  | 
| Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 551 | bool | 
|  | 552 | IsEligibleForTailCallOptimization(SDValue Callee, | 
|  | 553 | CallingConv::ID CalleeCC, | 
|  | 554 | bool isVarArg, | 
|  | 555 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 556 | SelectionDAG& DAG) const; | 
|  | 557 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 558 | SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 559 | int SPDiff, | 
|  | 560 | SDValue Chain, | 
|  | 561 | SDValue &LROpOut, | 
|  | 562 | SDValue &FPOpOut, | 
| Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 563 | bool isDarwinABI, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 564 | SDLoc dl) const; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 565 |  | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 566 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; | 
|  | 567 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; | 
|  | 568 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; | 
|  | 569 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; | 
| Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 570 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 571 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 572 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; | 
|  | 573 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; | 
| Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 574 | SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; | 
|  | 575 | SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 576 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 577 | const PPCSubtarget &Subtarget) const; | 
| Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 578 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 579 | const PPCSubtarget &Subtarget) const; | 
| Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 580 | SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG, | 
|  | 581 | const PPCSubtarget &Subtarget) const; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 582 | SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 583 | const PPCSubtarget &Subtarget) const; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 584 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 585 | const PPCSubtarget &Subtarget) const; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 586 | SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const; | 
|  | 587 | SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const; | 
|  | 588 | SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 589 | SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const; | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 590 | SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const; | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 591 | SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 592 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; | 
|  | 593 | SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const; | 
|  | 594 | SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const; | 
|  | 595 | SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const; | 
|  | 596 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; | 
|  | 597 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; | 
|  | 598 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; | 
|  | 599 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const; | 
| Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 600 | SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 601 | SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 602 |  | 
|  | 603 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, | 
| Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 604 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 605 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 606 | SDLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 607 | SmallVectorImpl<SDValue> &InVals) const; | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 608 | SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 609 | bool isVarArg, | 
|  | 610 | SelectionDAG &DAG, | 
|  | 611 | SmallVector<std::pair<unsigned, SDValue>, 8> | 
|  | 612 | &RegsToPass, | 
|  | 613 | SDValue InFlag, SDValue Chain, | 
|  | 614 | SDValue &Callee, | 
|  | 615 | int SPDiff, unsigned NumBytes, | 
|  | 616 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 617 | SmallVectorImpl<SDValue> &InVals) const; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 618 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 619 | SDValue | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 620 | LowerFormalArguments(SDValue Chain, | 
| Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 621 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 622 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 623 | SDLoc dl, SelectionDAG &DAG, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 624 | SmallVectorImpl<SDValue> &InVals) const override; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 625 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 626 | SDValue | 
| Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 627 | LowerCall(TargetLowering::CallLoweringInfo &CLI, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 628 | SmallVectorImpl<SDValue> &InVals) const override; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 629 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 630 | bool | 
| Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 631 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, | 
|  | 632 | bool isVarArg, | 
|  | 633 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 634 | LLVMContext &Context) const override; | 
| Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 635 |  | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 636 | SDValue | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 637 | LowerReturn(SDValue Chain, | 
| Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 638 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 639 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 640 | const SmallVectorImpl<SDValue> &OutVals, | 
| Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 641 | SDLoc dl, SelectionDAG &DAG) const override; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 642 |  | 
|  | 643 | SDValue | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 644 | extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 645 | SDValue ArgVal, SDLoc dl) const; | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 646 |  | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 647 | SDValue | 
| Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 648 | LowerFormalArguments_Darwin(SDValue Chain, | 
|  | 649 | CallingConv::ID CallConv, bool isVarArg, | 
|  | 650 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 651 | SDLoc dl, SelectionDAG &DAG, | 
| Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 652 | SmallVectorImpl<SDValue> &InVals) const; | 
|  | 653 | SDValue | 
|  | 654 | LowerFormalArguments_64SVR4(SDValue Chain, | 
| Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 655 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 656 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 657 | SDLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 658 | SmallVectorImpl<SDValue> &InVals) const; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 659 | SDValue | 
| Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 660 | LowerFormalArguments_32SVR4(SDValue Chain, | 
|  | 661 | CallingConv::ID CallConv, bool isVarArg, | 
|  | 662 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 663 | SDLoc dl, SelectionDAG &DAG, | 
| Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 664 | SmallVectorImpl<SDValue> &InVals) const; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 665 |  | 
|  | 666 | SDValue | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 667 | createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff, | 
|  | 668 | SDValue CallSeqStart, ISD::ArgFlagsTy Flags, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 669 | SelectionDAG &DAG, SDLoc dl) const; | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 670 |  | 
|  | 671 | SDValue | 
|  | 672 | LowerCall_Darwin(SDValue Chain, SDValue Callee, | 
|  | 673 | CallingConv::ID CallConv, | 
|  | 674 | bool isVarArg, bool isTailCall, | 
|  | 675 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
|  | 676 | const SmallVectorImpl<SDValue> &OutVals, | 
|  | 677 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 678 | SDLoc dl, SelectionDAG &DAG, | 
| Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 679 | SmallVectorImpl<SDValue> &InVals) const; | 
|  | 680 | SDValue | 
|  | 681 | LowerCall_64SVR4(SDValue Chain, SDValue Callee, | 
| Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 682 | CallingConv::ID CallConv, | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 683 | bool isVarArg, bool isTailCall, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 684 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 685 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 686 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 687 | SDLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 688 | SmallVectorImpl<SDValue> &InVals) const; | 
| Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 689 | SDValue | 
| Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 690 | LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv, | 
|  | 691 | bool isVarArg, bool isTailCall, | 
|  | 692 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
|  | 693 | const SmallVectorImpl<SDValue> &OutVals, | 
|  | 694 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 695 | SDLoc dl, SelectionDAG &DAG, | 
| Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 696 | SmallVectorImpl<SDValue> &InVals) const; | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 697 |  | 
|  | 698 | SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const; | 
|  | 699 | SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const; | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 700 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 701 | SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const; | 
|  | 702 | SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const; | 
| Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 703 |  | 
| Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 704 | SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI, | 
| Sanjay Patel | 957efc23 | 2014-10-24 17:02:16 +0000 | [diff] [blame^] | 705 | unsigned &RefinementSteps, | 
|  | 706 | bool &UseOneConstNR) const override; | 
| Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 707 | SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI, | 
|  | 708 | unsigned &RefinementSteps) const override; | 
| Bill Schmidt | 8c3976e | 2013-08-26 20:11:46 +0000 | [diff] [blame] | 709 |  | 
|  | 710 | CCAssignFn *useFastISelCCs(unsigned Flag) const; | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 711 | }; | 
| Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 712 |  | 
| Bill Schmidt | 0cf702f | 2013-07-30 00:50:39 +0000 | [diff] [blame] | 713 | namespace PPC { | 
|  | 714 | FastISel *createFastISel(FunctionLoweringInfo &FuncInfo, | 
|  | 715 | const TargetLibraryInfo *LibInfo); | 
|  | 716 | } | 
|  | 717 |  | 
| Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 718 | bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT, | 
|  | 719 | CCValAssign::LocInfo &LocInfo, | 
|  | 720 | ISD::ArgFlagsTy &ArgFlags, | 
|  | 721 | CCState &State); | 
|  | 722 |  | 
|  | 723 | bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT, | 
|  | 724 | MVT &LocVT, | 
|  | 725 | CCValAssign::LocInfo &LocInfo, | 
|  | 726 | ISD::ArgFlagsTy &ArgFlags, | 
|  | 727 | CCState &State); | 
|  | 728 |  | 
|  | 729 | bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT, | 
|  | 730 | MVT &LocVT, | 
|  | 731 | CCValAssign::LocInfo &LocInfo, | 
|  | 732 | ISD::ArgFlagsTy &ArgFlags, | 
|  | 733 | CCState &State); | 
| Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 734 | } | 
|  | 735 |  | 
|  | 736 | #endif   // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |