blob: da5788d8801142f54e9fef672d33c9aba6a6cd2e [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "MCTargetDesc/SparcBaseInfo.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topperbef78fc2012-03-11 07:57:25 +000056 static const uint16_t RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000060 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
61 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000071 if (unsigned Reg = State.AllocateReg(RegList, 6))
72 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000194 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000224 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
225 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000226 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000228 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000229 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000230
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000231 RetOps[0] = Chain; // Update chain.
232 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000233
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000234 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000235 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000236 RetOps.push_back(Flag);
237
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000238 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
239 &RetOps[0], RetOps.size());
240}
241
242// Lower return values for the 64-bit ABI.
243// Return values are passed the exactly the same way as function arguments.
244SDValue
245SparcTargetLowering::LowerReturn_64(SDValue Chain,
246 CallingConv::ID CallConv, bool IsVarArg,
247 const SmallVectorImpl<ISD::OutputArg> &Outs,
248 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000249 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000250 // CCValAssign - represent the assignment of the return value to locations.
251 SmallVector<CCValAssign, 16> RVLocs;
252
253 // CCState - Info about the registers and stack slot.
254 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
255 DAG.getTarget(), RVLocs, *DAG.getContext());
256
257 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000258 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000259
260 SDValue Flag;
261 SmallVector<SDValue, 4> RetOps(1, Chain);
262
263 // The second operand on the return instruction is the return address offset.
264 // The return address is always %i7+8 with the 64-bit ABI.
265 RetOps.push_back(DAG.getConstant(8, MVT::i32));
266
267 // Copy the result values into the output registers.
268 for (unsigned i = 0; i != RVLocs.size(); ++i) {
269 CCValAssign &VA = RVLocs[i];
270 assert(VA.isRegLoc() && "Can only return in registers!");
271 SDValue OutVal = OutVals[i];
272
273 // Integer return values must be sign or zero extended by the callee.
274 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000275 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000276 case CCValAssign::SExt:
277 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
278 break;
279 case CCValAssign::ZExt:
280 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
281 break;
282 case CCValAssign::AExt:
283 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000284 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000285 default:
286 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000287 }
288
289 // The custom bit on an i32 return value indicates that it should be passed
290 // in the high bits of the register.
291 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
292 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
293 DAG.getConstant(32, MVT::i32));
294
295 // The next value may go in the low bits of the same register.
296 // Handle both at once.
297 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
298 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
299 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
300 // Skip the next value, it's already done.
301 ++i;
302 }
303 }
304
305 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
306
307 // Guarantee that all emitted copies are stuck together with flags.
308 Flag = Chain.getValue(1);
309 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
310 }
311
312 RetOps[0] = Chain; // Update chain.
313
314 // Add the flag if we have it.
315 if (Flag.getNode())
316 RetOps.push_back(Flag);
317
318 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000319 &RetOps[0], RetOps.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000320}
321
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000322SDValue SparcTargetLowering::
323LowerFormalArguments(SDValue Chain,
324 CallingConv::ID CallConv,
325 bool IsVarArg,
326 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000327 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000328 SelectionDAG &DAG,
329 SmallVectorImpl<SDValue> &InVals) const {
330 if (Subtarget->is64Bit())
331 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
332 DL, DAG, InVals);
333 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
334 DL, DAG, InVals);
335}
336
337/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000338/// passed in either one or two GPRs, including FP values. TODO: we should
339/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000340SDValue SparcTargetLowering::
341LowerFormalArguments_32(SDValue Chain,
342 CallingConv::ID CallConv,
343 bool isVarArg,
344 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000345 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000346 SelectionDAG &DAG,
347 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000348 MachineFunction &MF = DAG.getMachineFunction();
349 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000350 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000351
352 // Assign locations to all of the incoming arguments.
353 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000354 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000355 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000356 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000357
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000358 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000359
Eli Friedmanbe853b72009-07-19 19:53:46 +0000360 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000361 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000362
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000363 if (i == 0 && Ins[i].Flags.isSRet()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000364 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000365 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
366 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
367 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
368 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000369 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000370 InVals.push_back(Arg);
371 continue;
372 }
373
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000374 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000375 if (VA.needsCustom()) {
376 assert(VA.getLocVT() == MVT::f64);
377 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
378 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
379 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000380
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000381 assert(i+1 < e);
382 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000383
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000384 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000385 if (NextVA.isMemLoc()) {
386 int FrameIdx = MF.getFrameInfo()->
387 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000388 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000389 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
390 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000391 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000392 } else {
393 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000394 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000395 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000396 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000397 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000398 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000399 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000400 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000401 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000402 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000403 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
404 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
405 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
406 if (VA.getLocVT() == MVT::f32)
407 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
408 else if (VA.getLocVT() != MVT::i32) {
409 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
410 DAG.getValueType(VA.getLocVT()));
411 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
412 }
413 InVals.push_back(Arg);
414 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000415 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000416
417 assert(VA.isMemLoc());
418
419 unsigned Offset = VA.getLocMemOffset()+StackOffset;
420
421 if (VA.needsCustom()) {
422 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000423 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000424 if (Offset % 8 == 0) {
425 int FI = MF.getFrameInfo()->CreateFixedObject(8,
426 Offset,
427 true);
428 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
429 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
430 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000431 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000432 InVals.push_back(Load);
433 continue;
434 }
435
436 int FI = MF.getFrameInfo()->CreateFixedObject(4,
437 Offset,
438 true);
439 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
440 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
441 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000442 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000443 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
444 Offset+4,
445 true);
446 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
447
448 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
449 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000450 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000451
452 SDValue WholeValue =
453 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
454 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
455 InVals.push_back(WholeValue);
456 continue;
457 }
458
459 int FI = MF.getFrameInfo()->CreateFixedObject(4,
460 Offset,
461 true);
462 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
463 SDValue Load ;
464 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
465 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
466 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000467 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000468 } else {
469 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
470 // Sparc is big endian, so add an offset based on the ObjectVT.
471 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
472 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
473 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000474 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000475 MachinePointerInfo(),
476 VA.getValVT(), false, false,0);
477 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
478 }
479 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000480 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000481
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000482 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000483 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000484 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
485 unsigned Reg = SFI->getSRetReturnReg();
486 if (!Reg) {
487 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
488 SFI->setSRetReturnReg(Reg);
489 }
490 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
491 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
492 }
493
Chris Lattner49b269d2008-03-17 05:41:48 +0000494 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000495 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +0000496 static const uint16_t ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000497 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
498 };
499 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperbef78fc2012-03-11 07:57:25 +0000500 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000501 unsigned ArgOffset = CCInfo.getNextStackOffset();
502 if (NumAllocated == 6)
503 ArgOffset += StackOffset;
504 else {
505 assert(!ArgOffset);
506 ArgOffset = 68+4*NumAllocated;
507 }
508
Chris Lattner49b269d2008-03-17 05:41:48 +0000509 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000510 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000511
Eli Friedmanbe853b72009-07-19 19:53:46 +0000512 std::vector<SDValue> OutChains;
513
Chris Lattner49b269d2008-03-17 05:41:48 +0000514 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
515 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
516 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000517 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000518
David Greene1fbe0542009-11-12 20:49:22 +0000519 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000520 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000521 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000522
Chris Lattner676c61d2010-09-21 18:41:36 +0000523 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
524 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000525 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000526 ArgOffset += 4;
527 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000528
529 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000530 OutChains.push_back(Chain);
Owen Anderson9f944592009-08-11 20:47:22 +0000531 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000532 &OutChains[0], OutChains.size());
Eli Friedmanbe853b72009-07-19 19:53:46 +0000533 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000534 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000535
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000536 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000537}
538
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000539// Lower formal arguments for the 64 bit ABI.
540SDValue SparcTargetLowering::
541LowerFormalArguments_64(SDValue Chain,
542 CallingConv::ID CallConv,
543 bool IsVarArg,
544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000546 SelectionDAG &DAG,
547 SmallVectorImpl<SDValue> &InVals) const {
548 MachineFunction &MF = DAG.getMachineFunction();
549
550 // Analyze arguments according to CC_Sparc64.
551 SmallVector<CCValAssign, 16> ArgLocs;
552 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
553 getTargetMachine(), ArgLocs, *DAG.getContext());
554 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
555
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000556 // The argument array begins at %fp+BIAS+128, after the register save area.
557 const unsigned ArgArea = 128;
558
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000559 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
560 CCValAssign &VA = ArgLocs[i];
561 if (VA.isRegLoc()) {
562 // This argument is passed in a register.
563 // All integer register arguments are promoted by the caller to i64.
564
565 // Create a virtual register for the promoted live-in value.
566 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
567 getRegClassFor(VA.getLocVT()));
568 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
569
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000570 // Get the high bits for i32 struct elements.
571 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
572 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
573 DAG.getConstant(32, MVT::i32));
574
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000575 // The caller promoted the argument, so insert an Assert?ext SDNode so we
576 // won't promote the value again in this function.
577 switch (VA.getLocInfo()) {
578 case CCValAssign::SExt:
579 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
580 DAG.getValueType(VA.getValVT()));
581 break;
582 case CCValAssign::ZExt:
583 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
584 DAG.getValueType(VA.getValVT()));
585 break;
586 default:
587 break;
588 }
589
590 // Truncate the register down to the argument type.
591 if (VA.isExtInLoc())
592 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
593
594 InVals.push_back(Arg);
595 continue;
596 }
597
598 // The registers are exhausted. This argument was passed on the stack.
599 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000600 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
601 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000602 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000603 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
604 // Adjust offset for extended arguments, SPARC is big-endian.
605 // The caller will have written the full slot with extended bytes, but we
606 // prefer our own extending loads.
607 if (VA.isExtInLoc())
608 Offset += 8 - ValSize;
609 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
610 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
611 DAG.getFrameIndex(FI, getPointerTy()),
612 MachinePointerInfo::getFixedStack(FI),
613 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000614 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000615
616 if (!IsVarArg)
617 return Chain;
618
619 // This function takes variable arguments, some of which may have been passed
620 // in registers %i0-%i5. Variable floating point arguments are never passed
621 // in floating point registers. They go on %i0-%i5 or on the stack like
622 // integer arguments.
623 //
624 // The va_start intrinsic needs to know the offset to the first variable
625 // argument.
626 unsigned ArgOffset = CCInfo.getNextStackOffset();
627 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
628 // Skip the 128 bytes of register save area.
629 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
630 Subtarget->getStackPointerBias());
631
632 // Save the variable arguments that were passed in registers.
633 // The caller is required to reserve stack space for 6 arguments regardless
634 // of how many arguments were actually passed.
635 SmallVector<SDValue, 8> OutChains;
636 for (; ArgOffset < 6*8; ArgOffset += 8) {
637 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
638 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
639 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
640 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
641 DAG.getFrameIndex(FI, getPointerTy()),
642 MachinePointerInfo::getFixedStack(FI),
643 false, false, 0));
644 }
645
646 if (!OutChains.empty())
647 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
648 &OutChains[0], OutChains.size());
649
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000650 return Chain;
651}
652
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000653SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000654SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000655 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000656 if (Subtarget->is64Bit())
657 return LowerCall_64(CLI, InVals);
658 return LowerCall_32(CLI, InVals);
659}
660
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000661static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
662 ImmutableCallSite *CS) {
663 if (CS)
664 return CS->hasFnAttr(Attribute::ReturnsTwice);
665
666 const Function *CalleeFn = 0;
667 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
668 CalleeFn = dyn_cast<Function>(G->getGlobal());
669 } else if (ExternalSymbolSDNode *E =
670 dyn_cast<ExternalSymbolSDNode>(Callee)) {
671 const Function *Fn = DAG.getMachineFunction().getFunction();
672 const Module *M = Fn->getParent();
673 const char *CalleeName = E->getSymbol();
674 CalleeFn = M->getFunction(CalleeName);
675 }
676
677 if (!CalleeFn)
678 return false;
679 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
680}
681
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000682// Lower a call for the 32-bit ABI.
683SDValue
684SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
685 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000686 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000687 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000688 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
689 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
690 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000691 SDValue Chain = CLI.Chain;
692 SDValue Callee = CLI.Callee;
693 bool &isTailCall = CLI.IsTailCall;
694 CallingConv::ID CallConv = CLI.CallConv;
695 bool isVarArg = CLI.IsVarArg;
696
Evan Cheng67a69dd2010-01-27 00:07:07 +0000697 // Sparc target does not yet support tail call optimization.
698 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000699
Chris Lattner7d4152b2008-03-17 06:58:37 +0000700 // Analyze operands of the call, assigning locations to each operand.
701 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000702 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000703 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000704 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000705
Chris Lattner7d4152b2008-03-17 06:58:37 +0000706 // Get the size of the outgoing arguments stack space requirement.
707 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000708
Chris Lattner49b269d2008-03-17 05:41:48 +0000709 // Keep stack frames 8-byte aligned.
710 ArgsSize = (ArgsSize+7) & ~7;
711
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000712 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
713
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000714 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000715 SmallVector<SDValue, 8> ByValArgs;
716 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
717 ISD::ArgFlagsTy Flags = Outs[i].Flags;
718 if (!Flags.isByVal())
719 continue;
720
721 SDValue Arg = OutVals[i];
722 unsigned Size = Flags.getByValSize();
723 unsigned Align = Flags.getByValAlign();
724
725 int FI = MFI->CreateStackObject(Size, Align, false);
726 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
727 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
728
729 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000730 false, // isVolatile,
731 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000732 MachinePointerInfo(), MachinePointerInfo());
733 ByValArgs.push_back(FIPtr);
734 }
735
Andrew Trickad6d08a2013-05-29 22:03:55 +0000736 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
737 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000738
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000739 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
740 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000741
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000742 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000743 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000744 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000745 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000746 i != e;
747 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000748 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000749 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000750
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000751 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
752
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000753 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000754 if (Flags.isByVal())
755 Arg = ByValArgs[byvalArgIdx++];
756
Chris Lattner7d4152b2008-03-17 06:58:37 +0000757 // Promote the value if needed.
758 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000759 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000760 case CCValAssign::Full: break;
761 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000762 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000763 break;
764 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000765 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000766 break;
767 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000768 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
769 break;
770 case CCValAssign::BCvt:
771 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000772 break;
773 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000774
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000775 if (Flags.isSRet()) {
776 assert(VA.needsCustom());
777 // store SRet argument in %sp+64
778 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
779 SDValue PtrOff = DAG.getIntPtrConstant(64);
780 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
781 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
782 MachinePointerInfo(),
783 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000784 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000785 continue;
786 }
787
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000788 if (VA.needsCustom()) {
789 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000790
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000791 if (VA.isMemLoc()) {
792 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000793 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000794 if (Offset % 8 == 0) {
795 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
796 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
797 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
798 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
799 MachinePointerInfo(),
800 false, false, 0));
801 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000802 }
803 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000804
Owen Anderson9f944592009-08-11 20:47:22 +0000805 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000806 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000807 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000808 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000809 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000810 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000811 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000812 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000813 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000814 DAG.getIntPtrConstant(4));
815 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000816 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000817 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000818
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000819 if (VA.isRegLoc()) {
820 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
821 assert(i+1 != e);
822 CCValAssign &NextVA = ArgLocs[++i];
823 if (NextVA.isRegLoc()) {
824 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
825 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000826 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000827 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
828 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
829 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
830 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
831 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
832 MachinePointerInfo(),
833 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000834 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000835 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000836 unsigned Offset = VA.getLocMemOffset() + StackOffset;
837 // Store the high part.
838 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
839 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
840 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
841 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
842 MachinePointerInfo(),
843 false, false, 0));
844 // Store the low part.
845 PtrOff = DAG.getIntPtrConstant(Offset+4);
846 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
847 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
848 MachinePointerInfo(),
849 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000850 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000851 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000852 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000853
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000854 // Arguments that can be passed on register must be kept at
855 // RegsToPass vector
856 if (VA.isRegLoc()) {
857 if (VA.getLocVT() != MVT::f32) {
858 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
859 continue;
860 }
861 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
862 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
863 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000864 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000865
866 assert(VA.isMemLoc());
867
868 // Create a store off the stack pointer for this argument.
869 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
870 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
871 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
872 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
873 MachinePointerInfo(),
874 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000875 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000876
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000877
Chris Lattner49b269d2008-03-17 05:41:48 +0000878 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000879 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +0000880 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner7d4152b2008-03-17 06:58:37 +0000881 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000882
883 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000884 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000885 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000887 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000888 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000889 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000890 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000891 InFlag = Chain.getValue(1);
892 }
893
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000894 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000895 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000896
Chris Lattner49b269d2008-03-17 05:41:48 +0000897 // If the callee is a GlobalAddress node (quite common, every direct call is)
898 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000899 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner49b269d2008-03-17 05:41:48 +0000900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patela3ca21b2010-07-06 22:08:15 +0000901 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling24c79f22008-09-16 21:48:12 +0000902 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson9f944592009-08-11 20:47:22 +0000903 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000904
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000905 // Returns a chain & a flag for retval copy to use
906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
907 SmallVector<SDValue, 8> Ops;
908 Ops.push_back(Chain);
909 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000910 if (hasStructRetAttr)
911 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000912 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
913 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
914 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000915
916 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000917 const SparcRegisterInfo *TRI =
918 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
919 const uint32_t *Mask = ((hasReturnsTwice)
920 ? TRI->getRTCallPreservedMask(CallConv)
921 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000922 assert(Mask && "Missing call preserved mask for calling convention");
923 Ops.push_back(DAG.getRegisterMask(Mask));
924
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000925 if (InFlag.getNode())
926 Ops.push_back(InFlag);
927
928 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000929 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000930
Chris Lattner27539552008-10-11 22:08:30 +0000931 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000932 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000933 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000934
Chris Lattnerdb26db22008-03-17 06:01:07 +0000935 // Assign locations to each value returned by this call.
936 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000937 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000938 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000939
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000940 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000941
Chris Lattnerdb26db22008-03-17 06:01:07 +0000942 // Copy all of the result registers out of their specified physreg.
943 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000944 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000945 RVLocs[i].getValVT(), InFlag).getValue(1);
946 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000947 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000948 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000949
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000950 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000951}
952
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000953// This functions returns true if CalleeName is a ABI function that returns
954// a long double (fp128).
955static bool isFP128ABICall(const char *CalleeName)
956{
957 static const char *const ABICalls[] =
958 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
959 "_Q_sqrt", "_Q_neg",
960 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000961 "_Q_lltoq", "_Q_ulltoq",
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000962 0
963 };
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000964 for (const char * const *I = ABICalls; *I != 0; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000965 if (strcmp(CalleeName, *I) == 0)
966 return true;
967 return false;
968}
969
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000970unsigned
971SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
972{
973 const Function *CalleeFn = 0;
974 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
975 CalleeFn = dyn_cast<Function>(G->getGlobal());
976 } else if (ExternalSymbolSDNode *E =
977 dyn_cast<ExternalSymbolSDNode>(Callee)) {
978 const Function *Fn = DAG.getMachineFunction().getFunction();
979 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000980 const char *CalleeName = E->getSymbol();
981 CalleeFn = M->getFunction(CalleeName);
982 if (!CalleeFn && isFP128ABICall(CalleeName))
983 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000984 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000985
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000986 if (!CalleeFn)
987 return 0;
988
989 assert(CalleeFn->hasStructRetAttr() &&
990 "Callee does not have the StructRet attribute.");
991
Chris Lattner229907c2011-07-18 04:54:35 +0000992 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
993 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000994 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000995}
Chris Lattner49b269d2008-03-17 05:41:48 +0000996
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000997
998// Fixup floating point arguments in the ... part of a varargs call.
999//
1000// The SPARC v9 ABI requires that floating point arguments are treated the same
1001// as integers when calling a varargs function. This does not apply to the
1002// fixed arguments that are part of the function's prototype.
1003//
1004// This function post-processes a CCValAssign array created by
1005// AnalyzeCallOperands().
1006static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1007 ArrayRef<ISD::OutputArg> Outs) {
1008 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1009 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001010 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001011 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1012 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001013 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001014 continue;
1015 // The fixed arguments to a varargs function still go in FP registers.
1016 if (Outs[VA.getValNo()].IsFixed)
1017 continue;
1018
1019 // This floating point argument should be reassigned.
1020 CCValAssign NewVA;
1021
1022 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001023 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1024 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1025 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001026 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1027
1028 if (Offset < 6*8) {
1029 // This argument should go in %i0-%i5.
1030 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001031 if (ValTy == MVT::f64)
1032 // Full register, just bitconvert into i64.
1033 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1034 IReg, MVT::i64, CCValAssign::BCvt);
1035 else {
1036 assert(ValTy == MVT::f128 && "Unexpected type!");
1037 // Full register, just bitconvert into i128 -- We will lower this into
1038 // two i64s in LowerCall_64.
1039 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1040 IReg, MVT::i128, CCValAssign::BCvt);
1041 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001042 } else {
1043 // This needs to go to memory, we're out of integer registers.
1044 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1045 Offset, VA.getLocVT(), VA.getLocInfo());
1046 }
1047 ArgLocs[i] = NewVA;
1048 }
1049}
1050
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001051// Lower a call for the 64-bit ABI.
1052SDValue
1053SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1054 SmallVectorImpl<SDValue> &InVals) const {
1055 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001056 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001057 SDValue Chain = CLI.Chain;
1058
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001059 // Sparc target does not yet support tail call optimization.
1060 CLI.IsTailCall = false;
1061
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001062 // Analyze operands of the call, assigning locations to each operand.
1063 SmallVector<CCValAssign, 16> ArgLocs;
1064 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1065 DAG.getTarget(), ArgLocs, *DAG.getContext());
1066 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1067
1068 // Get the size of the outgoing arguments stack space requirement.
1069 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001070 // Called functions expect 6 argument words to exist in the stack frame, used
1071 // or not.
1072 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001073
1074 // Keep stack frames 16-byte aligned.
1075 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1076
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001077 // Varargs calls require special treatment.
1078 if (CLI.IsVarArg)
1079 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1080
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001081 // Adjust the stack pointer to make room for the arguments.
1082 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1083 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001084 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1085 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001086
1087 // Collect the set of registers to pass to the function and their values.
1088 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1089 // instruction.
1090 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1091
1092 // Collect chains from all the memory opeations that copy arguments to the
1093 // stack. They must follow the stack pointer adjustment above and precede the
1094 // call instruction itself.
1095 SmallVector<SDValue, 8> MemOpChains;
1096
1097 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1098 const CCValAssign &VA = ArgLocs[i];
1099 SDValue Arg = CLI.OutVals[i];
1100
1101 // Promote the value if needed.
1102 switch (VA.getLocInfo()) {
1103 default:
1104 llvm_unreachable("Unknown location info!");
1105 case CCValAssign::Full:
1106 break;
1107 case CCValAssign::SExt:
1108 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1109 break;
1110 case CCValAssign::ZExt:
1111 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1112 break;
1113 case CCValAssign::AExt:
1114 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1115 break;
1116 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001117 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1118 // SPARC does not support i128 natively. Lower it into two i64, see below.
1119 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1120 || VA.getLocVT() != MVT::i128)
1121 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001122 break;
1123 }
1124
1125 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001126 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1127 && VA.getLocVT() == MVT::i128) {
1128 // Store and reload into the interger register reg and reg+1.
1129 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1130 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
1131 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1132 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset);
1133 HiPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1134 HiPtrOff);
1135 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8);
1136 LoPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1137 LoPtrOff);
1138
1139 // Store to %sp+BIAS+128+Offset
1140 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1141 MachinePointerInfo(),
1142 false, false, 0);
1143 // Load into Reg and Reg+1
1144 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1145 MachinePointerInfo(),
1146 false, false, false, 0);
1147 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1148 MachinePointerInfo(),
1149 false, false, false, 0);
1150 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1151 Hi64));
1152 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1153 Lo64));
1154 continue;
1155 }
1156
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001157 // The custom bit on an i32 return value indicates that it should be
1158 // passed in the high bits of the register.
1159 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1160 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1161 DAG.getConstant(32, MVT::i32));
1162
1163 // The next value may go in the low bits of the same register.
1164 // Handle both at once.
1165 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1166 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1167 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1168 CLI.OutVals[i+1]);
1169 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1170 // Skip the next value, it's already done.
1171 ++i;
1172 }
1173 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001174 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001175 continue;
1176 }
1177
1178 assert(VA.isMemLoc());
1179
1180 // Create a store off the stack pointer for this argument.
1181 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1182 // The argument area starts at %fp+BIAS+128 in the callee frame,
1183 // %sp+BIAS+128 in ours.
1184 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1185 Subtarget->getStackPointerBias() +
1186 128);
1187 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1188 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1189 MachinePointerInfo(),
1190 false, false, 0));
1191 }
1192
1193 // Emit all stores, make sure they occur before the call.
1194 if (!MemOpChains.empty())
1195 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1196 &MemOpChains[0], MemOpChains.size());
1197
1198 // Build a sequence of CopyToReg nodes glued together with token chain and
1199 // glue operands which copy the outgoing args into registers. The InGlue is
1200 // necessary since all emitted instructions must be stuck together in order
1201 // to pass the live physical registers.
1202 SDValue InGlue;
1203 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1204 Chain = DAG.getCopyToReg(Chain, DL,
1205 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1206 InGlue = Chain.getValue(1);
1207 }
1208
1209 // If the callee is a GlobalAddress node (quite common, every direct call is)
1210 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1211 // Likewise ExternalSymbol -> TargetExternalSymbol.
1212 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001213 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001214 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1215 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1216 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1217 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1218
1219 // Build the operands for the call instruction itself.
1220 SmallVector<SDValue, 8> Ops;
1221 Ops.push_back(Chain);
1222 Ops.push_back(Callee);
1223 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1224 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1225 RegsToPass[i].second.getValueType()));
1226
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001227 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001228 const SparcRegisterInfo *TRI =
1229 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1230 const uint32_t *Mask = ((hasReturnsTwice)
1231 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1232 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001233 assert(Mask && "Missing call preserved mask for calling convention");
1234 Ops.push_back(DAG.getRegisterMask(Mask));
1235
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001236 // Make sure the CopyToReg nodes are glued to the call instruction which
1237 // consumes the registers.
1238 if (InGlue.getNode())
1239 Ops.push_back(InGlue);
1240
1241 // Now the call itself.
1242 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1243 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1244 InGlue = Chain.getValue(1);
1245
1246 // Revert the stack pointer immediately after the call.
1247 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001248 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001249 InGlue = Chain.getValue(1);
1250
1251 // Now extract the return values. This is more or less the same as
1252 // LowerFormalArguments_64.
1253
1254 // Assign locations to each value returned by this call.
1255 SmallVector<CCValAssign, 16> RVLocs;
1256 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1257 DAG.getTarget(), RVLocs, *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001258
1259 // Set inreg flag manually for codegen generated library calls that
1260 // return float.
1261 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == 0)
1262 CLI.Ins[0].Flags.setInReg();
1263
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001264 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001265
1266 // Copy all of the result registers out of their specified physreg.
1267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1268 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001269 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001270
1271 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1272 // reside in the same register in the high and low bits. Reuse the
1273 // CopyFromReg previous node to avoid duplicate copies.
1274 SDValue RV;
1275 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1276 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1277 RV = Chain.getValue(0);
1278
1279 // But usually we'll create a new CopyFromReg for a different register.
1280 if (!RV.getNode()) {
1281 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1282 Chain = RV.getValue(1);
1283 InGlue = Chain.getValue(2);
1284 }
1285
1286 // Get the high bits for i32 struct elements.
1287 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1288 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1289 DAG.getConstant(32, MVT::i32));
1290
1291 // The callee promoted the return value, so insert an Assert?ext SDNode so
1292 // we won't promote the value again in this function.
1293 switch (VA.getLocInfo()) {
1294 case CCValAssign::SExt:
1295 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1296 DAG.getValueType(VA.getValVT()));
1297 break;
1298 case CCValAssign::ZExt:
1299 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1300 DAG.getValueType(VA.getValVT()));
1301 break;
1302 default:
1303 break;
1304 }
1305
1306 // Truncate the register down to the return value type.
1307 if (VA.isExtInLoc())
1308 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1309
1310 InVals.push_back(RV);
1311 }
1312
1313 return Chain;
1314}
1315
Chris Lattner0a1762e2008-03-17 03:21:36 +00001316//===----------------------------------------------------------------------===//
1317// TargetLowering Implementation
1318//===----------------------------------------------------------------------===//
1319
1320/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1321/// condition.
1322static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1323 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001324 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001325 case ISD::SETEQ: return SPCC::ICC_E;
1326 case ISD::SETNE: return SPCC::ICC_NE;
1327 case ISD::SETLT: return SPCC::ICC_L;
1328 case ISD::SETGT: return SPCC::ICC_G;
1329 case ISD::SETLE: return SPCC::ICC_LE;
1330 case ISD::SETGE: return SPCC::ICC_GE;
1331 case ISD::SETULT: return SPCC::ICC_CS;
1332 case ISD::SETULE: return SPCC::ICC_LEU;
1333 case ISD::SETUGT: return SPCC::ICC_GU;
1334 case ISD::SETUGE: return SPCC::ICC_CC;
1335 }
1336}
1337
1338/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1339/// FCC condition.
1340static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1341 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001342 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001343 case ISD::SETEQ:
1344 case ISD::SETOEQ: return SPCC::FCC_E;
1345 case ISD::SETNE:
1346 case ISD::SETUNE: return SPCC::FCC_NE;
1347 case ISD::SETLT:
1348 case ISD::SETOLT: return SPCC::FCC_L;
1349 case ISD::SETGT:
1350 case ISD::SETOGT: return SPCC::FCC_G;
1351 case ISD::SETLE:
1352 case ISD::SETOLE: return SPCC::FCC_LE;
1353 case ISD::SETGE:
1354 case ISD::SETOGE: return SPCC::FCC_GE;
1355 case ISD::SETULT: return SPCC::FCC_UL;
1356 case ISD::SETULE: return SPCC::FCC_ULE;
1357 case ISD::SETUGT: return SPCC::FCC_UG;
1358 case ISD::SETUGE: return SPCC::FCC_UGE;
1359 case ISD::SETUO: return SPCC::FCC_U;
1360 case ISD::SETO: return SPCC::FCC_O;
1361 case ISD::SETONE: return SPCC::FCC_LG;
1362 case ISD::SETUEQ: return SPCC::FCC_UE;
1363 }
1364}
1365
Chris Lattner0a1762e2008-03-17 03:21:36 +00001366SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +00001367 : TargetLowering(TM, new SparcELFTargetObjectFile()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001368 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001369
Chris Lattner0a1762e2008-03-17 03:21:36 +00001370 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001371 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1372 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1373 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001374 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001375 if (Subtarget->is64Bit())
1376 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001377
1378 // Turn FP extload into load/fextend
Owen Anderson9f944592009-08-11 20:47:22 +00001379 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001380 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1381
Chris Lattner0a1762e2008-03-17 03:21:36 +00001382 // Sparc doesn't have i1 sign extending load
Owen Anderson9f944592009-08-11 20:47:22 +00001383 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001384
Chris Lattner0a1762e2008-03-17 03:21:36 +00001385 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001386 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001387 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1388 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001389
1390 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001391 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1392 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1393 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001394 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001395
Chris Lattner0a1762e2008-03-17 03:21:36 +00001396 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001397 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1398 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1399 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001400
1401 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001402 setOperationAction(ISD::UREM, MVT::i32, Expand);
1403 setOperationAction(ISD::SREM, MVT::i32, Expand);
1404 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1405 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001406
Roman Divacky2262cfa2013-10-31 19:22:33 +00001407 // ... nor does SparcV9.
1408 if (Subtarget->is64Bit()) {
1409 setOperationAction(ISD::UREM, MVT::i64, Expand);
1410 setOperationAction(ISD::SREM, MVT::i64, Expand);
1411 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1412 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1413 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001414
1415 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001416 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1417 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001418 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1419 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001420
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001421 // Custom Expand fp<->uint
1422 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1423 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001424 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1425 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001426
Wesley Peck527da1b2010-11-23 03:31:01 +00001427 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1428 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001429
Chris Lattner0a1762e2008-03-17 03:21:36 +00001430 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001431 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1432 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1433 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001434 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1435
Owen Anderson9f944592009-08-11 20:47:22 +00001436 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1437 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1438 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001439 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001440
Chris Lattner0a1762e2008-03-17 03:21:36 +00001441 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001442 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1443 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1444 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1445 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1446 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1447 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001448 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001449
Owen Anderson9f944592009-08-11 20:47:22 +00001450 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1451 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1452 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001453 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001454
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001455 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001456 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1457 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1458 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1459 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001460 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1461 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001462 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1463 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001464 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001465 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001466
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001467 setOperationAction(ISD::CTPOP, MVT::i64,
1468 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001469 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1470 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1471 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1472 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1473 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001474 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1475 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001476 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001477 }
1478
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001479 // ATOMICs.
1480 // FIXME: We insert fences for each atomics and generate sub-optimal code
1481 // for PSO/TSO. Also, implement other atomicrmw operations.
1482
1483 setInsertFencesForAtomic(true);
1484
1485 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1486 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1487 (Subtarget->isV9() ? Legal: Expand));
1488
1489
1490 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1491
1492 // Custom Lower Atomic LOAD/STORE
1493 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1494 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1495
1496 if (Subtarget->is64Bit()) {
1497 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001498 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1500 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1501 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001502
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001503 if (!Subtarget->isV9()) {
1504 // SparcV8 does not have FNEGD and FABSD.
1505 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1506 setOperationAction(ISD::FABS, MVT::f64, Custom);
1507 }
1508
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001509 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1510 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1511 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1512 setOperationAction(ISD::FREM , MVT::f128, Expand);
1513 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001514 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1515 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001516 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001517 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001518 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001519 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1520 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001521 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001522 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001523 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001524 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001525 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001526 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001527 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001528 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1529 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1530 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001531 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001532 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1533 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001534 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001535 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1536 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001537
Owen Anderson9f944592009-08-11 20:47:22 +00001538 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1539 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1540 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001541
1542 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001543 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1544 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001545
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001546 if (Subtarget->is64Bit()) {
1547 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1548 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1549 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1550 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001551
1552 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1553 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001554 }
1555
Chris Lattner0a1762e2008-03-17 03:21:36 +00001556 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001557 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001558 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001559 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001560
Chris Lattner0a1762e2008-03-17 03:21:36 +00001561 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001562 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1563 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1564 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1565 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1566 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001567
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001568 setExceptionPointerRegister(SP::I0);
1569 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001570
Chris Lattner0a1762e2008-03-17 03:21:36 +00001571 setStackPointerRegisterToSaveRestore(SP::O6);
1572
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001573 setOperationAction(ISD::CTPOP, MVT::i32,
1574 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001575
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001576 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1577 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1578 setOperationAction(ISD::STORE, MVT::f128, Legal);
1579 } else {
1580 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1581 setOperationAction(ISD::STORE, MVT::f128, Custom);
1582 }
1583
1584 if (Subtarget->hasHardQuad()) {
1585 setOperationAction(ISD::FADD, MVT::f128, Legal);
1586 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1587 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1588 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1589 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1590 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1591 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1592 if (Subtarget->isV9()) {
1593 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1594 setOperationAction(ISD::FABS, MVT::f128, Legal);
1595 } else {
1596 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1597 setOperationAction(ISD::FABS, MVT::f128, Custom);
1598 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001599
1600 if (!Subtarget->is64Bit()) {
1601 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1602 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1603 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1604 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1605 }
1606
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001607 } else {
1608 // Custom legalize f128 operations.
1609
1610 setOperationAction(ISD::FADD, MVT::f128, Custom);
1611 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1612 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1613 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1614 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1615 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1616 setOperationAction(ISD::FABS, MVT::f128, Custom);
1617
1618 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1619 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1620 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1621
1622 // Setup Runtime library names.
1623 if (Subtarget->is64Bit()) {
1624 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1625 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1626 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1627 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1628 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1629 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001630 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001631 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001632 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001633 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1634 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1635 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1636 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001637 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1638 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1639 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1640 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1641 } else {
1642 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1643 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1644 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1645 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1646 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1647 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001648 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001649 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001650 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001651 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1652 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1653 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1654 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001655 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1656 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1657 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1658 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1659 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001660 }
1661
Eli Friedman2518f832011-05-06 20:34:06 +00001662 setMinFunctionAlignment(2);
1663
Chris Lattner0a1762e2008-03-17 03:21:36 +00001664 computeRegisterProperties();
1665}
1666
1667const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1668 switch (Opcode) {
1669 default: return 0;
1670 case SPISD::CMPICC: return "SPISD::CMPICC";
1671 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1672 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001673 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001674 case SPISD::BRFCC: return "SPISD::BRFCC";
1675 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001676 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001677 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1678 case SPISD::Hi: return "SPISD::Hi";
1679 case SPISD::Lo: return "SPISD::Lo";
1680 case SPISD::FTOI: return "SPISD::FTOI";
1681 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001682 case SPISD::FTOX: return "SPISD::FTOX";
1683 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001684 case SPISD::CALL: return "SPISD::CALL";
1685 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001686 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001687 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001688 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1689 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1690 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001691 }
1692}
1693
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001694EVT SparcTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
1695 if (!VT.isVector())
1696 return MVT::i32;
1697 return VT.changeVectorElementTypeToInteger();
1698}
1699
Chris Lattner0a1762e2008-03-17 03:21:36 +00001700/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1701/// be zero. Op is expected to be a target specific node. Used by DAG
1702/// combiner.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001703void SparcTargetLowering::computeMaskedBitsForTargetNode
1704 (const SDValue Op,
1705 APInt &KnownZero,
1706 APInt &KnownOne,
1707 const SelectionDAG &DAG,
1708 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001709 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001710 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001711
Chris Lattner0a1762e2008-03-17 03:21:36 +00001712 switch (Op.getOpcode()) {
1713 default: break;
1714 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001715 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001716 case SPISD::SELECT_FCC:
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001717 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1718 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001719 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1720 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1721
Chris Lattner0a1762e2008-03-17 03:21:36 +00001722 // Only known if known in both the LHS and RHS.
1723 KnownOne &= KnownOne2;
1724 KnownZero &= KnownZero2;
1725 break;
1726 }
1727}
1728
Chris Lattner0a1762e2008-03-17 03:21:36 +00001729// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1730// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001731static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001732 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001733 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001734 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001735 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001736 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1737 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001738 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1739 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1740 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1741 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1742 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001743 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1744 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001745 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001746 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001747 LHS = CMPCC.getOperand(0);
1748 RHS = CMPCC.getOperand(1);
1749 }
1750}
1751
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001752// Convert to a target node and set target flags.
1753SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1754 SelectionDAG &DAG) const {
1755 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1756 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001757 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001758 GA->getValueType(0),
1759 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001760
1761 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1762 return DAG.getTargetConstantPool(CP->getConstVal(),
1763 CP->getValueType(0),
1764 CP->getAlignment(),
1765 CP->getOffset(), TF);
1766
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001767 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1768 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1769 Op.getValueType(),
1770 0,
1771 TF);
1772
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001773 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1774 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1775 ES->getValueType(0), TF);
1776
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001777 llvm_unreachable("Unhandled address SDNode");
1778}
1779
1780// Split Op into high and low parts according to HiTF and LoTF.
1781// Return an ADD node combining the parts.
1782SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1783 unsigned HiTF, unsigned LoTF,
1784 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001785 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001786 EVT VT = Op.getValueType();
1787 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1788 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1789 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1790}
1791
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001792// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1793// or ExternalSymbol SDNode.
1794SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001795 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001796 EVT VT = getPointerTy();
1797
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001798 // Handle PIC mode first.
1799 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1800 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
1801 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001802 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1803 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001804 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1805 // function has calls.
1806 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1807 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001808 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1809 MachinePointerInfo::getGOT(), false, false, false, 0);
1810 }
1811
1812 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001813 switch(getTargetMachine().getCodeModel()) {
1814 default:
1815 llvm_unreachable("Unsupported absolute code model");
1816 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001817 // abs32.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001818 return makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1819 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001820 // abs44.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001821 SDValue H44 = makeHiLoPair(Op, SPII::MO_H44, SPII::MO_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001822 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001823 SDValue L44 = withTargetFlags(Op, SPII::MO_L44, DAG);
1824 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1825 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1826 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001827 case CodeModel::Large: {
1828 // abs64.
1829 SDValue Hi = makeHiLoPair(Op, SPII::MO_HH, SPII::MO_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001830 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001831 SDValue Lo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1832 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1833 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001834 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001835}
1836
Wesley Peck527da1b2010-11-23 03:31:01 +00001837SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001838 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001839 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001840}
1841
Chris Lattner840c7002009-09-15 17:46:24 +00001842SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001843 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001844 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001845}
1846
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001847SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1848 SelectionDAG &DAG) const {
1849 return makeAddress(Op, DAG);
1850}
1851
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001852SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1853 SelectionDAG &DAG) const {
1854
1855 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1856 SDLoc DL(GA);
1857 const GlobalValue *GV = GA->getGlobal();
1858 EVT PtrVT = getPointerTy();
1859
1860 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1861
1862 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
1863 unsigned HiTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_HI22
1864 : SPII::MO_TLS_LDM_HI22);
1865 unsigned LoTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_LO10
1866 : SPII::MO_TLS_LDM_LO10);
1867 unsigned addTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_ADD
1868 : SPII::MO_TLS_LDM_ADD);
1869 unsigned callTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_CALL
1870 : SPII::MO_TLS_LDM_CALL);
1871
1872 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1873 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1874 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1875 withTargetFlags(Op, addTF, DAG));
1876
1877 SDValue Chain = DAG.getEntryNode();
1878 SDValue InFlag;
1879
1880 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1881 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1882 InFlag = Chain.getValue(1);
1883 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1884 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1885
1886 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1887 SmallVector<SDValue, 4> Ops;
1888 Ops.push_back(Chain);
1889 Ops.push_back(Callee);
1890 Ops.push_back(Symbol);
1891 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
1892 const uint32_t *Mask = getTargetMachine()
1893 .getRegisterInfo()->getCallPreservedMask(CallingConv::C);
1894 assert(Mask && "Missing call preserved mask for calling convention");
1895 Ops.push_back(DAG.getRegisterMask(Mask));
1896 Ops.push_back(InFlag);
1897 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, &Ops[0], Ops.size());
1898 InFlag = Chain.getValue(1);
1899 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1900 DAG.getIntPtrConstant(0, true), InFlag, DL);
1901 InFlag = Chain.getValue(1);
1902 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1903
1904 if (model != TLSModel::LocalDynamic)
1905 return Ret;
1906
1907 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1908 withTargetFlags(Op, SPII::MO_TLS_LDO_HIX22, DAG));
1909 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1910 withTargetFlags(Op, SPII::MO_TLS_LDO_LOX10, DAG));
1911 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1912 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
1913 withTargetFlags(Op, SPII::MO_TLS_LDO_ADD, DAG));
1914 }
1915
1916 if (model == TLSModel::InitialExec) {
1917 unsigned ldTF = ((PtrVT == MVT::i64)? SPII::MO_TLS_IE_LDX
1918 : SPII::MO_TLS_IE_LD);
1919
1920 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1921
1922 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1923 // function has calls.
1924 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1925 MFI->setHasCalls(true);
1926
1927 SDValue TGA = makeHiLoPair(Op,
1928 SPII::MO_TLS_IE_HI22, SPII::MO_TLS_IE_LO10, DAG);
1929 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1930 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1931 DL, PtrVT, Ptr,
1932 withTargetFlags(Op, ldTF, DAG));
1933 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1934 DAG.getRegister(SP::G7, PtrVT), Offset,
1935 withTargetFlags(Op, SPII::MO_TLS_IE_ADD, DAG));
1936 }
1937
1938 assert(model == TLSModel::LocalExec);
1939 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1940 withTargetFlags(Op, SPII::MO_TLS_LE_HIX22, DAG));
1941 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1942 withTargetFlags(Op, SPII::MO_TLS_LE_LOX10, DAG));
1943 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1944
1945 return DAG.getNode(ISD::ADD, DL, PtrVT,
1946 DAG.getRegister(SP::G7, PtrVT), Offset);
1947}
1948
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001949SDValue
1950SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1951 SDValue Arg, SDLoc DL,
1952 SelectionDAG &DAG) const {
1953 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1954 EVT ArgVT = Arg.getValueType();
1955 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1956
1957 ArgListEntry Entry;
1958 Entry.Node = Arg;
1959 Entry.Ty = ArgTy;
1960
1961 if (ArgTy->isFP128Ty()) {
1962 // Create a stack object and pass the pointer to the library function.
1963 int FI = MFI->CreateStackObject(16, 8, false);
1964 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1965 Chain = DAG.getStore(Chain,
1966 DL,
1967 Entry.Node,
1968 FIPtr,
1969 MachinePointerInfo(),
1970 false,
1971 false,
1972 8);
1973
1974 Entry.Node = FIPtr;
1975 Entry.Ty = PointerType::getUnqual(ArgTy);
1976 }
1977 Args.push_back(Entry);
1978 return Chain;
1979}
1980
1981SDValue
1982SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
1983 const char *LibFuncName,
1984 unsigned numArgs) const {
1985
1986 ArgListTy Args;
1987
1988 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1989
1990 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
1991 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
1992 Type *RetTyABI = RetTy;
1993 SDValue Chain = DAG.getEntryNode();
1994 SDValue RetPtr;
1995
1996 if (RetTy->isFP128Ty()) {
1997 // Create a Stack Object to receive the return value of type f128.
1998 ArgListEntry Entry;
1999 int RetFI = MFI->CreateStackObject(16, 8, false);
2000 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
2001 Entry.Node = RetPtr;
2002 Entry.Ty = PointerType::getUnqual(RetTy);
2003 if (!Subtarget->is64Bit())
2004 Entry.isSRet = true;
2005 Entry.isReturned = false;
2006 Args.push_back(Entry);
2007 RetTyABI = Type::getVoidTy(*DAG.getContext());
2008 }
2009
2010 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2011 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2012 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2013 }
2014 TargetLowering::
2015 CallLoweringInfo CLI(Chain,
2016 RetTyABI,
2017 false, false, false, false,
2018 0, CallingConv::C,
2019 false, false, true,
2020 Callee, Args, DAG, SDLoc(Op));
2021 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2022
2023 // chain is in second result.
2024 if (RetTyABI == RetTy)
2025 return CallInfo.first;
2026
2027 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2028
2029 Chain = CallInfo.second;
2030
2031 // Load RetPtr to get the return value.
2032 return DAG.getLoad(Op.getValueType(),
2033 SDLoc(Op),
2034 Chain,
2035 RetPtr,
2036 MachinePointerInfo(),
2037 false, false, false, 8);
2038}
2039
2040SDValue
2041SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2042 unsigned &SPCC,
2043 SDLoc DL,
2044 SelectionDAG &DAG) const {
2045
2046 const char *LibCall = 0;
2047 bool is64Bit = Subtarget->is64Bit();
2048 switch(SPCC) {
2049 default: llvm_unreachable("Unhandled conditional code!");
2050 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2051 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2052 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2053 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2054 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2055 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2056 case SPCC::FCC_UL :
2057 case SPCC::FCC_ULE:
2058 case SPCC::FCC_UG :
2059 case SPCC::FCC_UGE:
2060 case SPCC::FCC_U :
2061 case SPCC::FCC_O :
2062 case SPCC::FCC_LG :
2063 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2064 }
2065
2066 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
2067 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2068 ArgListTy Args;
2069 SDValue Chain = DAG.getEntryNode();
2070 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2071 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2072
2073 TargetLowering::
2074 CallLoweringInfo CLI(Chain,
2075 RetTy,
2076 false, false, false, false,
2077 0, CallingConv::C,
2078 false, false, true,
2079 Callee, Args, DAG, DL);
2080
2081 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2082
2083 // result is in first, and chain is in second result.
2084 SDValue Result = CallInfo.first;
2085
2086 switch(SPCC) {
2087 default: {
2088 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2089 SPCC = SPCC::ICC_NE;
2090 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2091 }
2092 case SPCC::FCC_UL : {
2093 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
2094 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2095 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2096 SPCC = SPCC::ICC_NE;
2097 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2098 }
2099 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00002100 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002101 SPCC = SPCC::ICC_NE;
2102 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2103 }
2104 case SPCC::FCC_UG : {
2105 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2106 SPCC = SPCC::ICC_G;
2107 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2108 }
2109 case SPCC::FCC_UGE: {
2110 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2111 SPCC = SPCC::ICC_NE;
2112 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2113 }
2114
2115 case SPCC::FCC_U : {
2116 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2117 SPCC = SPCC::ICC_E;
2118 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2119 }
2120 case SPCC::FCC_O : {
2121 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2122 SPCC = SPCC::ICC_NE;
2123 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2124 }
2125 case SPCC::FCC_LG : {
2126 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2127 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2128 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2129 SPCC = SPCC::ICC_NE;
2130 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2131 }
2132 case SPCC::FCC_UE : {
2133 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2134 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2135 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2136 SPCC = SPCC::ICC_E;
2137 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2138 }
2139 }
2140}
2141
2142static SDValue
2143LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2144 const SparcTargetLowering &TLI) {
2145
2146 if (Op.getOperand(0).getValueType() == MVT::f64)
2147 return TLI.LowerF128Op(Op, DAG,
2148 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2149
2150 if (Op.getOperand(0).getValueType() == MVT::f32)
2151 return TLI.LowerF128Op(Op, DAG,
2152 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2153
2154 llvm_unreachable("fpextend with non-float operand!");
2155 return SDValue(0, 0);
2156}
2157
2158static SDValue
2159LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2160 const SparcTargetLowering &TLI) {
2161 // FP_ROUND on f64 and f32 are legal.
2162 if (Op.getOperand(0).getValueType() != MVT::f128)
2163 return Op;
2164
2165 if (Op.getValueType() == MVT::f64)
2166 return TLI.LowerF128Op(Op, DAG,
2167 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2168 if (Op.getValueType() == MVT::f32)
2169 return TLI.LowerF128Op(Op, DAG,
2170 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2171
2172 llvm_unreachable("fpround to non-float!");
2173 return SDValue(0, 0);
2174}
2175
2176static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2177 const SparcTargetLowering &TLI,
2178 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002179 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002180 EVT VT = Op.getValueType();
2181 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002182
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002183 // Expand f128 operations to fp128 abi calls.
2184 if (Op.getOperand(0).getValueType() == MVT::f128
2185 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2186 const char *libName = TLI.getLibcallName(VT == MVT::i32
2187 ? RTLIB::FPTOSINT_F128_I32
2188 : RTLIB::FPTOSINT_F128_I64);
2189 return TLI.LowerF128Op(Op, DAG, libName, 1);
2190 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002191
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002192 // Expand if the resulting type is illegal.
2193 if (!TLI.isTypeLegal(VT))
2194 return SDValue(0, 0);
2195
2196 // Otherwise, Convert the fp value to integer in an FP register.
2197 if (VT == MVT::i32)
2198 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2199 else
2200 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2201
2202 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002203}
2204
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002205static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2206 const SparcTargetLowering &TLI,
2207 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002208 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002209 EVT OpVT = Op.getOperand(0).getValueType();
2210 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2211
2212 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2213
2214 // Expand f128 operations to fp128 ABI calls.
2215 if (Op.getValueType() == MVT::f128
2216 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2217 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2218 ? RTLIB::SINTTOFP_I32_F128
2219 : RTLIB::SINTTOFP_I64_F128);
2220 return TLI.LowerF128Op(Op, DAG, libName, 1);
2221 }
2222
2223 // Expand if the operand type is illegal.
2224 if (!TLI.isTypeLegal(OpVT))
2225 return SDValue(0, 0);
2226
2227 // Otherwise, Convert the int value to FP in an FP register.
2228 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2229 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2230 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002231}
2232
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002233static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2234 const SparcTargetLowering &TLI,
2235 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002236 SDLoc dl(Op);
2237 EVT VT = Op.getValueType();
2238
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002239 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002240 // quad floating point instructions and the resulting type is legal.
2241 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2242 (hasHardQuad && TLI.isTypeLegal(VT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002243 return SDValue(0, 0);
2244
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002245 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002246
2247 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002248 TLI.getLibcallName(VT == MVT::i32
2249 ? RTLIB::FPTOUINT_F128_I32
2250 : RTLIB::FPTOUINT_F128_I64),
2251 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002252}
2253
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002254static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2255 const SparcTargetLowering &TLI,
2256 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002257 SDLoc dl(Op);
2258 EVT OpVT = Op.getOperand(0).getValueType();
2259 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2260
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002261 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002262 // quad floating point instructions and the operand type is legal.
2263 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002264 return SDValue(0, 0);
2265
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002266 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002267 TLI.getLibcallName(OpVT == MVT::i32
2268 ? RTLIB::UINTTOFP_I32_F128
2269 : RTLIB::UINTTOFP_I64_F128),
2270 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002271}
2272
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002273static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2274 const SparcTargetLowering &TLI,
2275 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002276 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002277 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002278 SDValue LHS = Op.getOperand(2);
2279 SDValue RHS = Op.getOperand(3);
2280 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002281 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002282 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002283
Chris Lattner0a1762e2008-03-17 03:21:36 +00002284 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2285 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2286 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002287
Chris Lattner0a1762e2008-03-17 03:21:36 +00002288 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002289 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002290 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002291 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002292 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002293 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2294 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002295 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002296 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2297 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2298 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2299 Opc = SPISD::BRICC;
2300 } else {
2301 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2302 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2303 Opc = SPISD::BRFCC;
2304 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002305 }
Owen Anderson9f944592009-08-11 20:47:22 +00002306 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2307 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002308}
2309
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002310static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2311 const SparcTargetLowering &TLI,
2312 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002313 SDValue LHS = Op.getOperand(0);
2314 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002315 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002316 SDValue TrueVal = Op.getOperand(2);
2317 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002318 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002319 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002320
Chris Lattner0a1762e2008-03-17 03:21:36 +00002321 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2322 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2323 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002324
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002325 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002326 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002327 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002328 Opc = LHS.getValueType() == MVT::i32 ?
2329 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002330 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2331 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002332 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2333 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2334 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2335 Opc = SPISD::SELECT_ICC;
2336 } else {
2337 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2338 Opc = SPISD::SELECT_FCC;
2339 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2340 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002341 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002342 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002343 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002344}
2345
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002346static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002347 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002348 MachineFunction &MF = DAG.getMachineFunction();
2349 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2350
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002351 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002352 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2353
Chris Lattner0a1762e2008-03-17 03:21:36 +00002354 // vastart just stores the address of the VarArgsFrameIndex slot into the
2355 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002356 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002357 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002358 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2359 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2360 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002361 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002362 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002363 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002364}
2365
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002366static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002367 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002368 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002369 SDValue InChain = Node->getOperand(0);
2370 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002371 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002372 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002373 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002374 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002375 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002376 // Increment the pointer, VAList, to the next vaarg.
2377 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2378 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2379 // Store the incremented VAList to the legalized pointer.
2380 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002381 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002382 // Load the actual argument out of the pointer VAList.
2383 // We can't count on greater alignment than the word size.
2384 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2385 false, false, false,
2386 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002387}
2388
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002389static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002390 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002391 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2392 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002393 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002394 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002395
Chris Lattner0a1762e2008-03-17 03:21:36 +00002396 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002397 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2398 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002399 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002400
Chris Lattner0a1762e2008-03-17 03:21:36 +00002401 // The resultant pointer is actually 16 words from the bottom of the stack,
2402 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002403 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2404 regSpillArea += Subtarget->getStackPointerBias();
2405
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002406 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
2407 DAG.getConstant(regSpillArea, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002408 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002409 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002410}
2411
Chris Lattner0a1762e2008-03-17 03:21:36 +00002412
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002413static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002414 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002415 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002416 dl, MVT::Other, DAG.getEntryNode());
2417 return Chain;
2418}
2419
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002420static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2421 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002422 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2423 MFI->setFrameAddressIsTaken(true);
2424
2425 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002426 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002427 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002428 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002429
2430 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002431
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002432 if (depth == 0) {
2433 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2434 if (Subtarget->is64Bit())
2435 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2436 DAG.getIntPtrConstant(stackBias));
2437 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002438 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002439
2440 // flush first to make sure the windowed registers' values are in stack
2441 SDValue Chain = getFLUSHW(Op, DAG);
2442 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2443
2444 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2445
2446 while (depth--) {
2447 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2448 DAG.getIntPtrConstant(Offset));
2449 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2450 false, false, false, 0);
2451 }
2452 if (Subtarget->is64Bit())
2453 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2454 DAG.getIntPtrConstant(stackBias));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002455 return FrameAddr;
2456}
2457
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002458
2459static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2460 const SparcSubtarget *Subtarget) {
2461
2462 uint64_t depth = Op.getConstantOperandVal(0);
2463
2464 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2465
2466}
2467
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002468static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002469 const SparcTargetLowering &TLI,
2470 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002471 MachineFunction &MF = DAG.getMachineFunction();
2472 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002473 MFI->setReturnAddressIsTaken(true);
2474
Bill Wendling908bf812014-01-06 00:43:20 +00002475 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002476 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002477
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002478 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002479 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002480 uint64_t depth = Op.getConstantOperandVal(0);
2481
2482 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002483 if (depth == 0) {
2484 unsigned RetReg = MF.addLiveIn(SP::I7,
2485 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002486 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002487 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002488 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002489
2490 // Need frame address to find return address of the caller.
2491 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2492
2493 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2494 SDValue Ptr = DAG.getNode(ISD::ADD,
2495 dl, VT,
2496 FrameAddr,
2497 DAG.getIntPtrConstant(Offset));
2498 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2499 MachinePointerInfo(), false, false, false, 0);
2500
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002501 return RetAddr;
2502}
2503
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002504static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002505{
2506 SDLoc dl(Op);
2507
2508 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002509 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002510
2511 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2512 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2513 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2514
2515 SDValue SrcReg64 = Op.getOperand(0);
2516 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2517 SrcReg64);
2518 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2519 SrcReg64);
2520
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002521 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002522
2523 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2524 dl, MVT::f64), 0);
2525 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2526 DstReg64, Hi32);
2527 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2528 DstReg64, Lo32);
2529 return DstReg64;
2530}
2531
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002532// Lower a f128 load into two f64 loads.
2533static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2534{
2535 SDLoc dl(Op);
2536 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2537 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2538 && "Unexpected node type");
2539
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002540 unsigned alignment = LdNode->getAlignment();
2541 if (alignment > 8)
2542 alignment = 8;
2543
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002544 SDValue Hi64 = DAG.getLoad(MVT::f64,
2545 dl,
2546 LdNode->getChain(),
2547 LdNode->getBasePtr(),
2548 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002549 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002550 EVT addrVT = LdNode->getBasePtr().getValueType();
2551 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2552 LdNode->getBasePtr(),
2553 DAG.getConstant(8, addrVT));
2554 SDValue Lo64 = DAG.getLoad(MVT::f64,
2555 dl,
2556 LdNode->getChain(),
2557 LoPtr,
2558 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002559 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002560
2561 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2562 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2563
2564 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2565 dl, MVT::f128);
2566 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2567 MVT::f128,
2568 SDValue(InFP128, 0),
2569 Hi64,
2570 SubRegEven);
2571 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2572 MVT::f128,
2573 SDValue(InFP128, 0),
2574 Lo64,
2575 SubRegOdd);
2576 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2577 SDValue(Lo64.getNode(), 1) };
2578 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2579 &OutChains[0], 2);
2580 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
2581 return DAG.getMergeValues(Ops, 2, dl);
2582}
2583
2584// Lower a f128 store into two f64 stores.
2585static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2586 SDLoc dl(Op);
2587 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2588 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2589 && "Unexpected node type");
2590 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2591 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2592
2593 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2594 dl,
2595 MVT::f64,
2596 StNode->getValue(),
2597 SubRegEven);
2598 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2599 dl,
2600 MVT::f64,
2601 StNode->getValue(),
2602 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002603
2604 unsigned alignment = StNode->getAlignment();
2605 if (alignment > 8)
2606 alignment = 8;
2607
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002608 SDValue OutChains[2];
2609 OutChains[0] = DAG.getStore(StNode->getChain(),
2610 dl,
2611 SDValue(Hi64, 0),
2612 StNode->getBasePtr(),
2613 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002614 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002615 EVT addrVT = StNode->getBasePtr().getValueType();
2616 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2617 StNode->getBasePtr(),
2618 DAG.getConstant(8, addrVT));
2619 OutChains[1] = DAG.getStore(StNode->getChain(),
2620 dl,
2621 SDValue(Lo64, 0),
2622 LoPtr,
2623 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002624 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002625 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2626 &OutChains[0], 2);
2627}
2628
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002629static SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG,
2630 const SparcTargetLowering &TLI,
2631 bool is64Bit) {
2632 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002633 return LowerF64Op(Op, DAG, ISD::FNEG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002634 if (Op.getValueType() == MVT::f128)
2635 return TLI.LowerF128Op(Op, DAG, ((is64Bit) ? "_Qp_neg" : "_Q_neg"), 1);
2636 return Op;
2637}
2638
2639static SDValue LowerFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
2640 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002641 return LowerF64Op(Op, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002642 if (Op.getValueType() != MVT::f128)
2643 return Op;
2644
2645 // Lower fabs on f128 to fabs on f64
2646 // fabs f128 => fabs f64:sub_even64, fmov f64:sub_odd64
2647
2648 SDLoc dl(Op);
2649 SDValue SrcReg128 = Op.getOperand(0);
2650 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2651 SrcReg128);
2652 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2653 SrcReg128);
2654 if (isV9)
2655 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2656 else
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002657 Hi64 = LowerF64Op(Hi64, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002658
2659 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2660 dl, MVT::f128), 0);
2661 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2662 DstReg128, Hi64);
2663 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2664 DstReg128, Lo64);
2665 return DstReg128;
2666}
2667
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002668static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002669
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002670 if (Op.getValueType() != MVT::i64)
2671 return Op;
2672
2673 SDLoc dl(Op);
2674 SDValue Src1 = Op.getOperand(0);
2675 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2676 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2677 DAG.getConstant(32, MVT::i64));
2678 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2679
2680 SDValue Src2 = Op.getOperand(1);
2681 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2682 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2683 DAG.getConstant(32, MVT::i64));
2684 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2685
2686
2687 bool hasChain = false;
2688 unsigned hiOpc = Op.getOpcode();
2689 switch (Op.getOpcode()) {
2690 default: llvm_unreachable("Invalid opcode");
2691 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2692 case ISD::ADDE: hasChain = true; break;
2693 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2694 case ISD::SUBE: hasChain = true; break;
2695 }
2696 SDValue Lo;
2697 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2698 if (hasChain) {
2699 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2700 Op.getOperand(2));
2701 } else {
2702 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2703 }
2704 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2705 SDValue Carry = Hi.getValue(1);
2706
2707 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2708 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2709 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2710 DAG.getConstant(32, MVT::i64));
2711
2712 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2713 SDValue Ops[2] = { Dst, Carry };
2714 return DAG.getMergeValues(Ops, 2, dl);
2715}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002716
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002717// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2718// in LegalizeDAG.cpp except the order of arguments to the library function.
2719static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2720 const SparcTargetLowering &TLI)
2721{
2722 unsigned opcode = Op.getOpcode();
2723 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2724
2725 bool isSigned = (opcode == ISD::SMULO);
2726 EVT VT = MVT::i64;
2727 EVT WideVT = MVT::i128;
2728 SDLoc dl(Op);
2729 SDValue LHS = Op.getOperand(0);
2730
2731 if (LHS.getValueType() != VT)
2732 return Op;
2733
2734 SDValue ShiftAmt = DAG.getConstant(63, VT);
2735
2736 SDValue RHS = Op.getOperand(1);
2737 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2738 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2739 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2740
2741 SDValue MulResult = TLI.makeLibCall(DAG,
2742 RTLIB::MUL_I128, WideVT,
2743 Args, 4, isSigned, dl).first;
2744 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2745 MulResult, DAG.getIntPtrConstant(0));
2746 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2747 MulResult, DAG.getIntPtrConstant(1));
2748 if (isSigned) {
2749 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2750 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2751 } else {
2752 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, VT),
2753 ISD::SETNE);
2754 }
2755 // MulResult is a node with an illegal type. Because such things are not
2756 // generally permitted during this phase of legalization, delete the
2757 // node. The above EXTRACT_ELEMENT nodes should have been folded.
2758 DAG.DeleteNode(MulResult.getNode());
2759
2760 SDValue Ops[2] = { BottomHalf, TopHalf } ;
2761 return DAG.getMergeValues(Ops, 2, dl);
2762}
2763
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002764static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2765 // Monotonic load/stores are legal.
2766 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2767 return Op;
2768
2769 // Otherwise, expand with a fence.
2770 return SDValue();
2771}
2772
2773
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002774SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002775LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002776
2777 bool hasHardQuad = Subtarget->hasHardQuad();
2778 bool is64Bit = Subtarget->is64Bit();
2779 bool isV9 = Subtarget->isV9();
2780
Chris Lattner0a1762e2008-03-17 03:21:36 +00002781 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002782 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002783
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002784 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2785 Subtarget);
2786 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2787 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002788 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002789 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002790 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002791 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002792 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2793 hasHardQuad);
2794 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2795 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002796 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2797 hasHardQuad);
2798 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2799 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002800 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2801 hasHardQuad);
2802 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2803 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002804 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2805 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002806 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002807 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002808
2809 case ISD::LOAD: return LowerF128Load(Op, DAG);
2810 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002811 case ISD::FADD: return LowerF128Op(Op, DAG,
2812 getLibcallName(RTLIB::ADD_F128), 2);
2813 case ISD::FSUB: return LowerF128Op(Op, DAG,
2814 getLibcallName(RTLIB::SUB_F128), 2);
2815 case ISD::FMUL: return LowerF128Op(Op, DAG,
2816 getLibcallName(RTLIB::MUL_F128), 2);
2817 case ISD::FDIV: return LowerF128Op(Op, DAG,
2818 getLibcallName(RTLIB::DIV_F128), 2);
2819 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2820 getLibcallName(RTLIB::SQRT_F128),1);
2821 case ISD::FNEG: return LowerFNEG(Op, DAG, *this, is64Bit);
2822 case ISD::FABS: return LowerFABS(Op, DAG, isV9);
2823 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2824 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002825 case ISD::ADDC:
2826 case ISD::ADDE:
2827 case ISD::SUBC:
2828 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002829 case ISD::UMULO:
2830 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002831 case ISD::ATOMIC_LOAD:
2832 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002833 }
2834}
2835
2836MachineBasicBlock *
2837SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002838 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002839 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002840 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002841 case SP::SELECT_CC_Int_ICC:
2842 case SP::SELECT_CC_FP_ICC:
2843 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002844 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002845 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002846 case SP::SELECT_CC_Int_FCC:
2847 case SP::SELECT_CC_FP_FCC:
2848 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002849 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002850 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002851
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002852 case SP::ATOMIC_LOAD_ADD_32:
2853 return expandAtomicRMW(MI, BB, SP::ADDrr);
2854 case SP::ATOMIC_LOAD_ADD_64:
2855 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2856 case SP::ATOMIC_LOAD_SUB_32:
2857 return expandAtomicRMW(MI, BB, SP::SUBrr);
2858 case SP::ATOMIC_LOAD_SUB_64:
2859 return expandAtomicRMW(MI, BB, SP::SUBXrr);
2860 case SP::ATOMIC_LOAD_AND_32:
2861 return expandAtomicRMW(MI, BB, SP::ANDrr);
2862 case SP::ATOMIC_LOAD_AND_64:
2863 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2864 case SP::ATOMIC_LOAD_OR_32:
2865 return expandAtomicRMW(MI, BB, SP::ORrr);
2866 case SP::ATOMIC_LOAD_OR_64:
2867 return expandAtomicRMW(MI, BB, SP::ORXrr);
2868 case SP::ATOMIC_LOAD_XOR_32:
2869 return expandAtomicRMW(MI, BB, SP::XORrr);
2870 case SP::ATOMIC_LOAD_XOR_64:
2871 return expandAtomicRMW(MI, BB, SP::XORXrr);
2872 case SP::ATOMIC_LOAD_NAND_32:
2873 return expandAtomicRMW(MI, BB, SP::ANDrr);
2874 case SP::ATOMIC_LOAD_NAND_64:
2875 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2876
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00002877 case SP::ATOMIC_SWAP_64:
2878 return expandAtomicRMW(MI, BB, 0);
2879
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002880 case SP::ATOMIC_LOAD_MAX_32:
2881 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
2882 case SP::ATOMIC_LOAD_MAX_64:
2883 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
2884 case SP::ATOMIC_LOAD_MIN_32:
2885 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
2886 case SP::ATOMIC_LOAD_MIN_64:
2887 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
2888 case SP::ATOMIC_LOAD_UMAX_32:
2889 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
2890 case SP::ATOMIC_LOAD_UMAX_64:
2891 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
2892 case SP::ATOMIC_LOAD_UMIN_32:
2893 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
2894 case SP::ATOMIC_LOAD_UMIN_64:
2895 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
2896 }
2897}
2898
2899MachineBasicBlock*
2900SparcTargetLowering::expandSelectCC(MachineInstr *MI,
2901 MachineBasicBlock *BB,
2902 unsigned BROpcode) const {
2903 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2904 DebugLoc dl = MI->getDebugLoc();
2905 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002906
Chris Lattner0a1762e2008-03-17 03:21:36 +00002907 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2908 // control-flow pattern. The incoming instruction knows the destination vreg
2909 // to set, the condition code register to branch on, the true/false values to
2910 // select between, and a branch opcode to use.
2911 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002912 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002913 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002914
Chris Lattner0a1762e2008-03-17 03:21:36 +00002915 // thisMBB:
2916 // ...
2917 // TrueVal = ...
2918 // [f]bCC copy1MBB
2919 // fallthrough --> copy0MBB
2920 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002921 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002922 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2923 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002924 F->insert(It, copy0MBB);
2925 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002926
2927 // Transfer the remainder of BB and its successor edges to sinkMBB.
2928 sinkMBB->splice(sinkMBB->begin(), BB,
2929 llvm::next(MachineBasicBlock::iterator(MI)),
2930 BB->end());
2931 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2932
2933 // Add the true and fallthrough blocks as its successors.
2934 BB->addSuccessor(copy0MBB);
2935 BB->addSuccessor(sinkMBB);
2936
Dale Johannesen215a9252009-02-13 02:31:35 +00002937 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002938
Chris Lattner0a1762e2008-03-17 03:21:36 +00002939 // copy0MBB:
2940 // %FalseValue = ...
2941 // # fallthrough to sinkMBB
2942 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002943
Chris Lattner0a1762e2008-03-17 03:21:36 +00002944 // Update machine-CFG edges
2945 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002946
Chris Lattner0a1762e2008-03-17 03:21:36 +00002947 // sinkMBB:
2948 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2949 // ...
2950 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002951 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002952 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2953 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002954
Dan Gohman34396292010-07-06 20:24:04 +00002955 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002956 return BB;
2957}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002958
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002959MachineBasicBlock*
2960SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
2961 MachineBasicBlock *MBB,
2962 unsigned Opcode,
2963 unsigned CondCode) const {
2964 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2965 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2966 DebugLoc DL = MI->getDebugLoc();
2967
2968 // MI is an atomic read-modify-write instruction of the form:
2969 //
2970 // rd = atomicrmw<op> addr, rs2
2971 //
2972 // All three operands are registers.
2973 unsigned DestReg = MI->getOperand(0).getReg();
2974 unsigned AddrReg = MI->getOperand(1).getReg();
2975 unsigned Rs2Reg = MI->getOperand(2).getReg();
2976
2977 // SelectionDAG has already inserted memory barriers before and after MI, so
2978 // we simply have to implement the operatiuon in terms of compare-and-swap.
2979 //
2980 // %val0 = load %addr
2981 // loop:
2982 // %val = phi %val0, %dest
2983 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00002984 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002985 // cmp %val, %dest
2986 // bne loop
2987 // done:
2988 //
2989 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
2990 const TargetRegisterClass *ValueRC =
2991 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
2992 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
2993
2994 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
2995 .addReg(AddrReg).addImm(0);
2996
2997 // Split the basic block MBB before MI and insert the loop block in the hole.
2998 MachineFunction::iterator MFI = MBB;
2999 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3000 MachineFunction *MF = MBB->getParent();
3001 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3002 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3003 ++MFI;
3004 MF->insert(MFI, LoopMBB);
3005 MF->insert(MFI, DoneMBB);
3006
3007 // Move MI and following instructions to DoneMBB.
3008 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3009 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3010
3011 // Connect the CFG again.
3012 MBB->addSuccessor(LoopMBB);
3013 LoopMBB->addSuccessor(LoopMBB);
3014 LoopMBB->addSuccessor(DoneMBB);
3015
3016 // Build the loop block.
3017 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003018 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3019 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003020
3021 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3022 .addReg(Val0Reg).addMBB(MBB)
3023 .addReg(DestReg).addMBB(LoopMBB);
3024
3025 if (CondCode) {
3026 // This is one of the min/max operations. We need a CMPrr followed by a
3027 // MOVXCC/MOVICC.
3028 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3029 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3030 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003031 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003032 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3033 .addReg(ValReg).addReg(Rs2Reg);
3034 }
3035
3036 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3037 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3038 unsigned TmpReg = UpdReg;
3039 UpdReg = MRI.createVirtualRegister(ValueRC);
3040 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3041 }
3042
3043 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003044 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003045 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3046 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3047 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3048 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3049
3050 MI->eraseFromParent();
3051 return DoneMBB;
3052}
3053
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003054//===----------------------------------------------------------------------===//
3055// Sparc Inline Assembly Support
3056//===----------------------------------------------------------------------===//
3057
3058/// getConstraintType - Given a constraint letter, return the type of
3059/// constraint it is for this target.
3060SparcTargetLowering::ConstraintType
3061SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
3062 if (Constraint.size() == 1) {
3063 switch (Constraint[0]) {
3064 default: break;
3065 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003066 case 'I': // SIMM13
3067 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003068 }
3069 }
3070
3071 return TargetLowering::getConstraintType(Constraint);
3072}
3073
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003074TargetLowering::ConstraintWeight SparcTargetLowering::
3075getSingleConstraintMatchWeight(AsmOperandInfo &info,
3076 const char *constraint) const {
3077 ConstraintWeight weight = CW_Invalid;
3078 Value *CallOperandVal = info.CallOperandVal;
3079 // If we don't have a value, we can't do a match,
3080 // but allow it at the lowest weight.
3081 if (CallOperandVal == NULL)
3082 return CW_Default;
3083
3084 // Look at the constraint type.
3085 switch (*constraint) {
3086 default:
3087 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3088 break;
3089 case 'I': // SIMM13
3090 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3091 if (isInt<13>(C->getSExtValue()))
3092 weight = CW_Constant;
3093 }
3094 break;
3095 }
3096 return weight;
3097}
3098
3099/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3100/// vector. If it is invalid, don't add anything to Ops.
3101void SparcTargetLowering::
3102LowerAsmOperandForConstraint(SDValue Op,
3103 std::string &Constraint,
3104 std::vector<SDValue> &Ops,
3105 SelectionDAG &DAG) const {
3106 SDValue Result(0, 0);
3107
3108 // Only support length 1 constraints for now.
3109 if (Constraint.length() > 1)
3110 return;
3111
3112 char ConstraintLetter = Constraint[0];
3113 switch (ConstraintLetter) {
3114 default: break;
3115 case 'I':
3116 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3117 if (isInt<13>(C->getSExtValue())) {
3118 Result = DAG.getTargetConstant(C->getSExtValue(), Op.getValueType());
3119 break;
3120 }
3121 return;
3122 }
3123 }
3124
3125 if (Result.getNode()) {
3126 Ops.push_back(Result);
3127 return;
3128 }
3129 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3130}
3131
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003132std::pair<unsigned, const TargetRegisterClass*>
3133SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003134 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003135 if (Constraint.size() == 1) {
3136 switch (Constraint[0]) {
3137 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00003138 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003139 }
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003140 } else if (!Constraint.empty() && Constraint.size() <= 5
3141 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3142 // constraint = '{r<d>}'
3143 // Remove the braces from around the name.
3144 StringRef name(Constraint.data()+1, Constraint.size()-2);
3145 // Handle register aliases:
3146 // r0-r7 -> g0-g7
3147 // r8-r15 -> o0-o7
3148 // r16-r23 -> l0-l7
3149 // r24-r31 -> i0-i7
3150 uint64_t intVal = 0;
3151 if (name.substr(0, 1).equals("r")
3152 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3153 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3154 char regType = regTypes[intVal/8];
3155 char regIdx = '0' + (intVal % 8);
3156 char tmp[] = { '{', regType, regIdx, '}', 0 };
3157 std::string newConstraint = std::string(tmp);
3158 return TargetLowering::getRegForInlineAsmConstraint(newConstraint, VT);
3159 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003160 }
3161
3162 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3163}
3164
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003165bool
3166SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3167 // The Sparc target isn't yet aware of offsets.
3168 return false;
3169}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003170
3171void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3172 SmallVectorImpl<SDValue>& Results,
3173 SelectionDAG &DAG) const {
3174
3175 SDLoc dl(N);
3176
3177 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3178
3179 switch (N->getOpcode()) {
3180 default:
3181 llvm_unreachable("Do not know how to custom type legalize this operation!");
3182
3183 case ISD::FP_TO_SINT:
3184 case ISD::FP_TO_UINT:
3185 // Custom lower only if it involves f128 or i64.
3186 if (N->getOperand(0).getValueType() != MVT::f128
3187 || N->getValueType(0) != MVT::i64)
3188 return;
3189 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3190 ? RTLIB::FPTOSINT_F128_I64
3191 : RTLIB::FPTOUINT_F128_I64);
3192
3193 Results.push_back(LowerF128Op(SDValue(N, 0),
3194 DAG,
3195 getLibcallName(libCall),
3196 1));
3197 return;
3198
3199 case ISD::SINT_TO_FP:
3200 case ISD::UINT_TO_FP:
3201 // Custom lower only if it involves f128 or i64.
3202 if (N->getValueType(0) != MVT::f128
3203 || N->getOperand(0).getValueType() != MVT::i64)
3204 return;
3205
3206 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3207 ? RTLIB::SINTTOFP_I64_F128
3208 : RTLIB::UINTTOFP_I64_F128);
3209
3210 Results.push_back(LowerF128Op(SDValue(N, 0),
3211 DAG,
3212 getLibcallName(libCall),
3213 1));
3214 return;
3215 }
3216}