blob: b8f8e703c694c6ba286d282e79c0a7fd30f7b1f1 [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000042using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000043
Chris Lattner60055892007-12-30 21:56:09 +000044//===----------------------------------------------------------------------===//
45// MachineOperand Implementation
46//===----------------------------------------------------------------------===//
47
Chris Lattner961e7422008-01-01 01:12:31 +000048void MachineOperand::setReg(unsigned Reg) {
49 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000050
Chris Lattner961e7422008-01-01 01:12:31 +000051 // Otherwise, we have to change the register. If this operand is embedded
52 // into a machine function, we need to update the old and new register's
53 // use/def lists.
54 if (MachineInstr *MI = getParent())
55 if (MachineBasicBlock *MBB = MI->getParent())
56 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000057 MachineRegisterInfo &MRI = MF->getRegInfo();
58 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000059 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000060 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000061 return;
62 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000063
Chris Lattner961e7422008-01-01 01:12:31 +000064 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000065 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000066}
67
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000068void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
69 const TargetRegisterInfo &TRI) {
70 assert(TargetRegisterInfo::isVirtualRegister(Reg));
71 if (SubIdx && getSubReg())
72 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
73 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000074 if (SubIdx)
75 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000076}
77
78void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
79 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
80 if (getSubReg()) {
81 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000082 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
83 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000084 setSubReg(0);
85 }
86 setReg(Reg);
87}
88
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000089/// Change a def to a use, or a use to a def.
90void MachineOperand::setIsDef(bool Val) {
91 assert(isReg() && "Wrong MachineOperand accessor");
92 assert((!Val || !isDebug()) && "Marking a debug operation as def");
93 if (IsDef == Val)
94 return;
95 // MRI may keep uses and defs in different list positions.
96 if (MachineInstr *MI = getParent())
97 if (MachineBasicBlock *MBB = MI->getParent())
98 if (MachineFunction *MF = MBB->getParent()) {
99 MachineRegisterInfo &MRI = MF->getRegInfo();
100 MRI.removeRegOperandFromUseList(this);
101 IsDef = Val;
102 MRI.addRegOperandToUseList(this);
103 return;
104 }
105 IsDef = Val;
106}
107
Chris Lattner961e7422008-01-01 01:12:31 +0000108/// ChangeToImmediate - Replace this operand with a new immediate operand of
109/// the specified value. If an operand is known to be an immediate already,
110/// the setImm method should be used.
111void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000112 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000113 // If this operand is currently a register operand, and if this is in a
114 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000115 if (isReg() && isOnRegUseList())
116 if (MachineInstr *MI = getParent())
117 if (MachineBasicBlock *MBB = MI->getParent())
118 if (MachineFunction *MF = MBB->getParent())
119 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000120
Chris Lattner961e7422008-01-01 01:12:31 +0000121 OpKind = MO_Immediate;
122 Contents.ImmVal = ImmVal;
123}
124
125/// ChangeToRegister - Replace this operand with a new register operand of
126/// the specified value. If an operand is known to be an register already,
127/// the setReg method should be used.
128void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000129 bool isKill, bool isDead, bool isUndef,
130 bool isDebug) {
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000131 MachineRegisterInfo *RegInfo = 0;
132 if (MachineInstr *MI = getParent())
133 if (MachineBasicBlock *MBB = MI->getParent())
134 if (MachineFunction *MF = MBB->getParent())
135 RegInfo = &MF->getRegInfo();
136 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000137 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000138 bool WasReg = isReg();
139 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000140 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000141
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000142 // Change this to a register and set the reg#.
143 OpKind = MO_Register;
144 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000145 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000146 IsDef = isDef;
147 IsImp = isImp;
148 IsKill = isKill;
149 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000150 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000151 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000152 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000153 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000154 // Ensure isOnRegUseList() returns false.
155 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000156 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000157 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000158 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000159
160 // If this operand is embedded in a function, add the operand to the
161 // register's use/def list.
162 if (RegInfo)
163 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000164}
165
Chris Lattner60055892007-12-30 21:56:09 +0000166/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000167/// operand. Note that this should stay in sync with the hash_value overload
168/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000169bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000170 if (getType() != Other.getType() ||
171 getTargetFlags() != Other.getTargetFlags())
172 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000173
Chris Lattner60055892007-12-30 21:56:09 +0000174 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000175 case MachineOperand::MO_Register:
176 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
177 getSubReg() == Other.getSubReg();
178 case MachineOperand::MO_Immediate:
179 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000180 case MachineOperand::MO_CImmediate:
181 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000182 case MachineOperand::MO_FPImmediate:
183 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000184 case MachineOperand::MO_MachineBasicBlock:
185 return getMBB() == Other.getMBB();
186 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000187 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000188 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000189 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000190 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000191 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000193 case MachineOperand::MO_GlobalAddress:
194 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
195 case MachineOperand::MO_ExternalSymbol:
196 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
197 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000198 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000199 return getBlockAddress() == Other.getBlockAddress() &&
200 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000201 case MachineOperand::MO_RegisterMask:
202 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000203 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000206 case MachineOperand::MO_Metadata:
207 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000208 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000209 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000210}
211
Chandler Carruth264854f2012-07-05 11:06:22 +0000212// Note: this must stay exactly in sync with isIdenticalTo above.
213hash_code llvm::hash_value(const MachineOperand &MO) {
214 switch (MO.getType()) {
215 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000216 // Register operands don't have target flags.
217 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000218 case MachineOperand::MO_Immediate:
219 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
220 case MachineOperand::MO_CImmediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
222 case MachineOperand::MO_FPImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
224 case MachineOperand::MO_MachineBasicBlock:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
226 case MachineOperand::MO_FrameIndex:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
228 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000229 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
231 MO.getOffset());
232 case MachineOperand::MO_JumpTableIndex:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
234 case MachineOperand::MO_ExternalSymbol:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
236 MO.getSymbolName());
237 case MachineOperand::MO_GlobalAddress:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
239 MO.getOffset());
240 case MachineOperand::MO_BlockAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000242 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000243 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000244 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000245 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
246 case MachineOperand::MO_Metadata:
247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
248 case MachineOperand::MO_MCSymbol:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
250 }
251 llvm_unreachable("Invalid machine operand type");
252}
253
Chris Lattner60055892007-12-30 21:56:09 +0000254/// print - Print the specified machine operand.
255///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000256void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000257 // If the instruction is embedded into a basic block, we can find the
258 // target info for the instruction.
259 if (!TM)
260 if (const MachineInstr *MI = getParent())
261 if (const MachineBasicBlock *MBB = MI->getParent())
262 if (const MachineFunction *MF = MBB->getParent())
263 TM = &MF->getTarget();
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000264 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman2745d192009-11-09 19:38:45 +0000265
Chris Lattner60055892007-12-30 21:56:09 +0000266 switch (getType()) {
267 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000268 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000269
Evan Cheng0dc101b2009-06-30 08:49:04 +0000270 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000271 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000272 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000273 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000274 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000275 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000276 if (isEarlyClobber())
277 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000278 if (isImplicit())
279 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000280 OS << "def";
281 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000282 // <def,read-undef> only makes sense when getSubReg() is set.
283 // Don't clutter the output otherwise.
284 if (isUndef() && getSubReg())
285 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000286 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000287 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000288 NeedComma = true;
289 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000290
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000291 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000293 OS << "kill";
294 NeedComma = true;
295 }
296 if (isDead()) {
297 if (NeedComma) OS << ',';
298 OS << "dead";
299 NeedComma = true;
300 }
301 if (isUndef() && isUse()) {
302 if (NeedComma) OS << ',';
303 OS << "undef";
304 NeedComma = true;
305 }
306 if (isInternalRead()) {
307 if (NeedComma) OS << ',';
308 OS << "internal";
309 NeedComma = true;
310 }
311 if (isTied()) {
312 if (NeedComma) OS << ',';
313 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000314 if (TiedTo != 15)
315 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000316 NeedComma = true;
Chris Lattner60055892007-12-30 21:56:09 +0000317 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000319 }
320 break;
321 case MachineOperand::MO_Immediate:
322 OS << getImm();
323 break;
Devang Patelf071d722011-06-24 20:46:11 +0000324 case MachineOperand::MO_CImmediate:
325 getCImm()->getValue().print(OS, false);
326 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000327 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000328 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000329 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000330 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000331 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 break;
Chris Lattner60055892007-12-30 21:56:09 +0000333 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000334 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000337 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000340 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000341 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000342 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000343 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000344 case MachineOperand::MO_TargetIndex:
345 OS << "<ti#" << getIndex();
346 if (getOffset()) OS << "+" << getOffset();
347 OS << '>';
348 break;
Chris Lattner60055892007-12-30 21:56:09 +0000349 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000350 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000351 break;
352 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000353 OS << "<ga:";
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000354 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000357 break;
358 case MachineOperand::MO_ExternalSymbol:
359 OS << "<es:" << getSymbolName();
360 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000362 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000363 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000364 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000365 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000366 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000367 OS << '>';
368 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000369 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000370 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000371 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000372 case MachineOperand::MO_RegisterLiveOut:
373 OS << "<regliveout>";
374 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000375 case MachineOperand::MO_Metadata:
376 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000377 getMetadata()->printAsOperand(OS, /*PrintType=*/false);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000378 OS << '>';
379 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000380 case MachineOperand::MO_MCSymbol:
381 OS << "<MCSym=" << *getMCSymbol() << '>';
382 break;
Chris Lattner60055892007-12-30 21:56:09 +0000383 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000384
Chris Lattnerfd682802009-06-24 17:54:48 +0000385 if (unsigned TF = getTargetFlags())
386 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000387}
388
389//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000390// MachineMemOperand Implementation
391//===----------------------------------------------------------------------===//
392
Chris Lattnerde93bb02010-09-21 05:39:30 +0000393/// getAddrSpace - Return the LLVM IR address space number that this pointer
394/// points into.
395unsigned MachinePointerInfo::getAddrSpace() const {
396 if (V == 0) return 0;
397 return cast<PointerType>(V->getType())->getAddressSpace();
398}
399
Chris Lattner82fd06d2010-09-21 06:22:23 +0000400/// getConstantPool - Return a MachinePointerInfo record that refers to the
401/// constant pool.
402MachinePointerInfo MachinePointerInfo::getConstantPool() {
403 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
404}
405
406/// getFixedStack - Return a MachinePointerInfo record that refers to the
407/// the specified FrameIndex.
408MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
409 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
410}
411
Chris Lattner50287ea2010-09-21 06:43:24 +0000412MachinePointerInfo MachinePointerInfo::getJumpTable() {
413 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
414}
415
416MachinePointerInfo MachinePointerInfo::getGOT() {
417 return MachinePointerInfo(PseudoSourceValue::getGOT());
418}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000419
Chris Lattner886250c2010-09-21 18:51:21 +0000420MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
421 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
422}
423
Chris Lattner00ca0b82010-09-21 04:32:08 +0000424MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000425 uint64_t s, unsigned int a,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000426 const MDNode *TBAAInfo,
427 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000428 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000429 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola80c540e2012-03-31 18:14:00 +0000430 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattner00ca0b82010-09-21 04:32:08 +0000431 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
432 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000433 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000434 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000435}
436
Dan Gohman2da2bed2008-08-20 15:58:01 +0000437/// Profile - Gather unique data for the object.
438///
439void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000440 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000441 ID.AddInteger(Size);
Chris Lattner187f6532010-09-21 04:23:39 +0000442 ID.AddPointer(getValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000443 ID.AddInteger(Flags);
444}
445
Dan Gohman48b185d2009-09-25 20:36:54 +0000446void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
447 // The Value and Offset may differ due to CSE. But the flags and size
448 // should be the same.
449 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
450 assert(MMO->getSize() == getSize() && "Size mismatch!");
451
452 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
453 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000454 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
455 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000456 // Also update the base and offset, because the new alignment may
457 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000458 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000459 }
460}
461
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000462/// getAlignment - Return the minimum known alignment in bytes of the
463/// actual memory reference.
464uint64_t MachineMemOperand::getAlignment() const {
465 return MinAlign(getBaseAlignment(), getOffset());
466}
467
Dan Gohman48b185d2009-09-25 20:36:54 +0000468raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
469 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000470 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000471
Dan Gohman48b185d2009-09-25 20:36:54 +0000472 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000473 OS << "Volatile ";
474
Dan Gohman48b185d2009-09-25 20:36:54 +0000475 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000476 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000477 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000478 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000479 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000480
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000481 // Print the address information.
482 OS << "[";
Dan Gohman48b185d2009-09-25 20:36:54 +0000483 if (!MMO.getValue())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000484 OS << "<unknown>";
485 else
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000486 MMO.getValue()->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000487
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000488 unsigned AS = MMO.getAddrSpace();
489 if (AS != 0)
490 OS << "(addrspace=" << AS << ')';
491
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000492 // If the alignment of the memory reference itself differs from the alignment
493 // of the base pointer, print the base alignment explicitly, next to the base
494 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000495 if (MMO.getBaseAlignment() != MMO.getAlignment())
496 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000497
Dan Gohman48b185d2009-09-25 20:36:54 +0000498 if (MMO.getOffset() != 0)
499 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000500 OS << "]";
501
502 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000503 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
504 MMO.getBaseAlignment() != MMO.getSize())
505 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000506
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000507 // Print TBAA info.
508 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
509 OS << "(tbaa=";
510 if (TBAAInfo->getNumOperands() > 0)
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000511 TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000512 else
513 OS << "<unknown>";
514 OS << ")";
515 }
516
Bill Wendling9f638ab2011-04-29 23:45:22 +0000517 // Print nontemporal info.
518 if (MMO.isNonTemporal())
519 OS << "(nontemporal)";
520
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000521 return OS;
522}
523
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000524//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000525// MachineInstr Implementation
526//===----------------------------------------------------------------------===//
527
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000528void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000529 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000530 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000531 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000532 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000533 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000534 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000535}
536
Bob Wilson406f2702010-04-09 04:34:03 +0000537/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
538/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000539/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000540MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
541 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000542 : MCID(&tid), Parent(0), Operands(0), NumOperands(0),
543 Flags(0), AsmPrinterFlags(0),
544 NumMemRefs(0), MemRefs(0), debugLoc(dl) {
545 // Reserve space for the expected number of operands.
546 if (unsigned NumOps = MCID->getNumOperands() +
547 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
548 CapOperands = OperandCapacity::get(NumOps);
549 Operands = MF.allocateOperandArray(CapOperands);
550 }
551
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000552 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000553 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000554}
555
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000556/// MachineInstr ctor - Copies MachineInstr arg exactly
557///
Evan Chenga7a20c42008-07-19 00:37:25 +0000558MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000559 : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0),
560 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000561 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000562 debugLoc(MI.getDebugLoc()) {
563 CapOperands = OperandCapacity::get(MI.getNumOperands());
564 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000565
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000566 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000567 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000568 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000569
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000570 // Copy all the sensible flags.
571 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000572}
573
Chris Lattner961e7422008-01-01 01:12:31 +0000574/// getRegInfo - If this instruction is embedded into a MachineFunction,
575/// return the MachineRegisterInfo object for the current function, otherwise
576/// return null.
577MachineRegisterInfo *MachineInstr::getRegInfo() {
578 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000579 return &MBB->getParent()->getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000580 return 0;
581}
582
583/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
584/// this instruction from their respective use lists. This requires that the
585/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000586void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000587 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000588 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000589 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000590}
591
592/// AddRegOperandsToUseLists - Add all of the register operands in
593/// this instruction from their respective use lists. This requires that the
594/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000595void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000596 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000597 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000598 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000599}
600
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000601void MachineInstr::addOperand(const MachineOperand &Op) {
602 MachineBasicBlock *MBB = getParent();
603 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
604 MachineFunction *MF = MBB->getParent();
605 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
606 addOperand(*MF, Op);
607}
608
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000609/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
610/// ranges. If MRI is non-null also update use-def chains.
611static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
612 unsigned NumOps, MachineRegisterInfo *MRI) {
613 if (MRI)
614 return MRI->moveOperands(Dst, Src, NumOps);
615
616 // Here it would be convenient to call memmove, so that isn't allowed because
617 // MachineOperand has a constructor and so isn't a POD type.
618 if (Dst < Src)
619 for (unsigned i = 0; i != NumOps; ++i)
620 new (Dst + i) MachineOperand(Src[i]);
621 else
622 for (unsigned i = NumOps; i ; --i)
623 new (Dst + i - 1) MachineOperand(Src[i - 1]);
624}
625
Chris Lattner961e7422008-01-01 01:12:31 +0000626/// addOperand - Add the specified operand to the instruction. If it is an
627/// implicit operand, it is added to the end of the operand list. If it is
628/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000629/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000630void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000631 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000632
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000633 // Check if we're adding one of our existing operands.
634 if (&Op >= Operands && &Op < Operands + NumOperands) {
635 // This is unusual: MI->addOperand(MI->getOperand(i)).
636 // If adding Op requires reallocating or moving existing operands around,
637 // the Op reference could go stale. Support it by copying Op.
638 MachineOperand CopyOp(Op);
639 return addOperand(MF, CopyOp);
640 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000641
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000642 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000643 // the end, everything else goes before the implicit regs.
644 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000645 // FIXME: Allow mixed explicit and implicit operands on inline asm.
646 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
647 // implicit-defs, but they must not be moved around. See the FIXME in
648 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000649 unsigned OpNo = getNumOperands();
650 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000651 if (!isImpReg && !isInlineAsm()) {
652 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
653 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000654 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000655 }
656 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000657
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000658#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000659 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000660 // OpNo now points as the desired insertion point. Unless this is a variadic
661 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000662 // RegMask operands go between the explicit and implicit operands.
663 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000664 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000665 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000666#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000667
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000668 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000669
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000670 // Determine if the Operands array needs to be reallocated.
671 // Save the old capacity and operand array.
672 OperandCapacity OldCap = CapOperands;
673 MachineOperand *OldOperands = Operands;
674 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
675 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
676 Operands = MF.allocateOperandArray(CapOperands);
677 // Move the operands before the insertion point.
678 if (OpNo)
679 moveOperands(Operands, OldOperands, OpNo, MRI);
680 }
Chris Lattner961e7422008-01-01 01:12:31 +0000681
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000682 // Move the operands following the insertion point.
683 if (OpNo != NumOperands)
684 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
685 MRI);
686 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000687
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000688 // Deallocate the old operand array.
689 if (OldOperands != Operands && OldOperands)
690 MF.deallocateOperandArray(OldCap, OldOperands);
691
692 // Copy Op into place. It still needs to be inserted into the MRI use lists.
693 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
694 NewMO->ParentMI = this;
695
696 // When adding a register operand, tell MRI about it.
697 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000698 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000699 NewMO->Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000700 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000701 NewMO->TiedTo = 0;
702 // Add the new operand to MRI, but only for instructions in an MBB.
703 if (MRI)
704 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000705 // The MCID operand information isn't accurate until we start adding
706 // explicit operands. The implicit operands are added first, then the
707 // explicits are inserted before them.
708 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000709 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000710 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000711 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000712 if (DefIdx != -1)
713 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000714 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000715 // If the register operand is flagged as early, mark the operand as such.
716 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000717 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000718 }
Chris Lattner961e7422008-01-01 01:12:31 +0000719 }
720}
721
722/// RemoveOperand - Erase an operand from an instruction, leaving it with one
723/// fewer operand than it started with.
724///
725void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000726 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000727 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000728
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000729#ifndef NDEBUG
730 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000731 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000732 if (Operands[i].isReg())
733 assert(!Operands[i].isTied() && "Cannot move tied operands");
734#endif
735
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000736 MachineRegisterInfo *MRI = getRegInfo();
737 if (MRI && Operands[OpNo].isReg())
738 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000739
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000740 // Don't call the MachineOperand destructor. A lot of this code depends on
741 // MachineOperand having a trivial destructor anyway, and adding a call here
742 // wouldn't make it 'destructor-correct'.
743
744 if (unsigned N = NumOperands - 1 - OpNo)
745 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
746 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000747}
748
Dan Gohman48b185d2009-09-25 20:36:54 +0000749/// addMemOperand - Add a MachineMemOperand to the machine instruction.
750/// This function should be used only occasionally. The setMemRefs function
751/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000752void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000753 MachineMemOperand *MO) {
754 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000755 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000756
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000757 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000758 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000759
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000760 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000761 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000762 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000763}
Chris Lattner961e7422008-01-01 01:12:31 +0000764
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000765bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000766 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000767 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000768 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000769 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000770 return true;
771 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000772 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000773 return false;
774 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000775 // This was the last instruction in the bundle.
776 if (!MII->isBundledWithSucc())
777 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000778 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000779}
780
Evan Chenge9c46c22010-03-03 01:44:33 +0000781bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
782 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000783 // If opcodes or number of operands are not the same then the two
784 // instructions are obviously not identical.
785 if (Other->getOpcode() != getOpcode() ||
786 Other->getNumOperands() != getNumOperands())
787 return false;
788
Evan Cheng7fae11b2011-12-14 02:11:42 +0000789 if (isBundle()) {
790 // Both instructions are bundles, compare MIs inside the bundle.
791 MachineBasicBlock::const_instr_iterator I1 = *this;
792 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
793 MachineBasicBlock::const_instr_iterator I2 = *Other;
794 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
795 while (++I1 != E1 && I1->isInsideBundle()) {
796 ++I2;
797 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
798 return false;
799 }
800 }
801
Evan Cheng0f260e12010-03-03 21:54:14 +0000802 // Check operands to make sure they match.
803 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
804 const MachineOperand &MO = getOperand(i);
805 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000806 if (!MO.isReg()) {
807 if (!MO.isIdenticalTo(OMO))
808 return false;
809 continue;
810 }
811
Evan Cheng0f260e12010-03-03 21:54:14 +0000812 // Clients may or may not want to ignore defs when testing for equality.
813 // For example, machine CSE pass only cares about finding common
814 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000815 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000816 if (Check == IgnoreDefs)
817 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000818 else if (Check == IgnoreVRegDefs) {
819 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
820 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
821 if (MO.getReg() != OMO.getReg())
822 return false;
823 } else {
824 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000825 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000826 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
827 return false;
828 }
829 } else {
830 if (!MO.isIdenticalTo(OMO))
831 return false;
832 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
833 return false;
834 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000835 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000836 // If DebugLoc does not match then two dbg.values are not identical.
837 if (isDebugValue())
838 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
839 && getDebugLoc() != Other->getDebugLoc())
840 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000841 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000842}
843
Chris Lattnerbec79b42006-04-17 21:35:41 +0000844MachineInstr *MachineInstr::removeFromParent() {
845 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000846 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000847}
848
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000849MachineInstr *MachineInstr::removeFromBundle() {
850 assert(getParent() && "Not embedded in a basic block!");
851 return getParent()->remove_instr(this);
852}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000853
Dan Gohman3b460302008-07-07 23:14:23 +0000854void MachineInstr::eraseFromParent() {
855 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000856 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000857}
858
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000859void MachineInstr::eraseFromBundle() {
860 assert(getParent() && "Not embedded in a basic block!");
861 getParent()->erase_instr(this);
862}
Dan Gohman3b460302008-07-07 23:14:23 +0000863
Evan Cheng4d728b02007-05-15 01:26:09 +0000864/// getNumExplicitOperands - Returns the number of non-implicit operands.
865///
866unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000867 unsigned NumOperands = MCID->getNumOperands();
868 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000869 return NumOperands;
870
Dan Gohman37608532009-04-15 17:59:11 +0000871 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
872 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000873 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000874 NumOperands++;
875 }
876 return NumOperands;
877}
878
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000879void MachineInstr::bundleWithPred() {
880 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
881 setFlag(BundledPred);
882 MachineBasicBlock::instr_iterator Pred = this;
883 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000884 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000885 Pred->setFlag(BundledSucc);
886}
887
888void MachineInstr::bundleWithSucc() {
889 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
890 setFlag(BundledSucc);
891 MachineBasicBlock::instr_iterator Succ = this;
892 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000893 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000894 Succ->setFlag(BundledPred);
895}
896
897void MachineInstr::unbundleFromPred() {
898 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
899 clearFlag(BundledPred);
900 MachineBasicBlock::instr_iterator Pred = this;
901 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000902 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000903 Pred->clearFlag(BundledSucc);
904}
905
906void MachineInstr::unbundleFromSucc() {
907 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
908 clearFlag(BundledSucc);
909 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000910 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000911 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000912 Succ->clearFlag(BundledPred);
913}
914
Evan Cheng6eb516d2011-01-07 23:50:32 +0000915bool MachineInstr::isStackAligningInlineAsm() const {
916 if (isInlineAsm()) {
917 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
918 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
919 return true;
920 }
921 return false;
922}
Chris Lattner33f5af02006-10-20 22:39:59 +0000923
Chad Rosier994f4042012-09-05 21:00:58 +0000924InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
925 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
926 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000927 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000928}
929
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000930int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
931 unsigned *GroupNo) const {
932 assert(isInlineAsm() && "Expected an inline asm instruction");
933 assert(OpIdx < getNumOperands() && "OpIdx out of range");
934
935 // Ignore queries about the initial operands.
936 if (OpIdx < InlineAsm::MIOp_FirstOperand)
937 return -1;
938
939 unsigned Group = 0;
940 unsigned NumOps;
941 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
942 i += NumOps) {
943 const MachineOperand &FlagMO = getOperand(i);
944 // If we reach the implicit register operands, stop looking.
945 if (!FlagMO.isImm())
946 return -1;
947 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
948 if (i + NumOps > OpIdx) {
949 if (GroupNo)
950 *GroupNo = Group;
951 return i;
952 }
953 ++Group;
954 }
955 return -1;
956}
957
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000958const TargetRegisterClass*
959MachineInstr::getRegClassConstraint(unsigned OpIdx,
960 const TargetInstrInfo *TII,
961 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000962 assert(getParent() && "Can't have an MBB reference here!");
963 assert(getParent()->getParent() && "Can't have an MF reference here!");
964 const MachineFunction &MF = *getParent()->getParent();
965
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000966 // Most opcodes have fixed constraints in their MCInstrDesc.
967 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000968 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000969
970 if (!getOperand(OpIdx).isReg())
971 return NULL;
972
973 // For tied uses on inline asm, get the constraint from the def.
974 unsigned DefIdx;
975 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
976 OpIdx = DefIdx;
977
978 // Inline asm stores register class constraints in the flag word.
979 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
980 if (FlagIdx < 0)
981 return NULL;
982
983 unsigned Flag = getOperand(FlagIdx).getImm();
984 unsigned RCID;
985 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
986 return TRI->getRegClass(RCID);
987
988 // Assume that all registers in a memory operand are pointers.
989 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000990 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000991
992 return NULL;
993}
994
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000995const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
996 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
997 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
998 // Check every operands inside the bundle if we have
999 // been asked to.
1000 if (ExploreBundle)
1001 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1002 ++OpndIt)
1003 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1004 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1005 else
1006 // Otherwise, just check the current operands.
1007 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1008 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1009 CurRC, TII, TRI);
1010 return CurRC;
1011}
1012
1013const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1014 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1015 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1016 assert(CurRC && "Invalid initial register class");
1017 // Check if Reg is constrained by some of its use/def from MI.
1018 const MachineOperand &MO = getOperand(OpIdx);
1019 if (!MO.isReg() || MO.getReg() != Reg)
1020 return CurRC;
1021 // If yes, accumulate the constraints through the operand.
1022 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1023}
1024
1025const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1026 unsigned OpIdx, const TargetRegisterClass *CurRC,
1027 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1028 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1029 const MachineOperand &MO = getOperand(OpIdx);
1030 assert(MO.isReg() &&
1031 "Cannot get register constraints for non-register operand");
1032 assert(CurRC && "Invalid initial register class");
1033 if (unsigned SubIdx = MO.getSubReg()) {
1034 if (OpRC)
1035 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1036 else
1037 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1038 } else if (OpRC)
1039 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1040 return CurRC;
1041}
1042
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001043/// Return the number of instructions inside the MI bundle, not counting the
1044/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001045unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001046 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001047 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001048 while (I->isBundledWithSucc())
1049 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001050 return Size;
1051}
1052
Evan Cheng910c8082007-04-26 19:00:32 +00001053/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001054/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001055/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001056int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1057 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001058 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001059 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001060 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001061 continue;
1062 unsigned MOReg = MO.getReg();
1063 if (!MOReg)
1064 continue;
1065 if (MOReg == Reg ||
1066 (TRI &&
1067 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1068 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1069 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001070 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001071 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001072 }
Evan Chengec3ac312007-03-26 22:37:45 +00001073 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001074}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001075
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001076/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1077/// indicating if this instruction reads or writes Reg. This also considers
1078/// partial defines.
1079std::pair<bool,bool>
1080MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1081 SmallVectorImpl<unsigned> *Ops) const {
1082 bool PartDef = false; // Partial redefine.
1083 bool FullDef = false; // Full define.
1084 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001085
1086 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1087 const MachineOperand &MO = getOperand(i);
1088 if (!MO.isReg() || MO.getReg() != Reg)
1089 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001090 if (Ops)
1091 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001092 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001093 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001094 else if (MO.getSubReg() && !MO.isUndef())
1095 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001096 PartDef = true;
1097 else
1098 FullDef = true;
1099 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001100 // A partial redefine uses Reg unless there is also a full define.
1101 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001102}
1103
Evan Cheng63254462008-03-05 00:59:57 +00001104/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001105/// the specified register or -1 if it is not found. If isDead is true, defs
1106/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1107/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001108int
1109MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1110 const TargetRegisterInfo *TRI) const {
1111 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001112 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001113 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001114 // Accept regmask operands when Overlap is set.
1115 // Ignore them when looking for a specific def operand (Overlap == false).
1116 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1117 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001118 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001119 continue;
1120 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001121 bool Found = (MOReg == Reg);
1122 if (!Found && TRI && isPhys &&
1123 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1124 if (Overlap)
1125 Found = TRI->regsOverlap(MOReg, Reg);
1126 else
1127 Found = TRI->isSubRegister(MOReg, Reg);
1128 }
1129 if (Found && (!isDead || MO.isDead()))
1130 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001131 }
Evan Cheng63254462008-03-05 00:59:57 +00001132 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001133}
Evan Cheng4d728b02007-05-15 01:26:09 +00001134
Evan Cheng5983bdb2007-05-29 18:35:22 +00001135/// findFirstPredOperandIdx() - Find the index of the first operand in the
1136/// operand list that is used to represent the predicate. It returns -1 if
1137/// none is found.
1138int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001139 // Don't call MCID.findFirstPredOperandIdx() because this variant
1140 // is sometimes called on an instruction that's not yet complete, and
1141 // so the number of operands is less than the MCID indicates. In
1142 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001143 const MCInstrDesc &MCID = getDesc();
1144 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001145 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001146 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001147 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001148 }
1149
Evan Cheng5983bdb2007-05-29 18:35:22 +00001150 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001151}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001152
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001153// MachineOperand::TiedTo is 4 bits wide.
1154const unsigned TiedMax = 15;
1155
1156/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1157///
1158/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1159/// field. TiedTo can have these values:
1160///
1161/// 0: Operand is not tied to anything.
1162/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1163/// TiedMax: Tied to an operand >= TiedMax-1.
1164///
1165/// The tied def must be one of the first TiedMax operands on a normal
1166/// instruction. INLINEASM instructions allow more tied defs.
1167///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001168void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001169 MachineOperand &DefMO = getOperand(DefIdx);
1170 MachineOperand &UseMO = getOperand(UseIdx);
1171 assert(DefMO.isDef() && "DefIdx must be a def operand");
1172 assert(UseMO.isUse() && "UseIdx must be a use operand");
1173 assert(!DefMO.isTied() && "Def is already tied to another use");
1174 assert(!UseMO.isTied() && "Use is already tied to another def");
1175
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001176 if (DefIdx < TiedMax)
1177 UseMO.TiedTo = DefIdx + 1;
1178 else {
1179 // Inline asm can use the group descriptors to find tied operands, but on
1180 // normal instruction, the tied def must be within the first TiedMax
1181 // operands.
1182 assert(isInlineAsm() && "DefIdx out of range");
1183 UseMO.TiedTo = TiedMax;
1184 }
1185
1186 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1187 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001188}
1189
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001190/// Given the index of a tied register operand, find the operand it is tied to.
1191/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1192/// which must exist.
1193unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001194 const MachineOperand &MO = getOperand(OpIdx);
1195 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001196
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001197 // Normally TiedTo is in range.
1198 if (MO.TiedTo < TiedMax)
1199 return MO.TiedTo - 1;
1200
1201 // Uses on normal instructions can be out of range.
1202 if (!isInlineAsm()) {
1203 // Normal tied defs must be in the 0..TiedMax-1 range.
1204 if (MO.isUse())
1205 return TiedMax - 1;
1206 // MO is a def. Search for the tied use.
1207 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1208 const MachineOperand &UseMO = getOperand(i);
1209 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1210 return i;
1211 }
1212 llvm_unreachable("Can't find tied use");
1213 }
1214
1215 // Now deal with inline asm by parsing the operand group descriptor flags.
1216 // Find the beginning of each operand group.
1217 SmallVector<unsigned, 8> GroupIdx;
1218 unsigned OpIdxGroup = ~0u;
1219 unsigned NumOps;
1220 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1221 i += NumOps) {
1222 const MachineOperand &FlagMO = getOperand(i);
1223 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1224 unsigned CurGroup = GroupIdx.size();
1225 GroupIdx.push_back(i);
1226 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1227 // OpIdx belongs to this operand group.
1228 if (OpIdx > i && OpIdx < i + NumOps)
1229 OpIdxGroup = CurGroup;
1230 unsigned TiedGroup;
1231 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1232 continue;
1233 // Operands in this group are tied to operands in TiedGroup which must be
1234 // earlier. Find the number of operands between the two groups.
1235 unsigned Delta = i - GroupIdx[TiedGroup];
1236
1237 // OpIdx is a use tied to TiedGroup.
1238 if (OpIdxGroup == CurGroup)
1239 return OpIdx - Delta;
1240
1241 // OpIdx is a def tied to this use group.
1242 if (OpIdxGroup == TiedGroup)
1243 return OpIdx + Delta;
1244 }
1245 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001246}
1247
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001248/// clearKillInfo - Clears kill flags on all operands.
1249///
1250void MachineInstr::clearKillInfo() {
1251 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1252 MachineOperand &MO = getOperand(i);
1253 if (MO.isReg() && MO.isUse())
1254 MO.setIsKill(false);
1255 }
1256}
1257
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001258void MachineInstr::substituteRegister(unsigned FromReg,
1259 unsigned ToReg,
1260 unsigned SubIdx,
1261 const TargetRegisterInfo &RegInfo) {
1262 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1263 if (SubIdx)
1264 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1265 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1266 MachineOperand &MO = getOperand(i);
1267 if (!MO.isReg() || MO.getReg() != FromReg)
1268 continue;
1269 MO.substPhysReg(ToReg, RegInfo);
1270 }
1271 } else {
1272 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1273 MachineOperand &MO = getOperand(i);
1274 if (!MO.isReg() || MO.getReg() != FromReg)
1275 continue;
1276 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1277 }
1278 }
1279}
1280
Evan Cheng7d98a482008-07-03 09:09:37 +00001281/// isSafeToMove - Return true if it is safe to move this instruction. If
1282/// SawStore is set to true, it means that there is a store (or call) between
1283/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001284bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001285 AliasAnalysis *AA,
1286 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001287 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001288 //
1289 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001290 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001291 // a load across an atomic load with Ordering > Monotonic.
1292 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001293 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001294 SawStore = true;
1295 return false;
1296 }
Evan Cheng0638c202011-01-07 21:08:26 +00001297
1298 if (isLabel() || isDebugValue() ||
Evan Cheng7f8e5632011-12-07 07:15:52 +00001299 isTerminator() || hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001300 return false;
1301
1302 // See if this instruction does a load. If so, we have to guarantee that the
1303 // loaded value doesn't change between the load and the its intended
1304 // destination. The check for isInvariantLoad gives the targe the chance to
1305 // classify the load as always returning a constant, e.g. a constant pool
1306 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001307 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001308 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001309 // end of block, we can't move it.
1310 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001311
Evan Cheng399e1102008-03-13 00:44:09 +00001312 return true;
1313}
1314
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001315/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1316/// or volatile memory reference, or if the information describing the memory
1317/// reference is not available. Return false if it is known to have no ordered
1318/// memory references.
1319bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001320 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001321 if (!mayStore() &&
1322 !mayLoad() &&
1323 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001324 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001325 return false;
1326
1327 // Otherwise, if the instruction has no memory reference information,
1328 // conservatively assume it wasn't preserved.
1329 if (memoperands_empty())
1330 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001331
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001332 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001333 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001334 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001335 return true;
1336
1337 return false;
1338}
1339
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001340/// isInvariantLoad - Return true if this instruction is loading from a
1341/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001342/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001343/// of a function if it does not change. This should only return true of
1344/// *all* loads the instruction does are invariant (if it does multiple loads).
1345bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1346 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001347 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001348 return false;
1349
1350 // If the instruction has lost its memoperands, conservatively assume that
1351 // it may not be an invariant load.
1352 if (memoperands_empty())
1353 return false;
1354
1355 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1356
1357 for (mmo_iterator I = memoperands_begin(),
1358 E = memoperands_end(); I != E; ++I) {
1359 if ((*I)->isVolatile()) return false;
1360 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001361 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001362
1363 if (const Value *V = (*I)->getValue()) {
1364 // A load from a constant PseudoSourceValue is invariant.
1365 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1366 if (PSV->isConstant(MFI))
1367 continue;
1368 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001369 if (AA && AA->pointsToConstantMemory(
1370 AliasAnalysis::Location(V, (*I)->getSize(),
1371 (*I)->getTBAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001372 continue;
1373 }
1374
1375 // Otherwise assume conservatively.
1376 return false;
1377 }
1378
1379 // Everything checks out.
1380 return true;
1381}
1382
Evan Cheng71453822009-12-03 02:31:43 +00001383/// isConstantValuePHI - If the specified instruction is a PHI that always
1384/// merges together the same virtual register, return the register, otherwise
1385/// return 0.
1386unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001387 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001388 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001389 assert(getNumOperands() >= 3 &&
1390 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001391
1392 unsigned Reg = getOperand(1).getReg();
1393 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1394 if (getOperand(i).getReg() != Reg)
1395 return 0;
1396 return Reg;
1397}
1398
Evan Cheng6eb516d2011-01-07 23:50:32 +00001399bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001400 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001401 return true;
1402 if (isInlineAsm()) {
1403 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1404 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1405 return true;
1406 }
1407
1408 return false;
1409}
1410
Evan Chengb083c472010-04-08 20:02:37 +00001411/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1412///
1413bool MachineInstr::allDefsAreDead() const {
1414 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1415 const MachineOperand &MO = getOperand(i);
1416 if (!MO.isReg() || MO.isUse())
1417 continue;
1418 if (!MO.isDead())
1419 return false;
1420 }
1421 return true;
1422}
1423
Evan Cheng21eedfb2010-10-22 21:49:09 +00001424/// copyImplicitOps - Copy implicit register operands from specified
1425/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001426void MachineInstr::copyImplicitOps(MachineFunction &MF,
1427 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001428 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1429 i != e; ++i) {
1430 const MachineOperand &MO = MI->getOperand(i);
1431 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001432 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001433 }
1434}
1435
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001436void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001437#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001438 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001439#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001440}
1441
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001442static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001443 raw_ostream &CommentOS) {
1444 const LLVMContext &Ctx = MF->getFunction()->getContext();
1445 if (!DL.isUnknown()) { // Print source line info.
1446 DIScope Scope(DL.getScope(Ctx));
Manman Ren983a16c2013-06-28 05:43:10 +00001447 assert((!Scope || Scope.isScope()) &&
1448 "Scope of a DebugLoc should be null or a DIScope.");
Devang Patelc7285182010-06-29 21:51:32 +00001449 // Omit the directory, because it's likely to be long and uninteresting.
Manman Ren983a16c2013-06-28 05:43:10 +00001450 if (Scope)
Devang Patelc7285182010-06-29 21:51:32 +00001451 CommentOS << Scope.getFilename();
1452 else
1453 CommentOS << "<unknown>";
1454 CommentOS << ':' << DL.getLine();
1455 if (DL.getCol() != 0)
1456 CommentOS << ':' << DL.getCol();
1457 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1458 if (!InlinedAtDL.isUnknown()) {
1459 CommentOS << " @[ ";
1460 printDebugLoc(InlinedAtDL, MF, CommentOS);
1461 CommentOS << " ]";
1462 }
1463 }
1464}
1465
Andrew Trickb36388a2013-01-25 07:45:25 +00001466void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1467 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001468 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1469 const MachineFunction *MF = 0;
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001470 const MachineRegisterInfo *MRI = 0;
Dan Gohman2745d192009-11-09 19:38:45 +00001471 if (const MachineBasicBlock *MBB = getParent()) {
1472 MF = MBB->getParent();
1473 if (!TM && MF)
1474 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001475 if (MF)
1476 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001477 }
Dan Gohman34341e62009-10-31 20:19:03 +00001478
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001479 // Save a list of virtual registers.
1480 SmallVector<unsigned, 8> VirtRegs;
1481
Dan Gohman34341e62009-10-31 20:19:03 +00001482 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001483 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001484 for (; StartOp < e && getOperand(StartOp).isReg() &&
1485 getOperand(StartOp).isDef() &&
1486 !getOperand(StartOp).isImplicit();
1487 ++StartOp) {
1488 if (StartOp != 0) OS << ", ";
1489 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001490 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001491 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001492 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001493 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001494
Dan Gohman34341e62009-10-31 20:19:03 +00001495 if (StartOp != 0)
1496 OS << " = ";
1497
1498 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001499 if (TM && TM->getInstrInfo())
1500 OS << TM->getInstrInfo()->getName(getOpcode());
1501 else
1502 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001503
Andrew Trickb36388a2013-01-25 07:45:25 +00001504 if (SkipOpers)
1505 return;
1506
Dan Gohman34341e62009-10-31 20:19:03 +00001507 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001508 bool OmittedAnyCallClobbers = false;
1509 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001510 unsigned AsmDescOp = ~0u;
1511 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001512
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001513 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001514 // Print asm string.
1515 OS << " ";
1516 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1517
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001518 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001519 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1520 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1521 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001522 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1523 OS << " [mayload]";
1524 if (ExtraInfo & InlineAsm::Extra_MayStore)
1525 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001526 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1527 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001528 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001529 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001530 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001531 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001532
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001533 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001534 FirstOp = false;
1535 }
1536
1537
Chris Lattnerac6e9742002-10-30 01:55:38 +00001538 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001539 const MachineOperand &MO = getOperand(i);
1540
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001541 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001542 VirtRegs.push_back(MO.getReg());
1543
Dan Gohman2745d192009-11-09 19:38:45 +00001544 // Omit call-clobbered registers which aren't used anywhere. This makes
1545 // call instructions much less noisy on targets where calls clobber lots
1546 // of registers. Don't rely on MO.isDead() because we may be called before
1547 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001548 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001549 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1550 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001551 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001552 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001553 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001554 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001555 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1556 AI.isValid(); ++AI) {
1557 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001558 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001559 HasAliasLive = true;
1560 break;
1561 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001562 }
Dan Gohman2745d192009-11-09 19:38:45 +00001563 if (!HasAliasLive) {
1564 OmittedAnyCallClobbers = true;
1565 continue;
1566 }
1567 }
1568 }
1569 }
1570
1571 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001572 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001573 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001574 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1575 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001576 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001577 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001578 OS << "opt:";
1579 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001580 if (isDebugValue() && MO.isMetadata()) {
1581 // Pretty print DBG_VALUE instructions.
1582 const MDNode *MD = MO.getMetadata();
1583 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1584 OS << "!\"" << MDS->getString() << '\"';
1585 else
1586 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001587 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1588 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001589 } else if (i == AsmDescOp && MO.isImm()) {
1590 // Pretty print the inline asm operand descriptor.
1591 OS << '$' << AsmOpCount++;
1592 unsigned Flag = MO.getImm();
1593 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001594 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1595 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1596 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1597 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1598 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1599 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1600 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001601 }
1602
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001603 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001604 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001605 if (TM)
1606 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1607 else
1608 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001609 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001610
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001611 unsigned TiedTo = 0;
1612 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001613 OS << " tiedto:$" << TiedTo;
1614
1615 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001616
1617 // Compute the index of the next operand descriptor.
1618 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001619 } else
1620 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001621 }
1622
1623 // Briefly indicate whether any call clobbers were omitted.
1624 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001625 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001626 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001627 }
Misha Brukman835702a2005-04-21 22:36:52 +00001628
Dan Gohman34341e62009-10-31 20:19:03 +00001629 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001630 const unsigned PrintableFlags = FrameSetup;
1631 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001632 if (!HaveSemi) OS << ";"; HaveSemi = true;
1633 OS << " flags: ";
1634
1635 if (Flags & FrameSetup)
1636 OS << "FrameSetup";
1637 }
1638
Dan Gohman3b460302008-07-07 23:14:23 +00001639 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001640 if (!HaveSemi) OS << ";"; HaveSemi = true;
1641
1642 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001643 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1644 i != e; ++i) {
1645 OS << **i;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001646 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001647 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001648 }
1649 }
1650
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001651 // Print the regclass of any virtual registers encountered.
1652 if (MRI && !VirtRegs.empty()) {
1653 if (!HaveSemi) OS << ";"; HaveSemi = true;
1654 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1655 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001656 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001657 for (unsigned j = i+1; j != VirtRegs.size();) {
1658 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1659 ++j;
1660 continue;
1661 }
1662 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001663 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001664 VirtRegs.erase(VirtRegs.begin()+j);
1665 }
1666 }
1667 }
1668
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001669 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001670 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1671 if (!HaveSemi) OS << ";"; HaveSemi = true;
1672 DIVariable DV(getOperand(e - 1).getMetadata());
1673 OS << " line no:" << DV.getLineNumber();
1674 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1675 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1676 if (!InlinedAtDL.isUnknown()) {
1677 OS << " inlined @[ ";
1678 printDebugLoc(InlinedAtDL, MF, OS);
1679 OS << " ]";
1680 }
1681 }
1682 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001683 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman2e3f1872009-11-23 21:29:08 +00001684 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001685 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001686 }
1687
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001688 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001689}
1690
Owen Anderson2a8a4852008-01-24 01:10:07 +00001691bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001692 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001693 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001694 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001695 bool hasAliases = isPhysReg &&
1696 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001697 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001698 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001699 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1700 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001701 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001702 continue;
1703 unsigned Reg = MO.getReg();
1704 if (!Reg)
1705 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001706
Evan Cheng6c177732008-04-16 09:41:59 +00001707 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001708 if (!Found) {
1709 if (MO.isKill())
1710 // The register is already marked kill.
1711 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001712 if (isPhysReg && isRegTiedToDefOperand(i))
1713 // Two-address uses of physregs must not be marked kill.
1714 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001715 MO.setIsKill();
1716 Found = true;
1717 }
1718 } else if (hasAliases && MO.isKill() &&
1719 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001720 // A super-register kill already exists.
1721 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001722 return true;
1723 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001724 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001725 }
1726 }
1727
Evan Cheng6c177732008-04-16 09:41:59 +00001728 // Trim unneeded kill operands.
1729 while (!DeadOps.empty()) {
1730 unsigned OpIdx = DeadOps.back();
1731 if (getOperand(OpIdx).isImplicit())
1732 RemoveOperand(OpIdx);
1733 else
1734 getOperand(OpIdx).setIsKill(false);
1735 DeadOps.pop_back();
1736 }
1737
Bill Wendling7921ad02008-03-03 22:14:33 +00001738 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001739 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001740 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001741 addOperand(MachineOperand::CreateReg(IncomingReg,
1742 false /*IsDef*/,
1743 true /*IsImp*/,
1744 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001745 return true;
1746 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001747 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001748}
1749
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001750void MachineInstr::clearRegisterKills(unsigned Reg,
1751 const TargetRegisterInfo *RegInfo) {
1752 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1753 RegInfo = 0;
1754 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1755 MachineOperand &MO = getOperand(i);
1756 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1757 continue;
1758 unsigned OpReg = MO.getReg();
1759 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1760 MO.setIsKill(false);
1761 }
1762}
1763
Matthias Braun1965bfa2013-10-10 21:28:38 +00001764bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001765 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001766 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001767 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001768 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001769 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001770 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001771 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001772 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1773 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001774 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001775 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001776 unsigned MOReg = MO.getReg();
1777 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001778 continue;
1779
Matthias Braun1965bfa2013-10-10 21:28:38 +00001780 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001781 MO.setIsDead();
1782 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001783 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001784 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001785 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001786 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001787 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001788 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001789 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001790 }
1791 }
1792
Evan Cheng6c177732008-04-16 09:41:59 +00001793 // Trim unneeded dead operands.
1794 while (!DeadOps.empty()) {
1795 unsigned OpIdx = DeadOps.back();
1796 if (getOperand(OpIdx).isImplicit())
1797 RemoveOperand(OpIdx);
1798 else
1799 getOperand(OpIdx).setIsDead(false);
1800 DeadOps.pop_back();
1801 }
1802
Dan Gohmanc7367b42008-09-03 15:56:16 +00001803 // If not found, this means an alias of one of the operands is dead. Add a
1804 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001805 if (Found || !AddIfNotFound)
1806 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001807
Matthias Braun1965bfa2013-10-10 21:28:38 +00001808 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001809 true /*IsDef*/,
1810 true /*IsImp*/,
1811 false /*IsKill*/,
1812 true /*IsDead*/));
1813 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001814}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001815
Matthias Braun1965bfa2013-10-10 21:28:38 +00001816void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001817 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001818 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1819 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001820 if (MO)
1821 return;
1822 } else {
1823 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1824 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001825 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001826 MO.getSubReg() == 0)
1827 return;
1828 }
1829 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001830 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001831 true /*IsDef*/,
1832 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001833}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001834
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001835void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001836 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001837 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001838 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1839 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001840 if (MO.isRegMask()) {
1841 HasRegMask = true;
1842 continue;
1843 }
Dan Gohman86936502010-06-18 23:28:01 +00001844 if (!MO.isReg() || !MO.isDef()) continue;
1845 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001846 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001847 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001848 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1849 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001850 if (TRI.regsOverlap(*I, Reg)) {
1851 Dead = false;
1852 break;
1853 }
1854 // If there are no uses, including partial uses, the def is dead.
1855 if (Dead) MO.setIsDead();
1856 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001857
1858 // This is a call with a register mask operand.
1859 // Mask clobbers are always dead, so add defs for the non-dead defines.
1860 if (HasRegMask)
1861 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1862 I != E; ++I)
1863 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001864}
1865
Evan Cheng59d27fe2010-03-03 23:37:30 +00001866unsigned
1867MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001868 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001869 SmallVector<size_t, 8> HashComponents;
1870 HashComponents.reserve(MI->getNumOperands() + 1);
1871 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001872 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1873 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001874 if (MO.isReg() && MO.isDef() &&
1875 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1876 continue; // Skip virtual register defs.
1877
1878 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001879 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001880 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001881}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001882
1883void MachineInstr::emitError(StringRef Msg) const {
1884 // Find the source location cookie.
1885 unsigned LocCookie = 0;
1886 const MDNode *LocMD = 0;
1887 for (unsigned i = getNumOperands(); i != 0; --i) {
1888 if (getOperand(i-1).isMetadata() &&
1889 (LocMD = getOperand(i-1).getMetadata()) &&
1890 LocMD->getNumOperands() != 0) {
1891 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1892 LocCookie = CI->getZExtValue();
1893 break;
1894 }
1895 }
1896 }
1897
1898 if (const MachineBasicBlock *MBB = getParent())
1899 if (const MachineFunction *MF = MBB->getParent())
1900 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1901 report_fatal_error(Msg);
1902}