blob: dc96434919136a93721d1a4a38d6b3e25355bb75 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023
24using namespace llvm;
25
26SIInstrInfo::SIInstrInfo(AMDGPUTargetMachine &tm)
27 : AMDGPUInstrInfo(tm),
Matt Arsenault6dde3032014-03-11 00:01:34 +000028 RI(tm) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000029
Tom Stellard82166022013-11-13 23:36:37 +000030//===----------------------------------------------------------------------===//
31// TargetInstrInfo callbacks
32//===----------------------------------------------------------------------===//
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034void
35SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +000036 MachineBasicBlock::iterator MI, DebugLoc DL,
37 unsigned DestReg, unsigned SrcReg,
38 bool KillSrc) const {
39
Tom Stellard75aadc22012-12-11 21:25:42 +000040 // If we are trying to copy to or from SCC, there is a bug somewhere else in
41 // the backend. While it may be theoretically possible to do this, it should
42 // never be necessary.
43 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
44
Craig Topper0afd0ab2013-07-15 06:39:13 +000045 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000046 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
47 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
48 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
49 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
50 };
51
Craig Topper0afd0ab2013-07-15 06:39:13 +000052 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000053 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
54 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
55 };
56
Craig Topper0afd0ab2013-07-15 06:39:13 +000057 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000058 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
59 };
60
Craig Topper0afd0ab2013-07-15 06:39:13 +000061 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +000062 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
63 };
64
Craig Topper0afd0ab2013-07-15 06:39:13 +000065 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000066 AMDGPU::sub0, AMDGPU::sub1, 0
67 };
68
69 unsigned Opcode;
70 const int16_t *SubIndices;
71
Christian Konig082c6612013-03-26 14:04:12 +000072 if (AMDGPU::M0 == DestReg) {
73 // Check if M0 isn't already set to this value
74 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
75 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
76
77 if (!I->definesRegister(AMDGPU::M0))
78 continue;
79
80 unsigned Opc = I->getOpcode();
81 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
82 break;
83
84 if (!I->readsRegister(SrcReg))
85 break;
86
87 // The copy isn't necessary
88 return;
89 }
90 }
91
Christian Konigd0e3da12013-03-01 09:46:27 +000092 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
93 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
94 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
95 .addReg(SrcReg, getKillRegState(KillSrc));
96 return;
97
Tom Stellardaac18892013-02-07 19:39:43 +000098 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +000099 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
100 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
101 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000102 return;
103
104 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
105 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
106 Opcode = AMDGPU::S_MOV_B32;
107 SubIndices = Sub0_3;
108
109 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
110 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
111 Opcode = AMDGPU::S_MOV_B32;
112 SubIndices = Sub0_7;
113
114 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
115 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
116 Opcode = AMDGPU::S_MOV_B32;
117 SubIndices = Sub0_15;
118
Tom Stellard75aadc22012-12-11 21:25:42 +0000119 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
120 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000121 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000122 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
123 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000124 return;
125
126 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
127 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000128 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000129 Opcode = AMDGPU::V_MOV_B32_e32;
130 SubIndices = Sub0_1;
131
Christian Konig8b1ed282013-04-10 08:39:16 +0000132 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
133 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
134 Opcode = AMDGPU::V_MOV_B32_e32;
135 SubIndices = Sub0_2;
136
Christian Konigd0e3da12013-03-01 09:46:27 +0000137 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
138 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000139 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000140 Opcode = AMDGPU::V_MOV_B32_e32;
141 SubIndices = Sub0_3;
142
143 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
144 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000145 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000146 Opcode = AMDGPU::V_MOV_B32_e32;
147 SubIndices = Sub0_7;
148
149 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
150 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000151 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000152 Opcode = AMDGPU::V_MOV_B32_e32;
153 SubIndices = Sub0_15;
154
Tom Stellard75aadc22012-12-11 21:25:42 +0000155 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000156 llvm_unreachable("Can't copy register!");
157 }
158
159 while (unsigned SubIdx = *SubIndices++) {
160 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
161 get(Opcode), RI.getSubReg(DestReg, SubIdx));
162
163 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
164
165 if (*SubIndices)
166 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000167 }
168}
169
Christian Konig3c145802013-03-27 09:12:59 +0000170unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000171 int NewOpc;
172
173 // Try to map original to commuted opcode
174 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
175 return NewOpc;
176
177 // Try to map commuted to original opcode
178 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
179 return NewOpc;
180
181 return Opcode;
182}
183
Tom Stellardc149dc02013-11-27 21:23:35 +0000184void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
185 MachineBasicBlock::iterator MI,
186 unsigned SrcReg, bool isKill,
187 int FrameIndex,
188 const TargetRegisterClass *RC,
189 const TargetRegisterInfo *TRI) const {
Tom Stellardc149dc02013-11-27 21:23:35 +0000190 SIMachineFunctionInfo *MFI = MBB.getParent()->getInfo<SIMachineFunctionInfo>();
191 DebugLoc DL = MBB.findDebugLoc(MI);
192 unsigned KillFlag = isKill ? RegState::Kill : 0;
Tom Stellardeba61072014-05-02 15:41:42 +0000193 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000194
195 if (TRI->getCommonSubClass(RC, &AMDGPU::SGPR_32RegClass)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000196 unsigned Lane = MFI->SpillTracker.reserveLanes(MRI, MBB.getParent());
197
198 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32), MFI->SpillTracker.LaneVGPR)
Tom Stellardc149dc02013-11-27 21:23:35 +0000199 .addReg(SrcReg, KillFlag)
200 .addImm(Lane);
Tom Stellardeba61072014-05-02 15:41:42 +0000201 MFI->SpillTracker.addSpilledReg(FrameIndex, MFI->SpillTracker.LaneVGPR, Lane);
202 } else if (RI.isSGPRClass(RC)) {
203 // We are only allowed to create one new instruction when spilling
204 // registers, so we need to use pseudo instruction for vector
205 // registers.
206 //
207 // Reserve a spot in the spill tracker for each sub-register of
208 // the vector register.
209 unsigned NumSubRegs = RC->getSize() / 4;
210 unsigned FirstLane = MFI->SpillTracker.reserveLanes(MRI, MBB.getParent(),
211 NumSubRegs);
Tom Stellardc149dc02013-11-27 21:23:35 +0000212 MFI->SpillTracker.addSpilledReg(FrameIndex, MFI->SpillTracker.LaneVGPR,
Tom Stellardeba61072014-05-02 15:41:42 +0000213 FirstLane);
214
215 unsigned Opcode;
216 switch (RC->getSize() * 8) {
217 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
218 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
219 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
220 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
221 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000222 }
Tom Stellardeba61072014-05-02 15:41:42 +0000223
224 BuildMI(MBB, MI, DL, get(Opcode), MFI->SpillTracker.LaneVGPR)
225 .addReg(SrcReg)
226 .addImm(FrameIndex);
227 } else {
228 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000229 }
230}
231
232void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
233 MachineBasicBlock::iterator MI,
234 unsigned DestReg, int FrameIndex,
235 const TargetRegisterClass *RC,
236 const TargetRegisterInfo *TRI) const {
Tom Stellardc149dc02013-11-27 21:23:35 +0000237 SIMachineFunctionInfo *MFI = MBB.getParent()->getInfo<SIMachineFunctionInfo>();
238 DebugLoc DL = MBB.findDebugLoc(MI);
239 if (TRI->getCommonSubClass(RC, &AMDGPU::SReg_32RegClass)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000240 SIMachineFunctionInfo::SpilledReg Spill =
Tom Stellardc149dc02013-11-27 21:23:35 +0000241 MFI->SpillTracker.getSpilledReg(FrameIndex);
242 assert(Spill.VGPR);
243 BuildMI(MBB, MI, DL, get(AMDGPU::V_READLANE_B32), DestReg)
244 .addReg(Spill.VGPR)
245 .addImm(Spill.Lane);
Tom Stellardeba61072014-05-02 15:41:42 +0000246 insertNOPs(MI, 3);
247 } else if (RI.isSGPRClass(RC)){
248 unsigned Opcode;
249 switch(RC->getSize() * 8) {
250 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
251 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
252 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
253 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
254 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000255 }
Tom Stellardeba61072014-05-02 15:41:42 +0000256
257 SIMachineFunctionInfo::SpilledReg Spill =
258 MFI->SpillTracker.getSpilledReg(FrameIndex);
259
260 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
261 .addReg(Spill.VGPR)
262 .addImm(FrameIndex);
263 insertNOPs(MI, 3);
264 } else {
265 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000266 }
267}
268
Tom Stellardeba61072014-05-02 15:41:42 +0000269static unsigned getNumSubRegsForSpillOp(unsigned Op) {
270
271 switch (Op) {
272 case AMDGPU::SI_SPILL_S512_SAVE:
273 case AMDGPU::SI_SPILL_S512_RESTORE:
274 return 16;
275 case AMDGPU::SI_SPILL_S256_SAVE:
276 case AMDGPU::SI_SPILL_S256_RESTORE:
277 return 8;
278 case AMDGPU::SI_SPILL_S128_SAVE:
279 case AMDGPU::SI_SPILL_S128_RESTORE:
280 return 4;
281 case AMDGPU::SI_SPILL_S64_SAVE:
282 case AMDGPU::SI_SPILL_S64_RESTORE:
283 return 2;
284 default: llvm_unreachable("Invalid spill opcode");
285 }
286}
287
288void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
289 int Count) const {
290 while (Count > 0) {
291 int Arg;
292 if (Count >= 8)
293 Arg = 7;
294 else
295 Arg = Count - 1;
296 Count -= 8;
297 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
298 .addImm(Arg);
299 }
300}
301
302bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
303 SIMachineFunctionInfo *MFI =
304 MI->getParent()->getParent()->getInfo<SIMachineFunctionInfo>();
305 MachineBasicBlock &MBB = *MI->getParent();
306 DebugLoc DL = MBB.findDebugLoc(MI);
307 switch (MI->getOpcode()) {
308 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
309
310 // SGPR register spill
311 case AMDGPU::SI_SPILL_S512_SAVE:
312 case AMDGPU::SI_SPILL_S256_SAVE:
313 case AMDGPU::SI_SPILL_S128_SAVE:
314 case AMDGPU::SI_SPILL_S64_SAVE: {
315 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
316 unsigned FrameIndex = MI->getOperand(2).getImm();
317
318 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
319 SIMachineFunctionInfo::SpilledReg Spill;
320 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(1).getReg(),
321 &AMDGPU::SGPR_32RegClass, i);
322 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
323
324 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32),
325 MI->getOperand(0).getReg())
326 .addReg(SubReg)
327 .addImm(Spill.Lane + i);
328 }
329 MI->eraseFromParent();
330 break;
331 }
332
333 // SGPR register restore
334 case AMDGPU::SI_SPILL_S512_RESTORE:
335 case AMDGPU::SI_SPILL_S256_RESTORE:
336 case AMDGPU::SI_SPILL_S128_RESTORE:
337 case AMDGPU::SI_SPILL_S64_RESTORE: {
338 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
339
340 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
341 SIMachineFunctionInfo::SpilledReg Spill;
342 unsigned FrameIndex = MI->getOperand(2).getImm();
343 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(0).getReg(),
344 &AMDGPU::SGPR_32RegClass, i);
345 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
346
347 BuildMI(MBB, MI, DL, get(AMDGPU::V_READLANE_B32), SubReg)
348 .addReg(MI->getOperand(1).getReg())
349 .addImm(Spill.Lane + i);
350 }
351 MI->eraseFromParent();
352 break;
353 }
354 }
355 return true;
356}
357
Christian Konig76edd4f2013-02-26 17:52:29 +0000358MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
359 bool NewMI) const {
360
Tom Stellard82166022013-11-13 23:36:37 +0000361 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
362 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000363 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000364
Tom Stellard82166022013-11-13 23:36:37 +0000365 // Cannot commute VOP2 if src0 is SGPR.
366 if (isVOP2(MI->getOpcode()) && MI->getOperand(1).isReg() &&
367 RI.isSGPRClass(MRI.getRegClass(MI->getOperand(1).getReg())))
Craig Topper062a2ba2014-04-25 05:30:21 +0000368 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000369
370 if (!MI->getOperand(2).isReg()) {
371 // XXX: Commute instructions with FPImm operands
372 if (NewMI || MI->getOperand(2).isFPImm() ||
373 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000374 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000375 }
376
377 // XXX: Commute VOP3 instructions with abs and neg set.
378 if (isVOP3(MI->getOpcode()) &&
379 (MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
380 AMDGPU::OpName::abs)).getImm() ||
381 MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
382 AMDGPU::OpName::neg)).getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000383 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000384
385 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000386 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000387 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
388 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000389 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000390 } else {
391 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
392 }
Christian Konig3c145802013-03-27 09:12:59 +0000393
394 if (MI)
395 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
396
397 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000398}
399
Tom Stellard26a3b672013-10-22 18:19:10 +0000400MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
401 MachineBasicBlock::iterator I,
402 unsigned DstReg,
403 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000404 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
405 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000406}
407
Tom Stellard75aadc22012-12-11 21:25:42 +0000408bool SIInstrInfo::isMov(unsigned Opcode) const {
409 switch(Opcode) {
410 default: return false;
411 case AMDGPU::S_MOV_B32:
412 case AMDGPU::S_MOV_B64:
413 case AMDGPU::V_MOV_B32_e32:
414 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000415 return true;
416 }
417}
418
419bool
420SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
421 return RC != &AMDGPU::EXECRegRegClass;
422}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000423
Tom Stellard30f59412014-03-31 14:01:56 +0000424bool
425SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
426 AliasAnalysis *AA) const {
427 switch(MI->getOpcode()) {
428 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
429 case AMDGPU::S_MOV_B32:
430 case AMDGPU::S_MOV_B64:
431 case AMDGPU::V_MOV_B32_e32:
432 return MI->getOperand(1).isImm();
433 }
434}
435
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000436namespace llvm {
437namespace AMDGPU {
438// Helper function generated by tablegen. We are wrapping this with
439// an SIInstrInfo function that reutrns bool rather than int.
440int isDS(uint16_t Opcode);
441}
442}
443
444bool SIInstrInfo::isDS(uint16_t Opcode) const {
445 return ::AMDGPU::isDS(Opcode) != -1;
446}
447
Tom Stellard16a9a202013-08-14 23:24:17 +0000448int SIInstrInfo::isMIMG(uint16_t Opcode) const {
449 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
450}
451
Michel Danzer20680b12013-08-16 16:19:24 +0000452int SIInstrInfo::isSMRD(uint16_t Opcode) const {
453 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
454}
455
Tom Stellard93fabce2013-10-10 17:11:55 +0000456bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
457 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
458}
459
460bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
461 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
462}
463
464bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
465 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
466}
467
468bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
469 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
470}
471
Tom Stellard82166022013-11-13 23:36:37 +0000472bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
473 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
474}
475
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000476bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
477 int32_t Val = Imm.getSExtValue();
478 if (Val >= -16 && Val <= 64)
479 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000480
481 // The actual type of the operand does not seem to matter as long
482 // as the bits match one of the inline immediate values. For example:
483 //
484 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
485 // so it is a legal inline immediate.
486 //
487 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
488 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000489
490 return (APInt::floatToBits(0.0f) == Imm) ||
491 (APInt::floatToBits(1.0f) == Imm) ||
492 (APInt::floatToBits(-1.0f) == Imm) ||
493 (APInt::floatToBits(0.5f) == Imm) ||
494 (APInt::floatToBits(-0.5f) == Imm) ||
495 (APInt::floatToBits(2.0f) == Imm) ||
496 (APInt::floatToBits(-2.0f) == Imm) ||
497 (APInt::floatToBits(4.0f) == Imm) ||
498 (APInt::floatToBits(-4.0f) == Imm);
499}
500
501bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
502 if (MO.isImm())
503 return isInlineConstant(APInt(32, MO.getImm(), true));
504
505 if (MO.isFPImm()) {
506 APFloat FpImm = MO.getFPImm()->getValueAPF();
507 return isInlineConstant(FpImm.bitcastToAPInt());
508 }
509
510 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000511}
512
513bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
514 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
515}
516
517bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
518 StringRef &ErrInfo) const {
519 uint16_t Opcode = MI->getOpcode();
520 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
521 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
522 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
523
Tom Stellardca700e42014-03-17 17:03:49 +0000524 // Make sure the number of operands is correct.
525 const MCInstrDesc &Desc = get(Opcode);
526 if (!Desc.isVariadic() &&
527 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
528 ErrInfo = "Instruction has wrong number of operands.";
529 return false;
530 }
531
532 // Make sure the register classes are correct
533 for (unsigned i = 0, e = Desc.getNumOperands(); i != e; ++i) {
534 switch (Desc.OpInfo[i].OperandType) {
535 case MCOI::OPERAND_REGISTER:
536 break;
537 case MCOI::OPERAND_IMMEDIATE:
538 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm()) {
539 ErrInfo = "Expected immediate, but got non-immediate";
540 return false;
541 }
542 // Fall-through
543 default:
544 continue;
545 }
546
547 if (!MI->getOperand(i).isReg())
548 continue;
549
550 int RegClass = Desc.OpInfo[i].RegClass;
551 if (RegClass != -1) {
552 unsigned Reg = MI->getOperand(i).getReg();
553 if (TargetRegisterInfo::isVirtualRegister(Reg))
554 continue;
555
556 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
557 if (!RC->contains(Reg)) {
558 ErrInfo = "Operand has incorrect register class.";
559 return false;
560 }
561 }
562 }
563
564
Tom Stellard93fabce2013-10-10 17:11:55 +0000565 // Verify VOP*
566 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
567 unsigned ConstantBusCount = 0;
568 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +0000569 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
570 const MachineOperand &MO = MI->getOperand(i);
571 if (MO.isReg() && MO.isUse() &&
572 !TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
573
574 // EXEC register uses the constant bus.
575 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
576 ++ConstantBusCount;
577
578 // SGPRs use the constant bus
579 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
580 (!MO.isImplicit() &&
581 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
582 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
583 if (SGPRUsed != MO.getReg()) {
584 ++ConstantBusCount;
585 SGPRUsed = MO.getReg();
586 }
587 }
588 }
589 // Literal constants use the constant bus.
590 if (isLiteralConstant(MO))
591 ++ConstantBusCount;
592 }
593 if (ConstantBusCount > 1) {
594 ErrInfo = "VOP* instruction uses the constant bus more than once";
595 return false;
596 }
597 }
598
599 // Verify SRC1 for VOP2 and VOPC
600 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
601 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000602 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +0000603 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
604 return false;
605 }
606 }
607
608 // Verify VOP3
609 if (isVOP3(Opcode)) {
610 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
611 ErrInfo = "VOP3 src0 cannot be a literal constant.";
612 return false;
613 }
614 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
615 ErrInfo = "VOP3 src1 cannot be a literal constant.";
616 return false;
617 }
618 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
619 ErrInfo = "VOP3 src2 cannot be a literal constant.";
620 return false;
621 }
622 }
623 return true;
624}
625
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000626unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +0000627 switch (MI.getOpcode()) {
628 default: return AMDGPU::INSTRUCTION_LIST_END;
629 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
630 case AMDGPU::COPY: return AMDGPU::COPY;
631 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +0000632 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +0000633 case AMDGPU::S_MOV_B32:
634 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +0000635 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000636 case AMDGPU::S_ADD_I32: return AMDGPU::V_ADD_I32_e32;
637 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
638 case AMDGPU::S_SUB_I32: return AMDGPU::V_SUB_I32_e32;
639 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000640 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
641 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
642 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
643 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
644 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
645 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
646 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000647 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
648 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
649 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
650 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
651 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
652 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000653 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
654 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +0000655 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
656 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault2c335622014-04-09 07:16:16 +0000657 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +0000658 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000659 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
660 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
661 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
662 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
663 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
664 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +0000665 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000666 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000667 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000668 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000669 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000670 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Tom Stellard82166022013-11-13 23:36:37 +0000671 }
672}
673
674bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
675 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
676}
677
678const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
679 unsigned OpNo) const {
680 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
681 const MCInstrDesc &Desc = get(MI.getOpcode());
682 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
683 Desc.OpInfo[OpNo].RegClass == -1)
684 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
685
686 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
687 return RI.getRegClass(RCID);
688}
689
690bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
691 switch (MI.getOpcode()) {
692 case AMDGPU::COPY:
693 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000694 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +0000695 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +0000696 return RI.hasVGPRs(getOpRegClass(MI, 0));
697 default:
698 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
699 }
700}
701
702void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
703 MachineBasicBlock::iterator I = MI;
704 MachineOperand &MO = MI->getOperand(OpIdx);
705 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
706 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
707 const TargetRegisterClass *RC = RI.getRegClass(RCID);
708 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
709 if (MO.isReg()) {
710 Opcode = AMDGPU::COPY;
711 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000712 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +0000713 }
714
Matt Arsenault3a4d86a2013-11-18 20:09:55 +0000715 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
716 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +0000717 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
718 Reg).addOperand(MO);
719 MO.ChangeToRegister(Reg, false);
720}
721
Tom Stellard15834092014-03-21 15:51:57 +0000722unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
723 MachineRegisterInfo &MRI,
724 MachineOperand &SuperReg,
725 const TargetRegisterClass *SuperRC,
726 unsigned SubIdx,
727 const TargetRegisterClass *SubRC)
728 const {
729 assert(SuperReg.isReg());
730
731 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
732 unsigned SubReg = MRI.createVirtualRegister(SubRC);
733
734 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +0000735 // value so we don't need to worry about merging its subreg index with the
736 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +0000737 // eliminate this extra copy.
738 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
739 NewSuperReg)
740 .addOperand(SuperReg);
741
742 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
743 SubReg)
744 .addReg(NewSuperReg, 0, SubIdx);
745 return SubReg;
746}
747
Matt Arsenault248b7b62014-03-24 20:08:09 +0000748MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
749 MachineBasicBlock::iterator MII,
750 MachineRegisterInfo &MRI,
751 MachineOperand &Op,
752 const TargetRegisterClass *SuperRC,
753 unsigned SubIdx,
754 const TargetRegisterClass *SubRC) const {
755 if (Op.isImm()) {
756 // XXX - Is there a better way to do this?
757 if (SubIdx == AMDGPU::sub0)
758 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
759 if (SubIdx == AMDGPU::sub1)
760 return MachineOperand::CreateImm(Op.getImm() >> 32);
761
762 llvm_unreachable("Unhandled register index for immediate");
763 }
764
765 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
766 SubIdx, SubRC);
767 return MachineOperand::CreateReg(SubReg, false);
768}
769
Matt Arsenaultbd995802014-03-24 18:26:52 +0000770unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
771 MachineBasicBlock::iterator MI,
772 MachineRegisterInfo &MRI,
773 const TargetRegisterClass *RC,
774 const MachineOperand &Op) const {
775 MachineBasicBlock *MBB = MI->getParent();
776 DebugLoc DL = MI->getDebugLoc();
777 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
778 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
779 unsigned Dst = MRI.createVirtualRegister(RC);
780
781 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
782 LoDst)
783 .addImm(Op.getImm() & 0xFFFFFFFF);
784 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
785 HiDst)
786 .addImm(Op.getImm() >> 32);
787
788 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
789 .addReg(LoDst)
790 .addImm(AMDGPU::sub0)
791 .addReg(HiDst)
792 .addImm(AMDGPU::sub1);
793
794 Worklist.push_back(Lo);
795 Worklist.push_back(Hi);
796
797 return Dst;
798}
799
Tom Stellard82166022013-11-13 23:36:37 +0000800void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
801 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
802 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
803 AMDGPU::OpName::src0);
804 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
805 AMDGPU::OpName::src1);
806 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
807 AMDGPU::OpName::src2);
808
809 // Legalize VOP2
810 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Matt Arsenault08f7e372013-11-18 20:09:50 +0000811 MachineOperand &Src0 = MI->getOperand(Src0Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000812 MachineOperand &Src1 = MI->getOperand(Src1Idx);
Matt Arsenaultf4760452013-11-14 08:06:38 +0000813
Matt Arsenault08f7e372013-11-18 20:09:50 +0000814 // If the instruction implicitly reads VCC, we can't have any SGPR operands,
815 // so move any.
816 bool ReadsVCC = MI->readsRegister(AMDGPU::VCC, &RI);
817 if (ReadsVCC && Src0.isReg() &&
818 RI.isSGPRClass(MRI.getRegClass(Src0.getReg()))) {
819 legalizeOpWithMove(MI, Src0Idx);
820 return;
821 }
822
823 if (ReadsVCC && Src1.isReg() &&
824 RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) {
825 legalizeOpWithMove(MI, Src1Idx);
826 return;
827 }
828
Matt Arsenaultf4760452013-11-14 08:06:38 +0000829 // Legalize VOP2 instructions where src1 is not a VGPR. An SGPR input must
830 // be the first operand, and there can only be one.
Tom Stellard82166022013-11-13 23:36:37 +0000831 if (Src1.isImm() || Src1.isFPImm() ||
832 (Src1.isReg() && RI.isSGPRClass(MRI.getRegClass(Src1.getReg())))) {
833 if (MI->isCommutable()) {
834 if (commuteInstruction(MI))
835 return;
836 }
837 legalizeOpWithMove(MI, Src1Idx);
838 }
839 }
840
Matt Arsenault08f7e372013-11-18 20:09:50 +0000841 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +0000842 // Legalize VOP3
843 if (isVOP3(MI->getOpcode())) {
844 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
845 unsigned SGPRReg = AMDGPU::NoRegister;
846 for (unsigned i = 0; i < 3; ++i) {
847 int Idx = VOP3Idx[i];
848 if (Idx == -1)
849 continue;
850 MachineOperand &MO = MI->getOperand(Idx);
851
852 if (MO.isReg()) {
853 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
854 continue; // VGPRs are legal
855
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +0000856 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
857
Tom Stellard82166022013-11-13 23:36:37 +0000858 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
859 SGPRReg = MO.getReg();
860 // We can use one SGPR in each VOP3 instruction.
861 continue;
862 }
863 } else if (!isLiteralConstant(MO)) {
864 // If it is not a register and not a literal constant, then it must be
865 // an inline constant which is always legal.
866 continue;
867 }
868 // If we make it this far, then the operand is not legal and we must
869 // legalize it.
870 legalizeOpWithMove(MI, Idx);
871 }
872 }
873
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000874 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +0000875 // The register class of the operands much be the same type as the register
876 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000877 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
878 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000879 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000880 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
881 if (!MI->getOperand(i).isReg() ||
882 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
883 continue;
884 const TargetRegisterClass *OpRC =
885 MRI.getRegClass(MI->getOperand(i).getReg());
886 if (RI.hasVGPRs(OpRC)) {
887 VRC = OpRC;
888 } else {
889 SRC = OpRC;
890 }
891 }
892
893 // If any of the operands are VGPR registers, then they all most be
894 // otherwise we will create illegal VGPR->SGPR copies when legalizing
895 // them.
896 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
897 if (!VRC) {
898 assert(SRC);
899 VRC = RI.getEquivalentVGPRClass(SRC);
900 }
901 RC = VRC;
902 } else {
903 RC = SRC;
904 }
905
906 // Update all the operands so they have the same type.
907 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
908 if (!MI->getOperand(i).isReg() ||
909 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
910 continue;
911 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000912 MachineBasicBlock *InsertBB;
913 MachineBasicBlock::iterator Insert;
914 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
915 InsertBB = MI->getParent();
916 Insert = MI;
917 } else {
918 // MI is a PHI instruction.
919 InsertBB = MI->getOperand(i + 1).getMBB();
920 Insert = InsertBB->getFirstTerminator();
921 }
922 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +0000923 get(AMDGPU::COPY), DstReg)
924 .addOperand(MI->getOperand(i));
925 MI->getOperand(i).setReg(DstReg);
926 }
927 }
Tom Stellard15834092014-03-21 15:51:57 +0000928
Tom Stellarda5687382014-05-15 14:41:55 +0000929 // Legalize INSERT_SUBREG
930 // src0 must have the same register class as dst
931 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
932 unsigned Dst = MI->getOperand(0).getReg();
933 unsigned Src0 = MI->getOperand(1).getReg();
934 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
935 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
936 if (DstRC != Src0RC) {
937 MachineBasicBlock &MBB = *MI->getParent();
938 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
939 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
940 .addReg(Src0);
941 MI->getOperand(1).setReg(NewSrc0);
942 }
943 return;
944 }
945
Tom Stellard15834092014-03-21 15:51:57 +0000946 // Legalize MUBUF* instructions
947 // FIXME: If we start using the non-addr64 instructions for compute, we
948 // may need to legalize them here.
949
950 int SRsrcIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
951 AMDGPU::OpName::srsrc);
952 int VAddrIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
953 AMDGPU::OpName::vaddr);
954 if (SRsrcIdx != -1 && VAddrIdx != -1) {
955 const TargetRegisterClass *VAddrRC =
956 RI.getRegClass(get(MI->getOpcode()).OpInfo[VAddrIdx].RegClass);
957
958 if(VAddrRC->getSize() == 8 &&
959 MRI.getRegClass(MI->getOperand(SRsrcIdx).getReg()) != VAddrRC) {
960 // We have a MUBUF instruction that uses a 64-bit vaddr register and
961 // srsrc has the incorrect register class. In order to fix this, we
962 // need to extract the pointer from the resource descriptor (srsrc),
963 // add it to the value of vadd, then store the result in the vaddr
964 // operand. Then, we need to set the pointer field of the resource
965 // descriptor to zero.
966
967 MachineBasicBlock &MBB = *MI->getParent();
968 MachineOperand &SRsrcOp = MI->getOperand(SRsrcIdx);
969 MachineOperand &VAddrOp = MI->getOperand(VAddrIdx);
970 unsigned SRsrcPtrLo, SRsrcPtrHi, VAddrLo, VAddrHi;
971 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
972 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
973 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
974 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
975 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
976 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
977 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
978
979 // SRsrcPtrLo = srsrc:sub0
980 SRsrcPtrLo = buildExtractSubReg(MI, MRI, SRsrcOp,
981 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
982
983 // SRsrcPtrHi = srsrc:sub1
984 SRsrcPtrHi = buildExtractSubReg(MI, MRI, SRsrcOp,
985 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
986
987 // VAddrLo = vaddr:sub0
988 VAddrLo = buildExtractSubReg(MI, MRI, VAddrOp,
989 &AMDGPU::VReg_64RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
990
991 // VAddrHi = vaddr:sub1
992 VAddrHi = buildExtractSubReg(MI, MRI, VAddrOp,
993 &AMDGPU::VReg_64RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
994
995 // NewVaddrLo = SRsrcPtrLo + VAddrLo
996 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
997 NewVAddrLo)
998 .addReg(SRsrcPtrLo)
999 .addReg(VAddrLo)
1000 .addReg(AMDGPU::VCC, RegState::Define | RegState::Implicit);
1001
1002 // NewVaddrHi = SRsrcPtrHi + VAddrHi
1003 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1004 NewVAddrHi)
1005 .addReg(SRsrcPtrHi)
1006 .addReg(VAddrHi)
1007 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1008 .addReg(AMDGPU::VCC, RegState::Implicit);
1009
1010 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1011 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1012 NewVAddr)
1013 .addReg(NewVAddrLo)
1014 .addImm(AMDGPU::sub0)
1015 .addReg(NewVAddrHi)
1016 .addImm(AMDGPU::sub1);
1017
1018 // Zero64 = 0
1019 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1020 Zero64)
1021 .addImm(0);
1022
1023 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1024 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1025 SRsrcFormatLo)
1026 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1027
1028 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1029 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1030 SRsrcFormatHi)
1031 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1032
1033 // NewSRsrc = {Zero64, SRsrcFormat}
1034 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1035 NewSRsrc)
1036 .addReg(Zero64)
1037 .addImm(AMDGPU::sub0_sub1)
1038 .addReg(SRsrcFormatLo)
1039 .addImm(AMDGPU::sub2)
1040 .addReg(SRsrcFormatHi)
1041 .addImm(AMDGPU::sub3);
1042
1043 // Update the instruction to use NewVaddr
1044 MI->getOperand(VAddrIdx).setReg(NewVAddr);
1045 // Update the instruction to use NewSRsrc
1046 MI->getOperand(SRsrcIdx).setReg(NewSRsrc);
1047 }
1048 }
Tom Stellard82166022013-11-13 23:36:37 +00001049}
1050
Tom Stellard0c354f22014-04-30 15:31:29 +00001051void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1052 MachineBasicBlock *MBB = MI->getParent();
1053 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001054 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001055 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001056 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001057 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001058 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001059 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1060 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001061 unsigned RegOffset;
1062 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001063
Tom Stellard4c00b522014-05-09 16:42:22 +00001064 if (MI->getOperand(2).isReg()) {
1065 RegOffset = MI->getOperand(2).getReg();
1066 ImmOffset = 0;
1067 } else {
1068 assert(MI->getOperand(2).isImm());
1069 // SMRD instructions take a dword offsets and MUBUF instructions
1070 // take a byte offset.
1071 ImmOffset = MI->getOperand(2).getImm() << 2;
1072 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1073 if (isUInt<12>(ImmOffset)) {
1074 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1075 RegOffset)
1076 .addImm(0);
1077 } else {
1078 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1079 RegOffset)
1080 .addImm(ImmOffset);
1081 ImmOffset = 0;
1082 }
1083 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001084
1085 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001086 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001087 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1088 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1089 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1090
1091 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1092 .addImm(0);
1093 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1094 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1095 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1096 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1097 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1098 .addReg(DWord0)
1099 .addImm(AMDGPU::sub0)
1100 .addReg(DWord1)
1101 .addImm(AMDGPU::sub1)
1102 .addReg(DWord2)
1103 .addImm(AMDGPU::sub2)
1104 .addReg(DWord3)
1105 .addImm(AMDGPU::sub3);
1106 MI->setDesc(get(NewOpcode));
Tom Stellard4c00b522014-05-09 16:42:22 +00001107 if (MI->getOperand(2).isReg()) {
1108 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1109 } else {
1110 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1111 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001112 MI->getOperand(1).setReg(SRsrc);
Tom Stellard4c00b522014-05-09 16:42:22 +00001113 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard0c354f22014-04-30 15:31:29 +00001114 }
1115}
1116
Tom Stellard82166022013-11-13 23:36:37 +00001117void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1118 SmallVector<MachineInstr *, 128> Worklist;
1119 Worklist.push_back(&TopInst);
1120
1121 while (!Worklist.empty()) {
1122 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001123 MachineBasicBlock *MBB = Inst->getParent();
1124 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1125
Matt Arsenault27cc9582014-04-18 01:53:18 +00001126 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001127 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001128
Tom Stellarde0387202014-03-21 15:51:54 +00001129 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001130 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001131 default:
1132 if (isSMRD(Inst->getOpcode())) {
1133 moveSMRDToVALU(Inst, MRI);
1134 }
1135 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001136 case AMDGPU::S_MOV_B64: {
1137 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001138
Matt Arsenaultbd995802014-03-24 18:26:52 +00001139 // If the source operand is a register we can replace this with a
1140 // copy.
1141 if (Inst->getOperand(1).isReg()) {
1142 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1143 .addOperand(Inst->getOperand(0))
1144 .addOperand(Inst->getOperand(1));
1145 Worklist.push_back(Copy);
1146 } else {
1147 // Otherwise, we need to split this into two movs, because there is
1148 // no 64-bit VALU move instruction.
1149 unsigned Reg = Inst->getOperand(0).getReg();
1150 unsigned Dst = split64BitImm(Worklist,
1151 Inst,
1152 MRI,
1153 MRI.getRegClass(Reg),
1154 Inst->getOperand(1));
1155 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001156 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001157 Inst->eraseFromParent();
1158 continue;
1159 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001160 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001161 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001162 Inst->eraseFromParent();
1163 continue;
1164
1165 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001166 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001167 Inst->eraseFromParent();
1168 continue;
1169
1170 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001171 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001172 Inst->eraseFromParent();
1173 continue;
1174
1175 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001176 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001177 Inst->eraseFromParent();
1178 continue;
1179
1180 case AMDGPU::S_BFE_U64:
1181 case AMDGPU::S_BFE_I64:
1182 case AMDGPU::S_BFM_B64:
1183 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001184 }
1185
Tom Stellard15834092014-03-21 15:51:57 +00001186 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1187 // We cannot move this instruction to the VALU, so we should try to
1188 // legalize its operands instead.
1189 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001190 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001191 }
Tom Stellard82166022013-11-13 23:36:37 +00001192
Tom Stellard82166022013-11-13 23:36:37 +00001193 // Use the new VALU Opcode.
1194 const MCInstrDesc &NewDesc = get(NewOpcode);
1195 Inst->setDesc(NewDesc);
1196
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001197 // Remove any references to SCC. Vector instructions can't read from it, and
1198 // We're just about to add the implicit use / defs of VCC, and we don't want
1199 // both.
1200 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1201 MachineOperand &Op = Inst->getOperand(i);
1202 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1203 Inst->RemoveOperand(i);
1204 }
1205
Matt Arsenault27cc9582014-04-18 01:53:18 +00001206 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1207 // We are converting these to a BFE, so we need to add the missing
1208 // operands for the size and offset.
1209 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001210 Inst->addOperand(Inst->getOperand(1));
1211 Inst->getOperand(1).ChangeToImmediate(0);
1212 Inst->addOperand(MachineOperand::CreateImm(0));
1213 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault27cc9582014-04-18 01:53:18 +00001214 Inst->addOperand(MachineOperand::CreateImm(0));
1215 Inst->addOperand(MachineOperand::CreateImm(Size));
1216
1217 // XXX - Other pointless operands. There are 4, but it seems you only need
1218 // 3 to not hit an assertion later in MCInstLower.
1219 Inst->addOperand(MachineOperand::CreateImm(0));
1220 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001221 }
1222
Matt Arsenault27cc9582014-04-18 01:53:18 +00001223 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001224
Matt Arsenault78b86702014-04-18 05:19:26 +00001225 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1226 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1227 // If we need to move this to VGPRs, we need to unpack the second operand
1228 // back into the 2 separate ones for bit offset and width.
1229 assert(OffsetWidthOp.isImm() &&
1230 "Scalar BFE is only implemented for constant width and offset");
1231 uint32_t Imm = OffsetWidthOp.getImm();
1232
1233 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1234 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
1235
1236 Inst->RemoveOperand(2); // Remove old immediate.
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001237 Inst->addOperand(Inst->getOperand(1));
1238 Inst->getOperand(1).ChangeToImmediate(0);
Matt Arsenault4b0402e2014-05-13 23:45:50 +00001239 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001240 Inst->addOperand(MachineOperand::CreateImm(Offset));
Matt Arsenault78b86702014-04-18 05:19:26 +00001241 Inst->addOperand(MachineOperand::CreateImm(0));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001242 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001243 Inst->addOperand(MachineOperand::CreateImm(0));
1244 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001245 }
1246
Tom Stellard82166022013-11-13 23:36:37 +00001247 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001248
Tom Stellard82166022013-11-13 23:36:37 +00001249 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1250
Matt Arsenault27cc9582014-04-18 01:53:18 +00001251 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001252 // For target instructions, getOpRegClass just returns the virtual
1253 // register class associated with the operand, so we need to find an
1254 // equivalent VGPR register class in order to move the instruction to the
1255 // VALU.
1256 case AMDGPU::COPY:
1257 case AMDGPU::PHI:
1258 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001259 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001260 if (RI.hasVGPRs(NewDstRC))
1261 continue;
1262 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1263 if (!NewDstRC)
1264 continue;
1265 break;
1266 default:
1267 break;
1268 }
1269
1270 unsigned DstReg = Inst->getOperand(0).getReg();
1271 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1272 MRI.replaceRegWith(DstReg, NewDstReg);
1273
Tom Stellarde1a24452014-04-17 21:00:01 +00001274 // Legalize the operands
1275 legalizeOperands(Inst);
1276
Tom Stellard82166022013-11-13 23:36:37 +00001277 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1278 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001279 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001280 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1281 Worklist.push_back(&UseMI);
1282 }
1283 }
1284 }
1285}
1286
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001287//===----------------------------------------------------------------------===//
1288// Indirect addressing callbacks
1289//===----------------------------------------------------------------------===//
1290
1291unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1292 unsigned Channel) const {
1293 assert(Channel == 0);
1294 return RegIndex;
1295}
1296
Tom Stellard26a3b672013-10-22 18:19:10 +00001297const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001298 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001299}
1300
Matt Arsenault689f3252014-06-09 16:36:31 +00001301void SIInstrInfo::splitScalar64BitUnaryOp(
1302 SmallVectorImpl<MachineInstr *> &Worklist,
1303 MachineInstr *Inst,
1304 unsigned Opcode) const {
1305 MachineBasicBlock &MBB = *Inst->getParent();
1306 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1307
1308 MachineOperand &Dest = Inst->getOperand(0);
1309 MachineOperand &Src0 = Inst->getOperand(1);
1310 DebugLoc DL = Inst->getDebugLoc();
1311
1312 MachineBasicBlock::iterator MII = Inst;
1313
1314 const MCInstrDesc &InstDesc = get(Opcode);
1315 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1316 MRI.getRegClass(Src0.getReg()) :
1317 &AMDGPU::SGPR_32RegClass;
1318
1319 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1320
1321 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1322 AMDGPU::sub0, Src0SubRC);
1323
1324 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1325 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1326
1327 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1328 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1329 .addOperand(SrcReg0Sub0);
1330
1331 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1332 AMDGPU::sub1, Src0SubRC);
1333
1334 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1335 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1336 .addOperand(SrcReg0Sub1);
1337
1338 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1339 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1340 .addReg(DestSub0)
1341 .addImm(AMDGPU::sub0)
1342 .addReg(DestSub1)
1343 .addImm(AMDGPU::sub1);
1344
1345 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1346
1347 // Try to legalize the operands in case we need to swap the order to keep it
1348 // valid.
1349 Worklist.push_back(LoHalf);
1350 Worklist.push_back(HiHalf);
1351}
1352
1353void SIInstrInfo::splitScalar64BitBinaryOp(
1354 SmallVectorImpl<MachineInstr *> &Worklist,
1355 MachineInstr *Inst,
1356 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001357 MachineBasicBlock &MBB = *Inst->getParent();
1358 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1359
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001360 MachineOperand &Dest = Inst->getOperand(0);
1361 MachineOperand &Src0 = Inst->getOperand(1);
1362 MachineOperand &Src1 = Inst->getOperand(2);
1363 DebugLoc DL = Inst->getDebugLoc();
1364
1365 MachineBasicBlock::iterator MII = Inst;
1366
1367 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00001368 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1369 MRI.getRegClass(Src0.getReg()) :
1370 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001371
Matt Arsenault684dc802014-03-24 20:08:13 +00001372 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1373 const TargetRegisterClass *Src1RC = Src1.isReg() ?
1374 MRI.getRegClass(Src1.getReg()) :
1375 &AMDGPU::SGPR_32RegClass;
1376
1377 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
1378
1379 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1380 AMDGPU::sub0, Src0SubRC);
1381 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1382 AMDGPU::sub0, Src1SubRC);
1383
1384 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1385 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1386
1387 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001388 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001389 .addOperand(SrcReg0Sub0)
1390 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001391
Matt Arsenault684dc802014-03-24 20:08:13 +00001392 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1393 AMDGPU::sub1, Src0SubRC);
1394 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1395 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001396
Matt Arsenault684dc802014-03-24 20:08:13 +00001397 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001398 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001399 .addOperand(SrcReg0Sub1)
1400 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001401
Matt Arsenault684dc802014-03-24 20:08:13 +00001402 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001403 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1404 .addReg(DestSub0)
1405 .addImm(AMDGPU::sub0)
1406 .addReg(DestSub1)
1407 .addImm(AMDGPU::sub1);
1408
1409 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1410
1411 // Try to legalize the operands in case we need to swap the order to keep it
1412 // valid.
1413 Worklist.push_back(LoHalf);
1414 Worklist.push_back(HiHalf);
1415}
1416
Matt Arsenault27cc9582014-04-18 01:53:18 +00001417void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
1418 MachineInstr *Inst) const {
1419 // Add the implict and explicit register definitions.
1420 if (NewDesc.ImplicitUses) {
1421 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
1422 unsigned Reg = NewDesc.ImplicitUses[i];
1423 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
1424 }
1425 }
1426
1427 if (NewDesc.ImplicitDefs) {
1428 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
1429 unsigned Reg = NewDesc.ImplicitDefs[i];
1430 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
1431 }
1432 }
1433}
1434
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001435MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
1436 MachineBasicBlock *MBB,
1437 MachineBasicBlock::iterator I,
1438 unsigned ValueReg,
1439 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001440 const DebugLoc &DL = MBB->findDebugLoc(I);
1441 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1442 getIndirectIndexBegin(*MBB->getParent()));
1443
1444 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
1445 .addReg(IndirectBaseReg, RegState::Define)
1446 .addOperand(I->getOperand(0))
1447 .addReg(IndirectBaseReg)
1448 .addReg(OffsetReg)
1449 .addImm(0)
1450 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001451}
1452
1453MachineInstrBuilder SIInstrInfo::buildIndirectRead(
1454 MachineBasicBlock *MBB,
1455 MachineBasicBlock::iterator I,
1456 unsigned ValueReg,
1457 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001458 const DebugLoc &DL = MBB->findDebugLoc(I);
1459 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1460 getIndirectIndexBegin(*MBB->getParent()));
1461
1462 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
1463 .addOperand(I->getOperand(0))
1464 .addOperand(I->getOperand(1))
1465 .addReg(IndirectBaseReg)
1466 .addReg(OffsetReg)
1467 .addImm(0);
1468
1469}
1470
1471void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
1472 const MachineFunction &MF) const {
1473 int End = getIndirectIndexEnd(MF);
1474 int Begin = getIndirectIndexBegin(MF);
1475
1476 if (End == -1)
1477 return;
1478
1479
1480 for (int Index = Begin; Index <= End; ++Index)
1481 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
1482
Tom Stellard415ef6d2013-11-13 23:58:51 +00001483 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001484 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
1485
Tom Stellard415ef6d2013-11-13 23:58:51 +00001486 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001487 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
1488
Tom Stellard415ef6d2013-11-13 23:58:51 +00001489 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001490 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
1491
Tom Stellard415ef6d2013-11-13 23:58:51 +00001492 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001493 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
1494
Tom Stellard415ef6d2013-11-13 23:58:51 +00001495 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001496 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001497}