blob: d81adc4e88c0f2136302ebcede64ffbb80f3b82a [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP1Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP1 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP1e <bits<8> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17
18 let Inst{8-0} = !if(P.HasSrc0, src0{8-0}, 0);
19 let Inst{16-9} = op;
20 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
21 let Inst{31-25} = 0x3f; //encoding
22}
23
Sam Koltona568e3d2016-12-22 12:57:41 +000024class VOP1_SDWAe <bits<8> op, VOPProfile P> : VOP_SDWAe <P> {
25 bits<8> vdst;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000026
Sam Koltona568e3d2016-12-22 12:57:41 +000027 let Inst{8-0} = 0xf9; // sdwa
28 let Inst{16-9} = op;
29 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
30 let Inst{31-25} = 0x3f; // encoding
31}
32
Valery Pykhtin355103f2016-09-23 09:08:07 +000033class VOP1_Pseudo <string opName, VOPProfile P, list<dag> pattern=[]> :
34 InstSI <P.Outs32, P.Ins32, "", pattern>,
35 VOP <opName>,
36 SIMCInstr <opName#"_e32", SIEncodingFamily.NONE>,
37 MnemonicAlias<opName#"_e32", opName> {
38
39 let isPseudo = 1;
40 let isCodeGenOnly = 1;
41 let UseNamedOperandTable = 1;
42
43 string Mnemonic = opName;
44 string AsmOperands = P.Asm32;
45
46 let Size = 4;
47 let mayLoad = 0;
48 let mayStore = 0;
49 let hasSideEffects = 0;
50 let SubtargetPredicate = isGCN;
51
52 let VOP1 = 1;
53 let VALU = 1;
54 let Uses = [EXEC];
55
56 let AsmVariantName = AMDGPUAsmVariants.Default;
57
58 VOPProfile Pfl = P;
59}
60
61class VOP1_Real <VOP1_Pseudo ps, int EncodingFamily> :
62 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
63 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
64
65 let isPseudo = 0;
66 let isCodeGenOnly = 0;
67
Sam Koltona6792a32016-12-22 11:30:48 +000068 let Constraints = ps.Constraints;
69 let DisableEncoding = ps.DisableEncoding;
70
Valery Pykhtin355103f2016-09-23 09:08:07 +000071 // copy relevant pseudo op flags
72 let SubtargetPredicate = ps.SubtargetPredicate;
73 let AsmMatchConverter = ps.AsmMatchConverter;
74 let AsmVariantName = ps.AsmVariantName;
75 let Constraints = ps.Constraints;
76 let DisableEncoding = ps.DisableEncoding;
77 let TSFlags = ps.TSFlags;
78}
79
Sam Koltona568e3d2016-12-22 12:57:41 +000080class VOP1_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
81 VOP_SDWA_Pseudo <OpName, P, pattern> {
82 let AsmMatchConverter = "cvtSdwaVOP1";
83}
84
Valery Pykhtin355103f2016-09-23 09:08:07 +000085class getVOP1Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
86 list<dag> ret = !if(P.HasModifiers,
87 [(set P.DstVT:$vdst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
88 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
89 [(set P.DstVT:$vdst, (node P.Src0VT:$src0))]);
90}
91
92multiclass VOP1Inst <string opName, VOPProfile P,
93 SDPatternOperator node = null_frag> {
94 def _e32 : VOP1_Pseudo <opName, P>;
95 def _e64 : VOP3_Pseudo <opName, P, getVOP1Pat64<node, P>.ret>;
Sam Koltona568e3d2016-12-22 12:57:41 +000096 def _sdwa : VOP1_SDWA_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +000097}
98
99//===----------------------------------------------------------------------===//
100// VOP1 Instructions
101//===----------------------------------------------------------------------===//
102
103let VOPAsmPrefer32Bit = 1 in {
104defm V_NOP : VOP1Inst <"v_nop", VOP_NONE>;
105}
106
107let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
108defm V_MOV_B32 : VOP1Inst <"v_mov_b32", VOP_I32_I32>;
109} // End isMoveImm = 1
110
111// FIXME: Specify SchedRW for READFIRSTLANE_B32
112// TODO: Make profile for this, there is VOP3 encoding also
113def V_READFIRSTLANE_B32 :
114 InstSI <(outs SReg_32:$vdst),
115 (ins VGPR_32:$src0),
116 "v_readfirstlane_b32 $vdst, $src0",
117 [(set i32:$vdst, (int_amdgcn_readfirstlane i32:$src0))]>,
118 Enc32 {
119
120 let isCodeGenOnly = 0;
121 let UseNamedOperandTable = 1;
122
123 let Size = 4;
124 let mayLoad = 0;
125 let mayStore = 0;
126 let hasSideEffects = 0;
127 let SubtargetPredicate = isGCN;
128
129 let VOP1 = 1;
130 let VALU = 1;
131 let Uses = [EXEC];
132 let isConvergent = 1;
133
134 bits<8> vdst;
135 bits<9> src0;
136
137 let Inst{8-0} = src0;
138 let Inst{16-9} = 0x2;
139 let Inst{24-17} = vdst;
140 let Inst{31-25} = 0x3f; //encoding
141}
142
143let SchedRW = [WriteQuarterRate32] in {
144defm V_CVT_I32_F64 : VOP1Inst <"v_cvt_i32_f64", VOP_I32_F64, fp_to_sint>;
145defm V_CVT_F64_I32 : VOP1Inst <"v_cvt_f64_i32", VOP_F64_I32, sint_to_fp>;
146defm V_CVT_F32_I32 : VOP1Inst <"v_cvt_f32_i32", VOP_F32_I32, sint_to_fp>;
147defm V_CVT_F32_U32 : VOP1Inst <"v_cvt_f32_u32", VOP_F32_I32, uint_to_fp>;
148defm V_CVT_U32_F32 : VOP1Inst <"v_cvt_u32_f32", VOP_I32_F32, fp_to_uint>;
149defm V_CVT_I32_F32 : VOP1Inst <"v_cvt_i32_f32", VOP_I32_F32, fp_to_sint>;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +0000150defm V_CVT_F16_F32 : VOP1Inst <"v_cvt_f16_f32", VOP_F16_F32, fpround>;
151defm V_CVT_F32_F16 : VOP1Inst <"v_cvt_f32_f16", VOP_F32_F16, fpextend>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000152defm V_CVT_RPI_I32_F32 : VOP1Inst <"v_cvt_rpi_i32_f32", VOP_I32_F32, cvt_rpi_i32_f32>;
153defm V_CVT_FLR_I32_F32 : VOP1Inst <"v_cvt_flr_i32_f32", VOP_I32_F32, cvt_flr_i32_f32>;
154defm V_CVT_OFF_F32_I4 : VOP1Inst <"v_cvt_off_f32_i4", VOP_F32_I32>;
155defm V_CVT_F32_F64 : VOP1Inst <"v_cvt_f32_f64", VOP_F32_F64, fpround>;
156defm V_CVT_F64_F32 : VOP1Inst <"v_cvt_f64_f32", VOP_F64_F32, fpextend>;
157defm V_CVT_F32_UBYTE0 : VOP1Inst <"v_cvt_f32_ubyte0", VOP_F32_I32, AMDGPUcvt_f32_ubyte0>;
158defm V_CVT_F32_UBYTE1 : VOP1Inst <"v_cvt_f32_ubyte1", VOP_F32_I32, AMDGPUcvt_f32_ubyte1>;
159defm V_CVT_F32_UBYTE2 : VOP1Inst <"v_cvt_f32_ubyte2", VOP_F32_I32, AMDGPUcvt_f32_ubyte2>;
160defm V_CVT_F32_UBYTE3 : VOP1Inst <"v_cvt_f32_ubyte3", VOP_F32_I32, AMDGPUcvt_f32_ubyte3>;
161defm V_CVT_U32_F64 : VOP1Inst <"v_cvt_u32_f64", VOP_I32_F64, fp_to_uint>;
162defm V_CVT_F64_U32 : VOP1Inst <"v_cvt_f64_u32", VOP_F64_I32, uint_to_fp>;
163} // End SchedRW = [WriteQuarterRate32]
164
165defm V_FRACT_F32 : VOP1Inst <"v_fract_f32", VOP_F32_F32, AMDGPUfract>;
166defm V_TRUNC_F32 : VOP1Inst <"v_trunc_f32", VOP_F32_F32, ftrunc>;
167defm V_CEIL_F32 : VOP1Inst <"v_ceil_f32", VOP_F32_F32, fceil>;
168defm V_RNDNE_F32 : VOP1Inst <"v_rndne_f32", VOP_F32_F32, frint>;
169defm V_FLOOR_F32 : VOP1Inst <"v_floor_f32", VOP_F32_F32, ffloor>;
170defm V_EXP_F32 : VOP1Inst <"v_exp_f32", VOP_F32_F32, fexp2>;
171
172let SchedRW = [WriteQuarterRate32] in {
173defm V_LOG_F32 : VOP1Inst <"v_log_f32", VOP_F32_F32, flog2>;
174defm V_RCP_F32 : VOP1Inst <"v_rcp_f32", VOP_F32_F32, AMDGPUrcp>;
175defm V_RCP_IFLAG_F32 : VOP1Inst <"v_rcp_iflag_f32", VOP_F32_F32>;
176defm V_RSQ_F32 : VOP1Inst <"v_rsq_f32", VOP_F32_F32, AMDGPUrsq>;
177} // End SchedRW = [WriteQuarterRate32]
178
179let SchedRW = [WriteDouble] in {
180defm V_RCP_F64 : VOP1Inst <"v_rcp_f64", VOP_F64_F64, AMDGPUrcp>;
181defm V_RSQ_F64 : VOP1Inst <"v_rsq_f64", VOP_F64_F64, AMDGPUrsq>;
182} // End SchedRW = [WriteDouble];
183
184defm V_SQRT_F32 : VOP1Inst <"v_sqrt_f32", VOP_F32_F32, fsqrt>;
185
186let SchedRW = [WriteDouble] in {
187defm V_SQRT_F64 : VOP1Inst <"v_sqrt_f64", VOP_F64_F64, fsqrt>;
188} // End SchedRW = [WriteDouble]
189
190let SchedRW = [WriteQuarterRate32] in {
191defm V_SIN_F32 : VOP1Inst <"v_sin_f32", VOP_F32_F32, AMDGPUsin>;
192defm V_COS_F32 : VOP1Inst <"v_cos_f32", VOP_F32_F32, AMDGPUcos>;
193} // End SchedRW = [WriteQuarterRate32]
194
195defm V_NOT_B32 : VOP1Inst <"v_not_b32", VOP_I32_I32>;
196defm V_BFREV_B32 : VOP1Inst <"v_bfrev_b32", VOP_I32_I32>;
197defm V_FFBH_U32 : VOP1Inst <"v_ffbh_u32", VOP_I32_I32>;
198defm V_FFBL_B32 : VOP1Inst <"v_ffbl_b32", VOP_I32_I32>;
199defm V_FFBH_I32 : VOP1Inst <"v_ffbh_i32", VOP_I32_I32>;
200defm V_FREXP_EXP_I32_F64 : VOP1Inst <"v_frexp_exp_i32_f64", VOP_I32_F64, int_amdgcn_frexp_exp>;
201
202let SchedRW = [WriteDoubleAdd] in {
203defm V_FREXP_MANT_F64 : VOP1Inst <"v_frexp_mant_f64", VOP_F64_F64, int_amdgcn_frexp_mant>;
204defm V_FRACT_F64 : VOP1Inst <"v_fract_f64", VOP_F64_F64, AMDGPUfract>;
205} // End SchedRW = [WriteDoubleAdd]
206
207defm V_FREXP_EXP_I32_F32 : VOP1Inst <"v_frexp_exp_i32_f32", VOP_I32_F32, int_amdgcn_frexp_exp>;
208defm V_FREXP_MANT_F32 : VOP1Inst <"v_frexp_mant_f32", VOP_F32_F32, int_amdgcn_frexp_mant>;
209
210let VOPAsmPrefer32Bit = 1 in {
211defm V_CLREXCP : VOP1Inst <"v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
212}
213
214// Restrict src0 to be VGPR
215def VOP_I32_VI32_NO_EXT : VOPProfile<[i32, i32, untyped, untyped]> {
216 let Src0RC32 = VRegSrc_32;
217 let Src0RC64 = VRegSrc_32;
218
219 let HasExt = 0;
220}
221
222// Special case because there are no true output operands. Hack vdst
223// to be a src operand. The custom inserter must add a tied implicit
224// def and use of the super register since there seems to be no way to
225// add an implicit def of a virtual register in tablegen.
226def VOP_MOVRELD : VOPProfile<[untyped, i32, untyped, untyped]> {
227 let Src0RC32 = VOPDstOperand<VGPR_32>;
228 let Src0RC64 = VOPDstOperand<VGPR_32>;
229
230 let Outs = (outs);
231 let Ins32 = (ins Src0RC32:$vdst, VSrc_b32:$src0);
232 let Ins64 = (ins Src0RC64:$vdst, VSrc_b32:$src0);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000233 let InsDPP = (ins Src0RC32:$vdst, Src0RC32:$src0, dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
234 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton9772eb32017-01-11 11:46:30 +0000235 let InsSDWA = (ins Src0RC32:$vdst, Src0ModSDWA:$src0_modifiers, VCSrc_b32:$src0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000236 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
237 src0_sel:$src0_sel);
238
239 let Asm32 = getAsm32<1, 1>.ret;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000240 let Asm64 = getAsm64<1, 1, 0, 1>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000241 let AsmDPP = getAsmDPP<1, 1, 0>.ret;
242 let AsmSDWA = getAsmSDWA<1, 1, 0>.ret;
243
244 let HasExt = 0;
245 let HasDst = 0;
246 let EmitDst = 1; // force vdst emission
247}
248
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000249let SubtargetPredicate = HasMovrel, Uses = [M0, EXEC] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000250// v_movreld_b32 is a special case because the destination output
251 // register is really a source. It isn't actually read (but may be
252 // written), and is only to provide the base register to start
253 // indexing from. Tablegen seems to not let you define an implicit
254 // virtual register output for the super register being written into,
255 // so this must have an implicit def of the register added to it.
256defm V_MOVRELD_B32 : VOP1Inst <"v_movreld_b32", VOP_MOVRELD>;
257defm V_MOVRELS_B32 : VOP1Inst <"v_movrels_b32", VOP_I32_VI32_NO_EXT>;
258defm V_MOVRELSD_B32 : VOP1Inst <"v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
259} // End Uses = [M0, EXEC]
260
261// These instruction only exist on SI and CI
262let SubtargetPredicate = isSICI in {
263
264let SchedRW = [WriteQuarterRate32] in {
265defm V_MOV_FED_B32 : VOP1Inst <"v_mov_fed_b32", VOP_I32_I32>;
266defm V_LOG_CLAMP_F32 : VOP1Inst <"v_log_clamp_f32", VOP_F32_F32, int_amdgcn_log_clamp>;
267defm V_RCP_CLAMP_F32 : VOP1Inst <"v_rcp_clamp_f32", VOP_F32_F32>;
268defm V_RCP_LEGACY_F32 : VOP1Inst <"v_rcp_legacy_f32", VOP_F32_F32, AMDGPUrcp_legacy>;
269defm V_RSQ_CLAMP_F32 : VOP1Inst <"v_rsq_clamp_f32", VOP_F32_F32, AMDGPUrsq_clamp>;
270defm V_RSQ_LEGACY_F32 : VOP1Inst <"v_rsq_legacy_f32", VOP_F32_F32, AMDGPUrsq_legacy>;
271} // End SchedRW = [WriteQuarterRate32]
272
273let SchedRW = [WriteDouble] in {
274defm V_RCP_CLAMP_F64 : VOP1Inst <"v_rcp_clamp_f64", VOP_F64_F64>;
275defm V_RSQ_CLAMP_F64 : VOP1Inst <"v_rsq_clamp_f64", VOP_F64_F64, AMDGPUrsq_clamp>;
276} // End SchedRW = [WriteDouble]
277
278} // End SubtargetPredicate = isSICI
279
280
281let SubtargetPredicate = isCIVI in {
282
283let SchedRW = [WriteDoubleAdd] in {
284defm V_TRUNC_F64 : VOP1Inst <"v_trunc_f64", VOP_F64_F64, ftrunc>;
285defm V_CEIL_F64 : VOP1Inst <"v_ceil_f64", VOP_F64_F64, fceil>;
286defm V_FLOOR_F64 : VOP1Inst <"v_floor_f64", VOP_F64_F64, ffloor>;
287defm V_RNDNE_F64 : VOP1Inst <"v_rndne_f64", VOP_F64_F64, frint>;
288} // End SchedRW = [WriteDoubleAdd]
289
290let SchedRW = [WriteQuarterRate32] in {
291defm V_LOG_LEGACY_F32 : VOP1Inst <"v_log_legacy_f32", VOP_F32_F32>;
292defm V_EXP_LEGACY_F32 : VOP1Inst <"v_exp_legacy_f32", VOP_F32_F32>;
293} // End SchedRW = [WriteQuarterRate32]
294
295} // End SubtargetPredicate = isCIVI
296
297
298let SubtargetPredicate = isVI in {
299
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000300defm V_CVT_F16_U16 : VOP1Inst <"v_cvt_f16_u16", VOP_F16_I16, uint_to_fp>;
301defm V_CVT_F16_I16 : VOP1Inst <"v_cvt_f16_i16", VOP_F16_I16, sint_to_fp>;
302defm V_CVT_U16_F16 : VOP1Inst <"v_cvt_u16_f16", VOP_I16_F16, fp_to_uint>;
303defm V_CVT_I16_F16 : VOP1Inst <"v_cvt_i16_f16", VOP_I16_F16, fp_to_sint>;
304defm V_RCP_F16 : VOP1Inst <"v_rcp_f16", VOP_F16_F16, AMDGPUrcp>;
305defm V_SQRT_F16 : VOP1Inst <"v_sqrt_f16", VOP_F16_F16, fsqrt>;
306defm V_RSQ_F16 : VOP1Inst <"v_rsq_f16", VOP_F16_F16, AMDGPUrsq>;
307defm V_LOG_F16 : VOP1Inst <"v_log_f16", VOP_F16_F16, flog2>;
308defm V_EXP_F16 : VOP1Inst <"v_exp_f16", VOP_F16_F16, fexp2>;
309defm V_FREXP_MANT_F16 : VOP1Inst <"v_frexp_mant_f16", VOP_F16_F16, int_amdgcn_frexp_mant>;
Konstantin Zhuravlyovaefee422016-11-18 22:31:08 +0000310defm V_FREXP_EXP_I16_F16 : VOP1Inst <"v_frexp_exp_i16_f16", VOP_I16_F16, int_amdgcn_frexp_exp>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000311defm V_FLOOR_F16 : VOP1Inst <"v_floor_f16", VOP_F16_F16, ffloor>;
312defm V_CEIL_F16 : VOP1Inst <"v_ceil_f16", VOP_F16_F16, fceil>;
313defm V_TRUNC_F16 : VOP1Inst <"v_trunc_f16", VOP_F16_F16, ftrunc>;
314defm V_RNDNE_F16 : VOP1Inst <"v_rndne_f16", VOP_F16_F16, frint>;
315defm V_FRACT_F16 : VOP1Inst <"v_fract_f16", VOP_F16_F16, AMDGPUfract>;
316defm V_SIN_F16 : VOP1Inst <"v_sin_f16", VOP_F16_F16, AMDGPUsin>;
317defm V_COS_F16 : VOP1Inst <"v_cos_f16", VOP_F16_F16, AMDGPUcos>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000318
319}
320
Tom Stellard115a6152016-11-10 16:02:37 +0000321let Predicates = [isVI] in {
322
323def : Pat<
324 (f32 (f16_to_fp i16:$src)),
325 (V_CVT_F32_F16_e32 $src)
326>;
327
328def : Pat<
329 (i16 (fp_to_f16 f32:$src)),
330 (V_CVT_F16_F32_e32 $src)
331>;
332
333}
334
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335//===----------------------------------------------------------------------===//
336// Target
337//===----------------------------------------------------------------------===//
338
339//===----------------------------------------------------------------------===//
340// SI
341//===----------------------------------------------------------------------===//
342
343multiclass VOP1_Real_si <bits<9> op> {
344 let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
345 def _e32_si :
346 VOP1_Real<!cast<VOP1_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
347 VOP1e<op{7-0}, !cast<VOP1_Pseudo>(NAME#"_e32").Pfl>;
348 def _e64_si :
349 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
350 VOP3e_si <{1, 1, op{6-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
351 }
352}
353
354defm V_NOP : VOP1_Real_si <0x0>;
355defm V_MOV_B32 : VOP1_Real_si <0x1>;
356defm V_CVT_I32_F64 : VOP1_Real_si <0x3>;
357defm V_CVT_F64_I32 : VOP1_Real_si <0x4>;
358defm V_CVT_F32_I32 : VOP1_Real_si <0x5>;
359defm V_CVT_F32_U32 : VOP1_Real_si <0x6>;
360defm V_CVT_U32_F32 : VOP1_Real_si <0x7>;
361defm V_CVT_I32_F32 : VOP1_Real_si <0x8>;
362defm V_MOV_FED_B32 : VOP1_Real_si <0x9>;
363defm V_CVT_F16_F32 : VOP1_Real_si <0xa>;
364defm V_CVT_F32_F16 : VOP1_Real_si <0xb>;
365defm V_CVT_RPI_I32_F32 : VOP1_Real_si <0xc>;
366defm V_CVT_FLR_I32_F32 : VOP1_Real_si <0xd>;
367defm V_CVT_OFF_F32_I4 : VOP1_Real_si <0xe>;
368defm V_CVT_F32_F64 : VOP1_Real_si <0xf>;
369defm V_CVT_F64_F32 : VOP1_Real_si <0x10>;
370defm V_CVT_F32_UBYTE0 : VOP1_Real_si <0x11>;
371defm V_CVT_F32_UBYTE1 : VOP1_Real_si <0x12>;
372defm V_CVT_F32_UBYTE2 : VOP1_Real_si <0x13>;
373defm V_CVT_F32_UBYTE3 : VOP1_Real_si <0x14>;
374defm V_CVT_U32_F64 : VOP1_Real_si <0x15>;
375defm V_CVT_F64_U32 : VOP1_Real_si <0x16>;
376defm V_FRACT_F32 : VOP1_Real_si <0x20>;
377defm V_TRUNC_F32 : VOP1_Real_si <0x21>;
378defm V_CEIL_F32 : VOP1_Real_si <0x22>;
379defm V_RNDNE_F32 : VOP1_Real_si <0x23>;
380defm V_FLOOR_F32 : VOP1_Real_si <0x24>;
381defm V_EXP_F32 : VOP1_Real_si <0x25>;
382defm V_LOG_CLAMP_F32 : VOP1_Real_si <0x26>;
383defm V_LOG_F32 : VOP1_Real_si <0x27>;
384defm V_RCP_CLAMP_F32 : VOP1_Real_si <0x28>;
385defm V_RCP_LEGACY_F32 : VOP1_Real_si <0x29>;
386defm V_RCP_F32 : VOP1_Real_si <0x2a>;
387defm V_RCP_IFLAG_F32 : VOP1_Real_si <0x2b>;
388defm V_RSQ_CLAMP_F32 : VOP1_Real_si <0x2c>;
389defm V_RSQ_LEGACY_F32 : VOP1_Real_si <0x2d>;
390defm V_RSQ_F32 : VOP1_Real_si <0x2e>;
391defm V_RCP_F64 : VOP1_Real_si <0x2f>;
392defm V_RCP_CLAMP_F64 : VOP1_Real_si <0x30>;
393defm V_RSQ_F64 : VOP1_Real_si <0x31>;
394defm V_RSQ_CLAMP_F64 : VOP1_Real_si <0x32>;
395defm V_SQRT_F32 : VOP1_Real_si <0x33>;
396defm V_SQRT_F64 : VOP1_Real_si <0x34>;
397defm V_SIN_F32 : VOP1_Real_si <0x35>;
398defm V_COS_F32 : VOP1_Real_si <0x36>;
399defm V_NOT_B32 : VOP1_Real_si <0x37>;
400defm V_BFREV_B32 : VOP1_Real_si <0x38>;
401defm V_FFBH_U32 : VOP1_Real_si <0x39>;
402defm V_FFBL_B32 : VOP1_Real_si <0x3a>;
403defm V_FFBH_I32 : VOP1_Real_si <0x3b>;
404defm V_FREXP_EXP_I32_F64 : VOP1_Real_si <0x3c>;
405defm V_FREXP_MANT_F64 : VOP1_Real_si <0x3d>;
406defm V_FRACT_F64 : VOP1_Real_si <0x3e>;
407defm V_FREXP_EXP_I32_F32 : VOP1_Real_si <0x3f>;
408defm V_FREXP_MANT_F32 : VOP1_Real_si <0x40>;
409defm V_CLREXCP : VOP1_Real_si <0x41>;
410defm V_MOVRELD_B32 : VOP1_Real_si <0x42>;
411defm V_MOVRELS_B32 : VOP1_Real_si <0x43>;
412defm V_MOVRELSD_B32 : VOP1_Real_si <0x44>;
413
414//===----------------------------------------------------------------------===//
415// CI
416//===----------------------------------------------------------------------===//
417
418multiclass VOP1_Real_ci <bits<9> op> {
419 let AssemblerPredicates = [isCIOnly], DecoderNamespace = "CI" in {
420 def _e32_ci :
421 VOP1_Real<!cast<VOP1_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
422 VOP1e<op{7-0}, !cast<VOP1_Pseudo>(NAME#"_e32").Pfl>;
423 def _e64_ci :
424 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
425 VOP3e_si <{1, 1, op{6-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
426 }
427}
428
429defm V_TRUNC_F64 : VOP1_Real_ci <0x17>;
430defm V_CEIL_F64 : VOP1_Real_ci <0x18>;
431defm V_FLOOR_F64 : VOP1_Real_ci <0x1A>;
432defm V_RNDNE_F64 : VOP1_Real_ci <0x19>;
433defm V_LOG_LEGACY_F32 : VOP1_Real_ci <0x45>;
434defm V_EXP_LEGACY_F32 : VOP1_Real_ci <0x46>;
435
436//===----------------------------------------------------------------------===//
437// VI
438//===----------------------------------------------------------------------===//
439
Valery Pykhtin355103f2016-09-23 09:08:07 +0000440class VOP1_DPP <bits<8> op, VOP1_Pseudo ps, VOPProfile P = ps.Pfl> :
441 VOP_DPP <ps.OpName, P> {
442 let Defs = ps.Defs;
443 let Uses = ps.Uses;
444 let SchedRW = ps.SchedRW;
445 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000446 let Constraints = ps.Constraints;
447 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000448
449 bits<8> vdst;
450 let Inst{8-0} = 0xfa; // dpp
451 let Inst{16-9} = op;
452 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
453 let Inst{31-25} = 0x3f; //encoding
454}
455
456multiclass VOP1_Real_vi <bits<10> op> {
457 let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
458 def _e32_vi :
459 VOP1_Real<!cast<VOP1_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
460 VOP1e<op{7-0}, !cast<VOP1_Pseudo>(NAME#"_e32").Pfl>;
461 def _e64_vi :
462 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
463 VOP3e_vi <!add(0x140, op), !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
464 }
465
Sam Koltona568e3d2016-12-22 12:57:41 +0000466 def _sdwa_vi :
467 VOP_SDWA_Real <!cast<VOP1_SDWA_Pseudo>(NAME#"_sdwa")>,
468 VOP1_SDWAe <op{7-0}, !cast<VOP1_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
469
470 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000471 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000472 def _dpp : VOP1_DPP<op{7-0}, !cast<VOP1_Pseudo>(NAME#"_e32")>;
473}
474
475defm V_NOP : VOP1_Real_vi <0x0>;
476defm V_MOV_B32 : VOP1_Real_vi <0x1>;
477defm V_CVT_I32_F64 : VOP1_Real_vi <0x3>;
478defm V_CVT_F64_I32 : VOP1_Real_vi <0x4>;
479defm V_CVT_F32_I32 : VOP1_Real_vi <0x5>;
480defm V_CVT_F32_U32 : VOP1_Real_vi <0x6>;
481defm V_CVT_U32_F32 : VOP1_Real_vi <0x7>;
482defm V_CVT_I32_F32 : VOP1_Real_vi <0x8>;
483defm V_CVT_F16_F32 : VOP1_Real_vi <0xa>;
484defm V_CVT_F32_F16 : VOP1_Real_vi <0xb>;
485defm V_CVT_RPI_I32_F32 : VOP1_Real_vi <0xc>;
486defm V_CVT_FLR_I32_F32 : VOP1_Real_vi <0xd>;
487defm V_CVT_OFF_F32_I4 : VOP1_Real_vi <0xe>;
488defm V_CVT_F32_F64 : VOP1_Real_vi <0xf>;
489defm V_CVT_F64_F32 : VOP1_Real_vi <0x10>;
490defm V_CVT_F32_UBYTE0 : VOP1_Real_vi <0x11>;
491defm V_CVT_F32_UBYTE1 : VOP1_Real_vi <0x12>;
492defm V_CVT_F32_UBYTE2 : VOP1_Real_vi <0x13>;
493defm V_CVT_F32_UBYTE3 : VOP1_Real_vi <0x14>;
494defm V_CVT_U32_F64 : VOP1_Real_vi <0x15>;
495defm V_CVT_F64_U32 : VOP1_Real_vi <0x16>;
496defm V_FRACT_F32 : VOP1_Real_vi <0x1b>;
497defm V_TRUNC_F32 : VOP1_Real_vi <0x1c>;
498defm V_CEIL_F32 : VOP1_Real_vi <0x1d>;
499defm V_RNDNE_F32 : VOP1_Real_vi <0x1e>;
500defm V_FLOOR_F32 : VOP1_Real_vi <0x1f>;
501defm V_EXP_F32 : VOP1_Real_vi <0x20>;
502defm V_LOG_F32 : VOP1_Real_vi <0x21>;
503defm V_RCP_F32 : VOP1_Real_vi <0x22>;
504defm V_RCP_IFLAG_F32 : VOP1_Real_vi <0x23>;
505defm V_RSQ_F32 : VOP1_Real_vi <0x24>;
506defm V_RCP_F64 : VOP1_Real_vi <0x25>;
507defm V_RSQ_F64 : VOP1_Real_vi <0x26>;
508defm V_SQRT_F32 : VOP1_Real_vi <0x27>;
509defm V_SQRT_F64 : VOP1_Real_vi <0x28>;
510defm V_SIN_F32 : VOP1_Real_vi <0x29>;
511defm V_COS_F32 : VOP1_Real_vi <0x2a>;
512defm V_NOT_B32 : VOP1_Real_vi <0x2b>;
513defm V_BFREV_B32 : VOP1_Real_vi <0x2c>;
514defm V_FFBH_U32 : VOP1_Real_vi <0x2d>;
515defm V_FFBL_B32 : VOP1_Real_vi <0x2e>;
516defm V_FFBH_I32 : VOP1_Real_vi <0x2f>;
517defm V_FREXP_EXP_I32_F64 : VOP1_Real_vi <0x30>;
518defm V_FREXP_MANT_F64 : VOP1_Real_vi <0x31>;
519defm V_FRACT_F64 : VOP1_Real_vi <0x32>;
520defm V_FREXP_EXP_I32_F32 : VOP1_Real_vi <0x33>;
521defm V_FREXP_MANT_F32 : VOP1_Real_vi <0x34>;
522defm V_CLREXCP : VOP1_Real_vi <0x35>;
523defm V_MOVRELD_B32 : VOP1_Real_vi <0x36>;
524defm V_MOVRELS_B32 : VOP1_Real_vi <0x37>;
525defm V_MOVRELSD_B32 : VOP1_Real_vi <0x38>;
526defm V_TRUNC_F64 : VOP1_Real_vi <0x17>;
527defm V_CEIL_F64 : VOP1_Real_vi <0x18>;
528defm V_FLOOR_F64 : VOP1_Real_vi <0x1A>;
529defm V_RNDNE_F64 : VOP1_Real_vi <0x19>;
530defm V_LOG_LEGACY_F32 : VOP1_Real_vi <0x4c>;
531defm V_EXP_LEGACY_F32 : VOP1_Real_vi <0x4b>;
532defm V_CVT_F16_U16 : VOP1_Real_vi <0x39>;
533defm V_CVT_F16_I16 : VOP1_Real_vi <0x3a>;
534defm V_CVT_U16_F16 : VOP1_Real_vi <0x3b>;
535defm V_CVT_I16_F16 : VOP1_Real_vi <0x3c>;
536defm V_RCP_F16 : VOP1_Real_vi <0x3d>;
537defm V_SQRT_F16 : VOP1_Real_vi <0x3e>;
538defm V_RSQ_F16 : VOP1_Real_vi <0x3f>;
539defm V_LOG_F16 : VOP1_Real_vi <0x40>;
540defm V_EXP_F16 : VOP1_Real_vi <0x41>;
541defm V_FREXP_MANT_F16 : VOP1_Real_vi <0x42>;
542defm V_FREXP_EXP_I16_F16 : VOP1_Real_vi <0x43>;
543defm V_FLOOR_F16 : VOP1_Real_vi <0x44>;
544defm V_CEIL_F16 : VOP1_Real_vi <0x45>;
545defm V_TRUNC_F16 : VOP1_Real_vi <0x46>;
546defm V_RNDNE_F16 : VOP1_Real_vi <0x47>;
547defm V_FRACT_F16 : VOP1_Real_vi <0x48>;
548defm V_SIN_F16 : VOP1_Real_vi <0x49>;
549defm V_COS_F16 : VOP1_Real_vi <0x4a>;
550
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000551
552// Copy of v_mov_b32 with $vdst as a use operand for use with VGPR
553// indexing mode. vdst can't be treated as a def for codegen purposes,
554// and an implicit use and def of the super register should be added.
555def V_MOV_B32_indirect : VPseudoInstSI<(outs),
556 (ins getVALUDstForVT<i32>.ret:$vdst, getVOPSrc0ForVT<i32>.ret:$src0)>,
557 PseudoInstExpansion<(V_MOV_B32_e32_vi getVALUDstForVT<i32>.ret:$vdst,
558 getVOPSrc0ForVT<i32>.ret:$src0)> {
559 let VOP1 = 1;
Daniel Sanders72db2a32016-11-19 13:05:44 +0000560 let SubtargetPredicate = isVI;
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000561}
562
Nicolai Haehnlea7852092016-10-24 14:56:02 +0000563// This is a pseudo variant of the v_movreld_b32 instruction in which the
564// vector operand appears only twice, once as def and once as use. Using this
565// pseudo avoids problems with the Two Address instructions pass.
566class V_MOVRELD_B32_pseudo<RegisterClass rc> : VPseudoInstSI <
567 (outs rc:$vdst),
568 (ins rc:$vsrc, VSrc_b32:$val, i32imm:$offset)> {
569 let VOP1 = 1;
570
571 let Constraints = "$vsrc = $vdst";
572 let Uses = [M0, EXEC];
573
574 let SubtargetPredicate = HasMovrel;
575}
576
577def V_MOVRELD_B32_V1 : V_MOVRELD_B32_pseudo<VGPR_32>;
578def V_MOVRELD_B32_V2 : V_MOVRELD_B32_pseudo<VReg_64>;
579def V_MOVRELD_B32_V4 : V_MOVRELD_B32_pseudo<VReg_128>;
580def V_MOVRELD_B32_V8 : V_MOVRELD_B32_pseudo<VReg_256>;
581def V_MOVRELD_B32_V16 : V_MOVRELD_B32_pseudo<VReg_512>;
582
Valery Pykhtin355103f2016-09-23 09:08:07 +0000583let Predicates = [isVI] in {
584
585def : Pat <
Tom Stellard115a6152016-11-10 16:02:37 +0000586 (i32 (int_amdgcn_mov_dpp i32:$src, imm:$dpp_ctrl, imm:$row_mask, imm:$bank_mask,
587 imm:$bound_ctrl)),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000588 (V_MOV_B32_dpp $src, (as_i32imm $dpp_ctrl), (as_i32imm $row_mask),
589 (as_i32imm $bank_mask), (as_i1imm $bound_ctrl))
590>;
591
Tom Stellard115a6152016-11-10 16:02:37 +0000592
593def : Pat<
594 (i32 (anyext i16:$src)),
595 (COPY $src)
596>;
597
598def : Pat<
599 (i64 (anyext i16:$src)),
600 (REG_SEQUENCE VReg_64,
601 (i32 (COPY $src)), sub0,
602 (V_MOV_B32_e32 (i32 0)), sub1)
603>;
604
605def : Pat<
606 (i16 (trunc i32:$src)),
607 (COPY $src)
608>;
609
Tom Stellard115a6152016-11-10 16:02:37 +0000610def : Pat <
611 (i16 (trunc i64:$src)),
612 (EXTRACT_SUBREG $src, sub0)
613>;
614
Valery Pykhtin355103f2016-09-23 09:08:07 +0000615} // End Predicates = [isVI]