blob: 6bfa79319887228bc945b74f1f2046f15751eadc [file] [log] [blame]
Duraid Madinaf221c262005-10-28 17:46:35 +00001//===-- IA64ISelLowering.cpp - IA64 DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the IA64ISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64ISelLowering.h"
15#include "IA64MachineFunctionInfo.h"
16#include "IA64TargetMachine.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/Constants.h"
23#include "llvm/Function.h"
24using namespace llvm;
25
26IA64TargetLowering::IA64TargetLowering(TargetMachine &TM)
27 : TargetLowering(TM) {
28
29 // register class for general registers
30 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
31
32 // register class for FP registers
33 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
34
35 // register class for predicate registers
36 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
37
38 setOperationAction(ISD::BRCONDTWOWAY , MVT::Other, Expand);
39 setOperationAction(ISD::BRTWOWAY_CC , MVT::Other, Expand);
40 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
41
42 setSetCCResultType(MVT::i1);
43 setShiftAmountType(MVT::i64);
44
45 setOperationAction(ISD::EXTLOAD , MVT::i1 , Promote);
46
47 setOperationAction(ISD::ZEXTLOAD , MVT::i1 , Expand);
48
49 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
50 setOperationAction(ISD::SEXTLOAD , MVT::i8 , Expand);
51 setOperationAction(ISD::SEXTLOAD , MVT::i16 , Expand);
52 setOperationAction(ISD::SEXTLOAD , MVT::i32 , Expand);
53
54 setOperationAction(ISD::FREM , MVT::f32 , Expand);
55 setOperationAction(ISD::FREM , MVT::f64 , Expand);
56
57 setOperationAction(ISD::UREM , MVT::f32 , Expand);
58 setOperationAction(ISD::UREM , MVT::f64 , Expand);
59
60 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
61 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
62 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
63
64 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
65 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
66
67 // We don't support sin/cos/sqrt
68 setOperationAction(ISD::FSIN , MVT::f64, Expand);
69 setOperationAction(ISD::FCOS , MVT::f64, Expand);
70 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
71 setOperationAction(ISD::FSIN , MVT::f32, Expand);
72 setOperationAction(ISD::FCOS , MVT::f32, Expand);
73 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
74
Chris Lattner9c415362005-11-29 06:16:21 +000075 // We don't have line number support yet.
76 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskey9e296be2005-12-21 20:51:37 +000077 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +000078
Duraid Madinaf221c262005-10-28 17:46:35 +000079 //IA64 has these, but they are not implemented
80 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
81 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
82
83 computeRegisterProperties();
84
85 addLegalFPImmediate(+0.0);
86 addLegalFPImmediate(+1.0);
Duraid Madinaf221c262005-10-28 17:46:35 +000087}
88
89/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
90static bool isFloatingPointZero(SDOperand Op) {
91 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
92 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
93 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
94 // Maybe this has already been legalized into the constant pool?
95 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
96 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
97 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
98 }
99 return false;
100}
101
102std::vector<SDOperand>
103IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
104 std::vector<SDOperand> ArgValues;
105 //
106 // add beautiful description of IA64 stack frame format
107 // here (from intel 24535803.pdf most likely)
108 //
109 MachineFunction &MF = DAG.getMachineFunction();
110 MachineFrameInfo *MFI = MF.getFrameInfo();
111
112 GP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
113 SP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
114 RP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
115
116 MachineBasicBlock& BB = MF.front();
117
118 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
119 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
120
121 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
122 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
123
124 unsigned argVreg[8];
125 unsigned argPreg[8];
126 unsigned argOpc[8];
127
128 unsigned used_FPArgs = 0; // how many FP args have been used so far?
129
130 unsigned ArgOffset = 0;
131 int count = 0;
132
133 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
134 {
135 SDOperand newroot, argt;
136 if(count < 8) { // need to fix this logic? maybe.
137
138 switch (getValueType(I->getType())) {
139 default:
140 assert(0 && "ERROR in LowerArgs: can't lower this type of arg.\n");
141 case MVT::f32:
142 // fixme? (well, will need to for weird FP structy stuff,
143 // see intel ABI docs)
144 case MVT::f64:
145//XXX BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
146 MF.addLiveIn(args_FP[used_FPArgs]); // mark this reg as liveIn
147 // floating point args go into f8..f15 as-needed, the increment
148 argVreg[count] = // is below..:
149 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::f64));
150 // FP args go into f8..f15 as needed: (hence the ++)
151 argPreg[count] = args_FP[used_FPArgs++];
152 argOpc[count] = IA64::FMOV;
153 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), argVreg[count],
154 MVT::f64);
155 if (I->getType() == Type::FloatTy)
156 argt = DAG.getNode(ISD::FP_ROUND, MVT::f32, argt);
157 break;
158 case MVT::i1: // NOTE: as far as C abi stuff goes,
159 // bools are just boring old ints
160 case MVT::i8:
161 case MVT::i16:
162 case MVT::i32:
163 case MVT::i64:
164//XXX BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
165 MF.addLiveIn(args_int[count]); // mark this register as liveIn
166 argVreg[count] =
167 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
168 argPreg[count] = args_int[count];
169 argOpc[count] = IA64::MOV;
170 argt = newroot =
171 DAG.getCopyFromReg(DAG.getRoot(), argVreg[count], MVT::i64);
172 if ( getValueType(I->getType()) != MVT::i64)
173 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
174 newroot);
175 break;
176 }
177 } else { // more than 8 args go into the frame
178 // Create the frame index object for this incoming parameter...
179 ArgOffset = 16 + 8 * (count - 8);
180 int FI = MFI->CreateFixedObject(8, ArgOffset);
181
182 // Create the SelectionDAG nodes corresponding to a load
183 //from this parameter
184 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
185 argt = newroot = DAG.getLoad(getValueType(I->getType()),
186 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
187 }
188 ++count;
189 DAG.setRoot(newroot.getValue(1));
190 ArgValues.push_back(argt);
191 }
192
193
194 // Create a vreg to hold the output of (what will become)
195 // the "alloc" instruction
196 VirtGPR = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
197 BuildMI(&BB, IA64::PSEUDO_ALLOC, 0, VirtGPR);
198 // we create a PSEUDO_ALLOC (pseudo)instruction for now
Duraid Madinad3260122005-11-04 10:01:10 +0000199/*
Duraid Madinaf221c262005-10-28 17:46:35 +0000200 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
201
202 // hmm:
203 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
204 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
205 // ..hmm.
Duraid Madinad3260122005-11-04 10:01:10 +0000206
Duraid Madinaf221c262005-10-28 17:46:35 +0000207 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
208
209 // hmm:
210 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
211 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
212 // ..hmm.
Duraid Madinad3260122005-11-04 10:01:10 +0000213*/
Duraid Madinaf221c262005-10-28 17:46:35 +0000214
215 unsigned tempOffset=0;
216
217 // if this is a varargs function, we simply lower llvm.va_start by
218 // pointing to the first entry
219 if(F.isVarArg()) {
220 tempOffset=0;
221 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
222 }
223
224 // here we actually do the moving of args, and store them to the stack
225 // too if this is a varargs function:
226 for (int i = 0; i < count && i < 8; ++i) {
227 BuildMI(&BB, argOpc[i], 1, argVreg[i]).addReg(argPreg[i]);
228 if(F.isVarArg()) {
229 // if this is a varargs function, we copy the input registers to the stack
230 int FI = MFI->CreateFixedObject(8, tempOffset);
231 tempOffset+=8; //XXX: is it safe to use r22 like this?
232 BuildMI(&BB, IA64::MOV, 1, IA64::r22).addFrameIndex(FI);
233 // FIXME: we should use st8.spill here, one day
234 BuildMI(&BB, IA64::ST8, 1, IA64::r22).addReg(argPreg[i]);
235 }
236 }
237
238 // Finally, inform the code generator which regs we return values in.
239 // (see the ISD::RET: case in the instruction selector)
240 switch (getValueType(F.getReturnType())) {
241 default: assert(0 && "i have no idea where to return this type!");
242 case MVT::isVoid: break;
243 case MVT::i1:
244 case MVT::i8:
245 case MVT::i16:
246 case MVT::i32:
247 case MVT::i64:
248 MF.addLiveOut(IA64::r8);
249 break;
250 case MVT::f32:
251 case MVT::f64:
252 MF.addLiveOut(IA64::F8);
253 break;
254 }
255
256 return ArgValues;
257}
258
259std::pair<SDOperand, SDOperand>
260IA64TargetLowering::LowerCallTo(SDOperand Chain,
261 const Type *RetTy, bool isVarArg,
262 unsigned CallingConv, bool isTailCall,
263 SDOperand Callee, ArgListTy &Args,
264 SelectionDAG &DAG) {
265
266 MachineFunction &MF = DAG.getMachineFunction();
267
268 unsigned NumBytes = 16;
269 unsigned outRegsUsed = 0;
270
271 if (Args.size() > 8) {
272 NumBytes += (Args.size() - 8) * 8;
273 outRegsUsed = 8;
274 } else {
275 outRegsUsed = Args.size();
276 }
277
278 // FIXME? this WILL fail if we ever try to pass around an arg that
279 // consumes more than a single output slot (a 'real' double, int128
280 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
281 // registers we use. Hopefully, the assembler will notice.
282 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
283 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
284
285 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
286 DAG.getConstant(NumBytes, getPointerTy()));
287
288 std::vector<SDOperand> args_to_use;
289 for (unsigned i = 0, e = Args.size(); i != e; ++i)
290 {
291 switch (getValueType(Args[i].second)) {
292 default: assert(0 && "unexpected argument type!");
293 case MVT::i1:
294 case MVT::i8:
295 case MVT::i16:
296 case MVT::i32:
297 //promote to 64-bits, sign/zero extending based on type
298 //of the argument
299 if(Args[i].second->isSigned())
300 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64,
301 Args[i].first);
302 else
303 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64,
304 Args[i].first);
305 break;
306 case MVT::f32:
307 //promote to 64-bits
308 Args[i].first = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Args[i].first);
309 case MVT::f64:
310 case MVT::i64:
311 break;
312 }
313 args_to_use.push_back(Args[i].first);
314 }
315
316 std::vector<MVT::ValueType> RetVals;
317 MVT::ValueType RetTyVT = getValueType(RetTy);
318 if (RetTyVT != MVT::isVoid)
319 RetVals.push_back(RetTyVT);
320 RetVals.push_back(MVT::Other);
321
322 SDOperand TheCall = SDOperand(DAG.getCall(RetVals, Chain,
323 Callee, args_to_use), 0);
324 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
325 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
326 DAG.getConstant(NumBytes, getPointerTy()));
327 return std::make_pair(TheCall, Chain);
328}
329
330SDOperand
331IA64TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
332 Value *VAListV, SelectionDAG &DAG) {
333 // vastart just stores the address of the VarArgsFrameIndex slot.
334 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64);
335 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR,
336 VAListP, DAG.getSrcValue(VAListV));
337}
338
339std::pair<SDOperand,SDOperand> IA64TargetLowering::
340LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
341 const Type *ArgTy, SelectionDAG &DAG) {
342
343 MVT::ValueType ArgVT = getValueType(ArgTy);
344 SDOperand Val = DAG.getLoad(MVT::i64, Chain,
345 VAListP, DAG.getSrcValue(VAListV));
346 SDOperand Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), Val,
347 DAG.getSrcValue(NULL));
348 unsigned Amt;
349 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
350 Amt = 8;
351 else {
352 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
353 "Other types should have been promoted for varargs!");
354 Amt = 8;
355 }
356 Val = DAG.getNode(ISD::ADD, Val.getValueType(), Val,
357 DAG.getConstant(Amt, Val.getValueType()));
358 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
359 Val, VAListP, DAG.getSrcValue(VAListV));
360 return std::make_pair(Result, Chain);
361}
362
363
364
365std::pair<SDOperand, SDOperand> IA64TargetLowering::
366LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
367 SelectionDAG &DAG) {
368 assert(0 && "LowerFrameReturnAddress unimplemented");
369 abort();
370}
371