blob: b934c251f104dc34b0fe6620f3dc5b22edcbfe48 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topper840beec2014-04-04 05:16:06 +000056 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000060 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
61 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000071 if (unsigned Reg = State.AllocateReg(RegList, 6))
72 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000194 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000224 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
225 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000226 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000228 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000229 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000230
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000231 RetOps[0] = Chain; // Update chain.
232 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000233
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000234 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000235 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000236 RetOps.push_back(Flag);
237
Craig Topper48d114b2014-04-26 18:35:24 +0000238 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000239}
240
241// Lower return values for the 64-bit ABI.
242// Return values are passed the exactly the same way as function arguments.
243SDValue
244SparcTargetLowering::LowerReturn_64(SDValue Chain,
245 CallingConv::ID CallConv, bool IsVarArg,
246 const SmallVectorImpl<ISD::OutputArg> &Outs,
247 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000248 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000249 // CCValAssign - represent the assignment of the return value to locations.
250 SmallVector<CCValAssign, 16> RVLocs;
251
252 // CCState - Info about the registers and stack slot.
253 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
254 DAG.getTarget(), RVLocs, *DAG.getContext());
255
256 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000257 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000258
259 SDValue Flag;
260 SmallVector<SDValue, 4> RetOps(1, Chain);
261
262 // The second operand on the return instruction is the return address offset.
263 // The return address is always %i7+8 with the 64-bit ABI.
264 RetOps.push_back(DAG.getConstant(8, MVT::i32));
265
266 // Copy the result values into the output registers.
267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
268 CCValAssign &VA = RVLocs[i];
269 assert(VA.isRegLoc() && "Can only return in registers!");
270 SDValue OutVal = OutVals[i];
271
272 // Integer return values must be sign or zero extended by the callee.
273 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000274 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000275 case CCValAssign::SExt:
276 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
277 break;
278 case CCValAssign::ZExt:
279 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
280 break;
281 case CCValAssign::AExt:
282 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000283 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000284 default:
285 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000286 }
287
288 // The custom bit on an i32 return value indicates that it should be passed
289 // in the high bits of the register.
290 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
291 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
292 DAG.getConstant(32, MVT::i32));
293
294 // The next value may go in the low bits of the same register.
295 // Handle both at once.
296 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
297 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
298 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
299 // Skip the next value, it's already done.
300 ++i;
301 }
302 }
303
304 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
305
306 // Guarantee that all emitted copies are stuck together with flags.
307 Flag = Chain.getValue(1);
308 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
309 }
310
311 RetOps[0] = Chain; // Update chain.
312
313 // Add the flag if we have it.
314 if (Flag.getNode())
315 RetOps.push_back(Flag);
316
Craig Topper48d114b2014-04-26 18:35:24 +0000317 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000318}
319
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000320SDValue SparcTargetLowering::
321LowerFormalArguments(SDValue Chain,
322 CallingConv::ID CallConv,
323 bool IsVarArg,
324 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000326 SelectionDAG &DAG,
327 SmallVectorImpl<SDValue> &InVals) const {
328 if (Subtarget->is64Bit())
329 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
330 DL, DAG, InVals);
331 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
332 DL, DAG, InVals);
333}
334
335/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336/// passed in either one or two GPRs, including FP values. TODO: we should
337/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000338SDValue SparcTargetLowering::
339LowerFormalArguments_32(SDValue Chain,
340 CallingConv::ID CallConv,
341 bool isVarArg,
342 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000344 SelectionDAG &DAG,
345 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000346 MachineFunction &MF = DAG.getMachineFunction();
347 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000348 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000349
350 // Assign locations to all of the incoming arguments.
351 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000352 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000353 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000354 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000355
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000356 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000357
Reid Kleckner79418562014-05-09 22:32:13 +0000358 unsigned InIdx = 0;
359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000360 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000361
Reid Kleckner79418562014-05-09 22:32:13 +0000362 if (Ins[InIdx].Flags.isSRet()) {
363 if (InIdx != 0)
364 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000365 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000366 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
367 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
368 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
369 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000370 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000371 InVals.push_back(Arg);
372 continue;
373 }
374
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000375 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (VA.needsCustom()) {
377 assert(VA.getLocVT() == MVT::f64);
378 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
379 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
380 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000381
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000382 assert(i+1 < e);
383 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000384
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000385 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000386 if (NextVA.isMemLoc()) {
387 int FrameIdx = MF.getFrameInfo()->
388 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000389 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
391 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000392 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000393 } else {
394 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000395 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000396 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000397 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000398 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000399 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000400 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000401 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000402 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000403 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000404 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
405 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
406 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
407 if (VA.getLocVT() == MVT::f32)
408 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
409 else if (VA.getLocVT() != MVT::i32) {
410 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
411 DAG.getValueType(VA.getLocVT()));
412 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
413 }
414 InVals.push_back(Arg);
415 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000416 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000417
418 assert(VA.isMemLoc());
419
420 unsigned Offset = VA.getLocMemOffset()+StackOffset;
421
422 if (VA.needsCustom()) {
423 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000424 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000425 if (Offset % 8 == 0) {
426 int FI = MF.getFrameInfo()->CreateFixedObject(8,
427 Offset,
428 true);
429 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
430 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
431 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000432 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000433 InVals.push_back(Load);
434 continue;
435 }
436
437 int FI = MF.getFrameInfo()->CreateFixedObject(4,
438 Offset,
439 true);
440 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
441 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
442 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000443 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000444 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
445 Offset+4,
446 true);
447 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
448
449 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
450 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000451 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000452
453 SDValue WholeValue =
454 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
455 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
456 InVals.push_back(WholeValue);
457 continue;
458 }
459
460 int FI = MF.getFrameInfo()->CreateFixedObject(4,
461 Offset,
462 true);
463 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
464 SDValue Load ;
465 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
466 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
467 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000468 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000469 } else {
470 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
471 // Sparc is big endian, so add an offset based on the ObjectVT.
472 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
473 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
474 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000475 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000476 MachinePointerInfo(),
477 VA.getValVT(), false, false,0);
478 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
479 }
480 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000481 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000482
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000483 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000484 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000485 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
486 unsigned Reg = SFI->getSRetReturnReg();
487 if (!Reg) {
488 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
489 SFI->setSRetReturnReg(Reg);
490 }
491 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
492 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
493 }
494
Chris Lattner49b269d2008-03-17 05:41:48 +0000495 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000496 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000497 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000498 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
499 };
500 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topper840beec2014-04-04 05:16:06 +0000501 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000502 unsigned ArgOffset = CCInfo.getNextStackOffset();
503 if (NumAllocated == 6)
504 ArgOffset += StackOffset;
505 else {
506 assert(!ArgOffset);
507 ArgOffset = 68+4*NumAllocated;
508 }
509
Chris Lattner49b269d2008-03-17 05:41:48 +0000510 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000511 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000512
Eli Friedmanbe853b72009-07-19 19:53:46 +0000513 std::vector<SDValue> OutChains;
514
Chris Lattner49b269d2008-03-17 05:41:48 +0000515 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
516 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
517 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000518 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000519
David Greene1fbe0542009-11-12 20:49:22 +0000520 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000521 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000522 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000523
Chris Lattner676c61d2010-09-21 18:41:36 +0000524 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
525 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000526 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000527 ArgOffset += 4;
528 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000529
530 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000532 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000533 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000534 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000535
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000536 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000537}
538
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000539// Lower formal arguments for the 64 bit ABI.
540SDValue SparcTargetLowering::
541LowerFormalArguments_64(SDValue Chain,
542 CallingConv::ID CallConv,
543 bool IsVarArg,
544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000546 SelectionDAG &DAG,
547 SmallVectorImpl<SDValue> &InVals) const {
548 MachineFunction &MF = DAG.getMachineFunction();
549
550 // Analyze arguments according to CC_Sparc64.
551 SmallVector<CCValAssign, 16> ArgLocs;
552 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
553 getTargetMachine(), ArgLocs, *DAG.getContext());
554 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
555
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000556 // The argument array begins at %fp+BIAS+128, after the register save area.
557 const unsigned ArgArea = 128;
558
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000559 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
560 CCValAssign &VA = ArgLocs[i];
561 if (VA.isRegLoc()) {
562 // This argument is passed in a register.
563 // All integer register arguments are promoted by the caller to i64.
564
565 // Create a virtual register for the promoted live-in value.
566 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
567 getRegClassFor(VA.getLocVT()));
568 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
569
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000570 // Get the high bits for i32 struct elements.
571 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
572 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
573 DAG.getConstant(32, MVT::i32));
574
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000575 // The caller promoted the argument, so insert an Assert?ext SDNode so we
576 // won't promote the value again in this function.
577 switch (VA.getLocInfo()) {
578 case CCValAssign::SExt:
579 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
580 DAG.getValueType(VA.getValVT()));
581 break;
582 case CCValAssign::ZExt:
583 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
584 DAG.getValueType(VA.getValVT()));
585 break;
586 default:
587 break;
588 }
589
590 // Truncate the register down to the argument type.
591 if (VA.isExtInLoc())
592 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
593
594 InVals.push_back(Arg);
595 continue;
596 }
597
598 // The registers are exhausted. This argument was passed on the stack.
599 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000600 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
601 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000602 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000603 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
604 // Adjust offset for extended arguments, SPARC is big-endian.
605 // The caller will have written the full slot with extended bytes, but we
606 // prefer our own extending loads.
607 if (VA.isExtInLoc())
608 Offset += 8 - ValSize;
609 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
610 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
611 DAG.getFrameIndex(FI, getPointerTy()),
612 MachinePointerInfo::getFixedStack(FI),
613 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000614 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000615
616 if (!IsVarArg)
617 return Chain;
618
619 // This function takes variable arguments, some of which may have been passed
620 // in registers %i0-%i5. Variable floating point arguments are never passed
621 // in floating point registers. They go on %i0-%i5 or on the stack like
622 // integer arguments.
623 //
624 // The va_start intrinsic needs to know the offset to the first variable
625 // argument.
626 unsigned ArgOffset = CCInfo.getNextStackOffset();
627 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
628 // Skip the 128 bytes of register save area.
629 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
630 Subtarget->getStackPointerBias());
631
632 // Save the variable arguments that were passed in registers.
633 // The caller is required to reserve stack space for 6 arguments regardless
634 // of how many arguments were actually passed.
635 SmallVector<SDValue, 8> OutChains;
636 for (; ArgOffset < 6*8; ArgOffset += 8) {
637 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
638 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
639 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
640 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
641 DAG.getFrameIndex(FI, getPointerTy()),
642 MachinePointerInfo::getFixedStack(FI),
643 false, false, 0));
644 }
645
646 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000647 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000648
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000649 return Chain;
650}
651
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000652SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000653SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000654 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000655 if (Subtarget->is64Bit())
656 return LowerCall_64(CLI, InVals);
657 return LowerCall_32(CLI, InVals);
658}
659
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000660static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
661 ImmutableCallSite *CS) {
662 if (CS)
663 return CS->hasFnAttr(Attribute::ReturnsTwice);
664
Craig Topper062a2ba2014-04-25 05:30:21 +0000665 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000666 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
667 CalleeFn = dyn_cast<Function>(G->getGlobal());
668 } else if (ExternalSymbolSDNode *E =
669 dyn_cast<ExternalSymbolSDNode>(Callee)) {
670 const Function *Fn = DAG.getMachineFunction().getFunction();
671 const Module *M = Fn->getParent();
672 const char *CalleeName = E->getSymbol();
673 CalleeFn = M->getFunction(CalleeName);
674 }
675
676 if (!CalleeFn)
677 return false;
678 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
679}
680
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000681// Lower a call for the 32-bit ABI.
682SDValue
683SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
684 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000685 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000686 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000687 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
688 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
689 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000690 SDValue Chain = CLI.Chain;
691 SDValue Callee = CLI.Callee;
692 bool &isTailCall = CLI.IsTailCall;
693 CallingConv::ID CallConv = CLI.CallConv;
694 bool isVarArg = CLI.IsVarArg;
695
Evan Cheng67a69dd2010-01-27 00:07:07 +0000696 // Sparc target does not yet support tail call optimization.
697 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000698
Chris Lattner7d4152b2008-03-17 06:58:37 +0000699 // Analyze operands of the call, assigning locations to each operand.
700 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000701 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000702 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000703 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000704
Chris Lattner7d4152b2008-03-17 06:58:37 +0000705 // Get the size of the outgoing arguments stack space requirement.
706 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000707
Chris Lattner49b269d2008-03-17 05:41:48 +0000708 // Keep stack frames 8-byte aligned.
709 ArgsSize = (ArgsSize+7) & ~7;
710
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000711 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
712
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000713 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000714 SmallVector<SDValue, 8> ByValArgs;
715 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
716 ISD::ArgFlagsTy Flags = Outs[i].Flags;
717 if (!Flags.isByVal())
718 continue;
719
720 SDValue Arg = OutVals[i];
721 unsigned Size = Flags.getByValSize();
722 unsigned Align = Flags.getByValAlign();
723
724 int FI = MFI->CreateStackObject(Size, Align, false);
725 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
726 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
727
728 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000729 false, // isVolatile,
730 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000731 MachinePointerInfo(), MachinePointerInfo());
732 ByValArgs.push_back(FIPtr);
733 }
734
Andrew Trickad6d08a2013-05-29 22:03:55 +0000735 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
736 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000737
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000738 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
739 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000740
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000741 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000742 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000743 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000744 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000745 i != e;
746 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000747 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000748 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000749
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000750 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
751
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000752 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000753 if (Flags.isByVal())
754 Arg = ByValArgs[byvalArgIdx++];
755
Chris Lattner7d4152b2008-03-17 06:58:37 +0000756 // Promote the value if needed.
757 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000758 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000759 case CCValAssign::Full: break;
760 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000761 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000762 break;
763 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000764 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000765 break;
766 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000767 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
768 break;
769 case CCValAssign::BCvt:
770 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000771 break;
772 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000773
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000774 if (Flags.isSRet()) {
775 assert(VA.needsCustom());
776 // store SRet argument in %sp+64
777 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
778 SDValue PtrOff = DAG.getIntPtrConstant(64);
779 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
780 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
781 MachinePointerInfo(),
782 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000783 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000784 continue;
785 }
786
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000787 if (VA.needsCustom()) {
788 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000789
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000790 if (VA.isMemLoc()) {
791 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000792 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000793 if (Offset % 8 == 0) {
794 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
795 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
796 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
797 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
798 MachinePointerInfo(),
799 false, false, 0));
800 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000801 }
802 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000803
Owen Anderson9f944592009-08-11 20:47:22 +0000804 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000805 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000806 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000807 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000808 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000809 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000810 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000811 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000812 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000813 DAG.getIntPtrConstant(4));
814 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000815 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000816 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000817
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000818 if (VA.isRegLoc()) {
819 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
820 assert(i+1 != e);
821 CCValAssign &NextVA = ArgLocs[++i];
822 if (NextVA.isRegLoc()) {
823 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
824 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000825 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000826 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
827 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
828 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
829 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
830 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
831 MachinePointerInfo(),
832 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000833 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000834 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000835 unsigned Offset = VA.getLocMemOffset() + StackOffset;
836 // Store the high part.
837 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
838 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
839 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
840 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
841 MachinePointerInfo(),
842 false, false, 0));
843 // Store the low part.
844 PtrOff = DAG.getIntPtrConstant(Offset+4);
845 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
846 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
847 MachinePointerInfo(),
848 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000849 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000850 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000851 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000852
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000853 // Arguments that can be passed on register must be kept at
854 // RegsToPass vector
855 if (VA.isRegLoc()) {
856 if (VA.getLocVT() != MVT::f32) {
857 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
858 continue;
859 }
860 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
861 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
862 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000863 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000864
865 assert(VA.isMemLoc());
866
867 // Create a store off the stack pointer for this argument.
868 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
869 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
870 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
871 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
872 MachinePointerInfo(),
873 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000874 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000875
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000876
Chris Lattner49b269d2008-03-17 05:41:48 +0000877 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000878 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000879 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000880
881 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000882 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000883 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000884 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000885 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000887 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000888 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000889 InFlag = Chain.getValue(1);
890 }
891
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000892 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000893 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000894
Chris Lattner49b269d2008-03-17 05:41:48 +0000895 // If the callee is a GlobalAddress node (quite common, every direct call is)
896 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000897 // Likewise ExternalSymbol -> TargetExternalSymbol.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000898 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
899 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Chris Lattner49b269d2008-03-17 05:41:48 +0000900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000901 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000902 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000903 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000904
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000905 // Returns a chain & a flag for retval copy to use
906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
907 SmallVector<SDValue, 8> Ops;
908 Ops.push_back(Chain);
909 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000910 if (hasStructRetAttr)
911 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000912 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
913 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
914 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000915
916 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000917 const SparcRegisterInfo *TRI =
918 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
919 const uint32_t *Mask = ((hasReturnsTwice)
920 ? TRI->getRTCallPreservedMask(CallConv)
921 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000922 assert(Mask && "Missing call preserved mask for calling convention");
923 Ops.push_back(DAG.getRegisterMask(Mask));
924
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000925 if (InFlag.getNode())
926 Ops.push_back(InFlag);
927
Craig Topper48d114b2014-04-26 18:35:24 +0000928 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000929 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000930
Chris Lattner27539552008-10-11 22:08:30 +0000931 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000932 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000933 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000934
Chris Lattnerdb26db22008-03-17 06:01:07 +0000935 // Assign locations to each value returned by this call.
936 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000937 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000938 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000939
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000940 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000941
Chris Lattnerdb26db22008-03-17 06:01:07 +0000942 // Copy all of the result registers out of their specified physreg.
943 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000944 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000945 RVLocs[i].getValVT(), InFlag).getValue(1);
946 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000947 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000948 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000949
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000950 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000951}
952
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000953// This functions returns true if CalleeName is a ABI function that returns
954// a long double (fp128).
955static bool isFP128ABICall(const char *CalleeName)
956{
957 static const char *const ABICalls[] =
958 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
959 "_Q_sqrt", "_Q_neg",
960 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000961 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +0000962 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000963 };
Craig Topper062a2ba2014-04-25 05:30:21 +0000964 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000965 if (strcmp(CalleeName, *I) == 0)
966 return true;
967 return false;
968}
969
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000970unsigned
971SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
972{
Craig Topper062a2ba2014-04-25 05:30:21 +0000973 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000974 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
975 CalleeFn = dyn_cast<Function>(G->getGlobal());
976 } else if (ExternalSymbolSDNode *E =
977 dyn_cast<ExternalSymbolSDNode>(Callee)) {
978 const Function *Fn = DAG.getMachineFunction().getFunction();
979 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000980 const char *CalleeName = E->getSymbol();
981 CalleeFn = M->getFunction(CalleeName);
982 if (!CalleeFn && isFP128ABICall(CalleeName))
983 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000984 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000985
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000986 if (!CalleeFn)
987 return 0;
988
989 assert(CalleeFn->hasStructRetAttr() &&
990 "Callee does not have the StructRet attribute.");
991
Chris Lattner229907c2011-07-18 04:54:35 +0000992 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
993 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000994 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000995}
Chris Lattner49b269d2008-03-17 05:41:48 +0000996
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000997
998// Fixup floating point arguments in the ... part of a varargs call.
999//
1000// The SPARC v9 ABI requires that floating point arguments are treated the same
1001// as integers when calling a varargs function. This does not apply to the
1002// fixed arguments that are part of the function's prototype.
1003//
1004// This function post-processes a CCValAssign array created by
1005// AnalyzeCallOperands().
1006static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1007 ArrayRef<ISD::OutputArg> Outs) {
1008 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1009 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001010 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001011 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1012 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001013 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001014 continue;
1015 // The fixed arguments to a varargs function still go in FP registers.
1016 if (Outs[VA.getValNo()].IsFixed)
1017 continue;
1018
1019 // This floating point argument should be reassigned.
1020 CCValAssign NewVA;
1021
1022 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001023 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1024 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1025 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001026 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1027
1028 if (Offset < 6*8) {
1029 // This argument should go in %i0-%i5.
1030 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001031 if (ValTy == MVT::f64)
1032 // Full register, just bitconvert into i64.
1033 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1034 IReg, MVT::i64, CCValAssign::BCvt);
1035 else {
1036 assert(ValTy == MVT::f128 && "Unexpected type!");
1037 // Full register, just bitconvert into i128 -- We will lower this into
1038 // two i64s in LowerCall_64.
1039 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1040 IReg, MVT::i128, CCValAssign::BCvt);
1041 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001042 } else {
1043 // This needs to go to memory, we're out of integer registers.
1044 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1045 Offset, VA.getLocVT(), VA.getLocInfo());
1046 }
1047 ArgLocs[i] = NewVA;
1048 }
1049}
1050
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001051// Lower a call for the 64-bit ABI.
1052SDValue
1053SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1054 SmallVectorImpl<SDValue> &InVals) const {
1055 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001056 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001057 SDValue Chain = CLI.Chain;
1058
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001059 // Sparc target does not yet support tail call optimization.
1060 CLI.IsTailCall = false;
1061
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001062 // Analyze operands of the call, assigning locations to each operand.
1063 SmallVector<CCValAssign, 16> ArgLocs;
1064 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1065 DAG.getTarget(), ArgLocs, *DAG.getContext());
1066 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1067
1068 // Get the size of the outgoing arguments stack space requirement.
1069 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001070 // Called functions expect 6 argument words to exist in the stack frame, used
1071 // or not.
1072 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001073
1074 // Keep stack frames 16-byte aligned.
1075 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1076
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001077 // Varargs calls require special treatment.
1078 if (CLI.IsVarArg)
1079 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1080
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001081 // Adjust the stack pointer to make room for the arguments.
1082 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1083 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001084 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1085 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001086
1087 // Collect the set of registers to pass to the function and their values.
1088 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1089 // instruction.
1090 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1091
1092 // Collect chains from all the memory opeations that copy arguments to the
1093 // stack. They must follow the stack pointer adjustment above and precede the
1094 // call instruction itself.
1095 SmallVector<SDValue, 8> MemOpChains;
1096
1097 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1098 const CCValAssign &VA = ArgLocs[i];
1099 SDValue Arg = CLI.OutVals[i];
1100
1101 // Promote the value if needed.
1102 switch (VA.getLocInfo()) {
1103 default:
1104 llvm_unreachable("Unknown location info!");
1105 case CCValAssign::Full:
1106 break;
1107 case CCValAssign::SExt:
1108 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1109 break;
1110 case CCValAssign::ZExt:
1111 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1112 break;
1113 case CCValAssign::AExt:
1114 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1115 break;
1116 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001117 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1118 // SPARC does not support i128 natively. Lower it into two i64, see below.
1119 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1120 || VA.getLocVT() != MVT::i128)
1121 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001122 break;
1123 }
1124
1125 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001126 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1127 && VA.getLocVT() == MVT::i128) {
1128 // Store and reload into the interger register reg and reg+1.
1129 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1130 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
1131 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1132 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset);
1133 HiPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1134 HiPtrOff);
1135 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8);
1136 LoPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1137 LoPtrOff);
1138
1139 // Store to %sp+BIAS+128+Offset
1140 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1141 MachinePointerInfo(),
1142 false, false, 0);
1143 // Load into Reg and Reg+1
1144 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1145 MachinePointerInfo(),
1146 false, false, false, 0);
1147 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1148 MachinePointerInfo(),
1149 false, false, false, 0);
1150 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1151 Hi64));
1152 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1153 Lo64));
1154 continue;
1155 }
1156
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001157 // The custom bit on an i32 return value indicates that it should be
1158 // passed in the high bits of the register.
1159 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1160 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1161 DAG.getConstant(32, MVT::i32));
1162
1163 // The next value may go in the low bits of the same register.
1164 // Handle both at once.
1165 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1166 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1167 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1168 CLI.OutVals[i+1]);
1169 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1170 // Skip the next value, it's already done.
1171 ++i;
1172 }
1173 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001174 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001175 continue;
1176 }
1177
1178 assert(VA.isMemLoc());
1179
1180 // Create a store off the stack pointer for this argument.
1181 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1182 // The argument area starts at %fp+BIAS+128 in the callee frame,
1183 // %sp+BIAS+128 in ours.
1184 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1185 Subtarget->getStackPointerBias() +
1186 128);
1187 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1188 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1189 MachinePointerInfo(),
1190 false, false, 0));
1191 }
1192
1193 // Emit all stores, make sure they occur before the call.
1194 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001195 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001196
1197 // Build a sequence of CopyToReg nodes glued together with token chain and
1198 // glue operands which copy the outgoing args into registers. The InGlue is
1199 // necessary since all emitted instructions must be stuck together in order
1200 // to pass the live physical registers.
1201 SDValue InGlue;
1202 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1203 Chain = DAG.getCopyToReg(Chain, DL,
1204 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1205 InGlue = Chain.getValue(1);
1206 }
1207
1208 // If the callee is a GlobalAddress node (quite common, every direct call is)
1209 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1210 // Likewise ExternalSymbol -> TargetExternalSymbol.
1211 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001212 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001213 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
1214 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001215 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001216 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
1217 TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001218 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001219 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy(), TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001220
1221 // Build the operands for the call instruction itself.
1222 SmallVector<SDValue, 8> Ops;
1223 Ops.push_back(Chain);
1224 Ops.push_back(Callee);
1225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1226 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1227 RegsToPass[i].second.getValueType()));
1228
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001229 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001230 const SparcRegisterInfo *TRI =
1231 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1232 const uint32_t *Mask = ((hasReturnsTwice)
1233 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1234 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001235 assert(Mask && "Missing call preserved mask for calling convention");
1236 Ops.push_back(DAG.getRegisterMask(Mask));
1237
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001238 // Make sure the CopyToReg nodes are glued to the call instruction which
1239 // consumes the registers.
1240 if (InGlue.getNode())
1241 Ops.push_back(InGlue);
1242
1243 // Now the call itself.
1244 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001245 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001246 InGlue = Chain.getValue(1);
1247
1248 // Revert the stack pointer immediately after the call.
1249 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001250 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001251 InGlue = Chain.getValue(1);
1252
1253 // Now extract the return values. This is more or less the same as
1254 // LowerFormalArguments_64.
1255
1256 // Assign locations to each value returned by this call.
1257 SmallVector<CCValAssign, 16> RVLocs;
1258 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1259 DAG.getTarget(), RVLocs, *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001260
1261 // Set inreg flag manually for codegen generated library calls that
1262 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001263 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001264 CLI.Ins[0].Flags.setInReg();
1265
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001266 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001267
1268 // Copy all of the result registers out of their specified physreg.
1269 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1270 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001271 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001272
1273 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1274 // reside in the same register in the high and low bits. Reuse the
1275 // CopyFromReg previous node to avoid duplicate copies.
1276 SDValue RV;
1277 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1278 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1279 RV = Chain.getValue(0);
1280
1281 // But usually we'll create a new CopyFromReg for a different register.
1282 if (!RV.getNode()) {
1283 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1284 Chain = RV.getValue(1);
1285 InGlue = Chain.getValue(2);
1286 }
1287
1288 // Get the high bits for i32 struct elements.
1289 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1290 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1291 DAG.getConstant(32, MVT::i32));
1292
1293 // The callee promoted the return value, so insert an Assert?ext SDNode so
1294 // we won't promote the value again in this function.
1295 switch (VA.getLocInfo()) {
1296 case CCValAssign::SExt:
1297 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1298 DAG.getValueType(VA.getValVT()));
1299 break;
1300 case CCValAssign::ZExt:
1301 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1302 DAG.getValueType(VA.getValVT()));
1303 break;
1304 default:
1305 break;
1306 }
1307
1308 // Truncate the register down to the return value type.
1309 if (VA.isExtInLoc())
1310 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1311
1312 InVals.push_back(RV);
1313 }
1314
1315 return Chain;
1316}
1317
Chris Lattner0a1762e2008-03-17 03:21:36 +00001318//===----------------------------------------------------------------------===//
1319// TargetLowering Implementation
1320//===----------------------------------------------------------------------===//
1321
1322/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1323/// condition.
1324static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1325 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001326 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001327 case ISD::SETEQ: return SPCC::ICC_E;
1328 case ISD::SETNE: return SPCC::ICC_NE;
1329 case ISD::SETLT: return SPCC::ICC_L;
1330 case ISD::SETGT: return SPCC::ICC_G;
1331 case ISD::SETLE: return SPCC::ICC_LE;
1332 case ISD::SETGE: return SPCC::ICC_GE;
1333 case ISD::SETULT: return SPCC::ICC_CS;
1334 case ISD::SETULE: return SPCC::ICC_LEU;
1335 case ISD::SETUGT: return SPCC::ICC_GU;
1336 case ISD::SETUGE: return SPCC::ICC_CC;
1337 }
1338}
1339
1340/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1341/// FCC condition.
1342static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1343 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001344 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001345 case ISD::SETEQ:
1346 case ISD::SETOEQ: return SPCC::FCC_E;
1347 case ISD::SETNE:
1348 case ISD::SETUNE: return SPCC::FCC_NE;
1349 case ISD::SETLT:
1350 case ISD::SETOLT: return SPCC::FCC_L;
1351 case ISD::SETGT:
1352 case ISD::SETOGT: return SPCC::FCC_G;
1353 case ISD::SETLE:
1354 case ISD::SETOLE: return SPCC::FCC_LE;
1355 case ISD::SETGE:
1356 case ISD::SETOGE: return SPCC::FCC_GE;
1357 case ISD::SETULT: return SPCC::FCC_UL;
1358 case ISD::SETULE: return SPCC::FCC_ULE;
1359 case ISD::SETUGT: return SPCC::FCC_UG;
1360 case ISD::SETUGE: return SPCC::FCC_UGE;
1361 case ISD::SETUO: return SPCC::FCC_U;
1362 case ISD::SETO: return SPCC::FCC_O;
1363 case ISD::SETONE: return SPCC::FCC_LG;
1364 case ISD::SETUEQ: return SPCC::FCC_UE;
1365 }
1366}
1367
Chris Lattner0a1762e2008-03-17 03:21:36 +00001368SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +00001369 : TargetLowering(TM, new SparcELFTargetObjectFile()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001370 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001371
Chris Lattner0a1762e2008-03-17 03:21:36 +00001372 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001373 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1374 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1375 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001376 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001377 if (Subtarget->is64Bit())
1378 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001379
1380 // Turn FP extload into load/fextend
Owen Anderson9f944592009-08-11 20:47:22 +00001381 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001382 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1383
Chris Lattner0a1762e2008-03-17 03:21:36 +00001384 // Sparc doesn't have i1 sign extending load
Owen Anderson9f944592009-08-11 20:47:22 +00001385 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001386
Chris Lattner0a1762e2008-03-17 03:21:36 +00001387 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001388 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001389 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1390 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001391
1392 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001393 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1394 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1395 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001396 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001397
Chris Lattner0a1762e2008-03-17 03:21:36 +00001398 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001399 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1400 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001402
1403 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001404 setOperationAction(ISD::UREM, MVT::i32, Expand);
1405 setOperationAction(ISD::SREM, MVT::i32, Expand);
1406 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1407 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001408
Roman Divacky2262cfa2013-10-31 19:22:33 +00001409 // ... nor does SparcV9.
1410 if (Subtarget->is64Bit()) {
1411 setOperationAction(ISD::UREM, MVT::i64, Expand);
1412 setOperationAction(ISD::SREM, MVT::i64, Expand);
1413 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1414 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1415 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001416
1417 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001418 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1419 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001420 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1421 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001422
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001423 // Custom Expand fp<->uint
1424 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1425 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001426 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1427 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001428
Wesley Peck527da1b2010-11-23 03:31:01 +00001429 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1430 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001431
Chris Lattner0a1762e2008-03-17 03:21:36 +00001432 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001433 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1434 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1435 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001436 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1437
Owen Anderson9f944592009-08-11 20:47:22 +00001438 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1439 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1440 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001441 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001442
Chris Lattner0a1762e2008-03-17 03:21:36 +00001443 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001444 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1445 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1446 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1447 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1448 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1449 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001450 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001451
Owen Anderson9f944592009-08-11 20:47:22 +00001452 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1453 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1454 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001455 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001456
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001457 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001458 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1459 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1460 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1461 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001462 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1463 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001464 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1465 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001466 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001467 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001468
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001469 setOperationAction(ISD::CTPOP, MVT::i64,
1470 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001471 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1472 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1473 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1474 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1475 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001476 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1477 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001478 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001479 }
1480
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001481 // ATOMICs.
1482 // FIXME: We insert fences for each atomics and generate sub-optimal code
1483 // for PSO/TSO. Also, implement other atomicrmw operations.
1484
1485 setInsertFencesForAtomic(true);
1486
1487 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1488 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1489 (Subtarget->isV9() ? Legal: Expand));
1490
1491
1492 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1493
1494 // Custom Lower Atomic LOAD/STORE
1495 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1496 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1497
1498 if (Subtarget->is64Bit()) {
1499 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001500 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1502 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1503 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001504
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001505 if (!Subtarget->isV9()) {
1506 // SparcV8 does not have FNEGD and FABSD.
1507 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1508 setOperationAction(ISD::FABS, MVT::f64, Custom);
1509 }
1510
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001511 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1512 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1513 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1514 setOperationAction(ISD::FREM , MVT::f128, Expand);
1515 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001516 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1517 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001518 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001519 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001520 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001521 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1522 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001523 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001524 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001525 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001526 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001527 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001528 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001529 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001530 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1531 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001533 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001534 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1535 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001536 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001537 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1538 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001539
Owen Anderson9f944592009-08-11 20:47:22 +00001540 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1541 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1542 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001543
1544 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001545 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1546 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001547
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001548 if (Subtarget->is64Bit()) {
1549 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1550 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1551 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1552 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001553
1554 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1555 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001556
1557 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1558 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1559 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001560 }
1561
Chris Lattner0a1762e2008-03-17 03:21:36 +00001562 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001563 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001564 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001566
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001567 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1568
Chris Lattner0a1762e2008-03-17 03:21:36 +00001569 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001570 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1571 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1572 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1573 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1574 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001575
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001576 setExceptionPointerRegister(SP::I0);
1577 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001578
Chris Lattner0a1762e2008-03-17 03:21:36 +00001579 setStackPointerRegisterToSaveRestore(SP::O6);
1580
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001581 setOperationAction(ISD::CTPOP, MVT::i32,
1582 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001583
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001584 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1585 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1586 setOperationAction(ISD::STORE, MVT::f128, Legal);
1587 } else {
1588 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1589 setOperationAction(ISD::STORE, MVT::f128, Custom);
1590 }
1591
1592 if (Subtarget->hasHardQuad()) {
1593 setOperationAction(ISD::FADD, MVT::f128, Legal);
1594 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1595 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1596 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1597 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1598 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1599 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1600 if (Subtarget->isV9()) {
1601 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1602 setOperationAction(ISD::FABS, MVT::f128, Legal);
1603 } else {
1604 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1605 setOperationAction(ISD::FABS, MVT::f128, Custom);
1606 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001607
1608 if (!Subtarget->is64Bit()) {
1609 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1610 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1611 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1612 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1613 }
1614
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001615 } else {
1616 // Custom legalize f128 operations.
1617
1618 setOperationAction(ISD::FADD, MVT::f128, Custom);
1619 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1620 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1621 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1622 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1623 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1624 setOperationAction(ISD::FABS, MVT::f128, Custom);
1625
1626 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1627 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1628 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1629
1630 // Setup Runtime library names.
1631 if (Subtarget->is64Bit()) {
1632 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1633 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1634 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1635 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1636 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1637 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001638 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001639 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001640 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001641 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1642 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1643 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1644 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001645 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1646 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1647 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1648 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1649 } else {
1650 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1651 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1652 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1653 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1654 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1655 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001656 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001657 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001658 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001659 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1660 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1661 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1662 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001663 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1664 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1665 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1666 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1667 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001668 }
1669
Eli Friedman2518f832011-05-06 20:34:06 +00001670 setMinFunctionAlignment(2);
1671
Chris Lattner0a1762e2008-03-17 03:21:36 +00001672 computeRegisterProperties();
1673}
1674
1675const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1676 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001677 default: return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001678 case SPISD::CMPICC: return "SPISD::CMPICC";
1679 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1680 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001681 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001682 case SPISD::BRFCC: return "SPISD::BRFCC";
1683 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001684 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001685 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1686 case SPISD::Hi: return "SPISD::Hi";
1687 case SPISD::Lo: return "SPISD::Lo";
1688 case SPISD::FTOI: return "SPISD::FTOI";
1689 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001690 case SPISD::FTOX: return "SPISD::FTOX";
1691 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001692 case SPISD::CALL: return "SPISD::CALL";
1693 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001694 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001695 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001696 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1697 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1698 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001699 }
1700}
1701
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001702EVT SparcTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
1703 if (!VT.isVector())
1704 return MVT::i32;
1705 return VT.changeVectorElementTypeToInteger();
1706}
1707
Chris Lattner0a1762e2008-03-17 03:21:36 +00001708/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1709/// be zero. Op is expected to be a target specific node. Used by DAG
1710/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001711void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001712 (const SDValue Op,
1713 APInt &KnownZero,
1714 APInt &KnownOne,
1715 const SelectionDAG &DAG,
1716 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001717 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001718 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001719
Chris Lattner0a1762e2008-03-17 03:21:36 +00001720 switch (Op.getOpcode()) {
1721 default: break;
1722 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001723 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001724 case SPISD::SELECT_FCC:
Jay Foada0653a32014-05-14 21:14:37 +00001725 DAG.computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1726 DAG.computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001727 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1728 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1729
Chris Lattner0a1762e2008-03-17 03:21:36 +00001730 // Only known if known in both the LHS and RHS.
1731 KnownOne &= KnownOne2;
1732 KnownZero &= KnownZero2;
1733 break;
1734 }
1735}
1736
Chris Lattner0a1762e2008-03-17 03:21:36 +00001737// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1738// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001739static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001740 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001741 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001742 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001743 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001744 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1745 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001746 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1747 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1748 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1749 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1750 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001751 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1752 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001753 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001754 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001755 LHS = CMPCC.getOperand(0);
1756 RHS = CMPCC.getOperand(1);
1757 }
1758}
1759
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001760// Convert to a target node and set target flags.
1761SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1762 SelectionDAG &DAG) const {
1763 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1764 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001765 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001766 GA->getValueType(0),
1767 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001768
1769 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1770 return DAG.getTargetConstantPool(CP->getConstVal(),
1771 CP->getValueType(0),
1772 CP->getAlignment(),
1773 CP->getOffset(), TF);
1774
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001775 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1776 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1777 Op.getValueType(),
1778 0,
1779 TF);
1780
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001781 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1782 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1783 ES->getValueType(0), TF);
1784
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001785 llvm_unreachable("Unhandled address SDNode");
1786}
1787
1788// Split Op into high and low parts according to HiTF and LoTF.
1789// Return an ADD node combining the parts.
1790SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1791 unsigned HiTF, unsigned LoTF,
1792 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001793 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001794 EVT VT = Op.getValueType();
1795 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1796 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1797 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1798}
1799
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001800// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1801// or ExternalSymbol SDNode.
1802SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001803 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001804 EVT VT = getPointerTy();
1805
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001806 // Handle PIC mode first.
1807 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1808 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001809 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1810 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001811 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1812 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001813 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1814 // function has calls.
1815 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1816 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001817 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1818 MachinePointerInfo::getGOT(), false, false, false, 0);
1819 }
1820
1821 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001822 switch(getTargetMachine().getCodeModel()) {
1823 default:
1824 llvm_unreachable("Unsupported absolute code model");
1825 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001826 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001827 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1828 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001829 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001830 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001831 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1832 SparcMCExpr::VK_Sparc_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001833 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001834 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001835 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1836 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1837 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001838 case CodeModel::Large: {
1839 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001840 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
1841 SparcMCExpr::VK_Sparc_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001842 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001843 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1844 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001845 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1846 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001847 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001848}
1849
Wesley Peck527da1b2010-11-23 03:31:01 +00001850SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001851 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001852 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001853}
1854
Chris Lattner840c7002009-09-15 17:46:24 +00001855SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001856 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001857 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001858}
1859
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001860SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1861 SelectionDAG &DAG) const {
1862 return makeAddress(Op, DAG);
1863}
1864
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001865SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1866 SelectionDAG &DAG) const {
1867
1868 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1869 SDLoc DL(GA);
1870 const GlobalValue *GV = GA->getGlobal();
1871 EVT PtrVT = getPointerTy();
1872
1873 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1874
1875 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001876 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
1877 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
1878 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
1879 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
1880 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
1881 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
1882 unsigned addTF = ((model == TLSModel::GeneralDynamic)
1883 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
1884 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
1885 unsigned callTF = ((model == TLSModel::GeneralDynamic)
1886 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
1887 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001888
1889 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1890 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1891 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1892 withTargetFlags(Op, addTF, DAG));
1893
1894 SDValue Chain = DAG.getEntryNode();
1895 SDValue InFlag;
1896
1897 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1898 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1899 InFlag = Chain.getValue(1);
1900 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1901 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1902
1903 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1904 SmallVector<SDValue, 4> Ops;
1905 Ops.push_back(Chain);
1906 Ops.push_back(Callee);
1907 Ops.push_back(Symbol);
1908 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
1909 const uint32_t *Mask = getTargetMachine()
1910 .getRegisterInfo()->getCallPreservedMask(CallingConv::C);
1911 assert(Mask && "Missing call preserved mask for calling convention");
1912 Ops.push_back(DAG.getRegisterMask(Mask));
1913 Ops.push_back(InFlag);
Craig Topper48d114b2014-04-26 18:35:24 +00001914 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001915 InFlag = Chain.getValue(1);
1916 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1917 DAG.getIntPtrConstant(0, true), InFlag, DL);
1918 InFlag = Chain.getValue(1);
1919 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1920
1921 if (model != TLSModel::LocalDynamic)
1922 return Ret;
1923
1924 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001925 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001926 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001927 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001928 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1929 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001930 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001931 }
1932
1933 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001934 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
1935 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001936
1937 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1938
1939 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1940 // function has calls.
1941 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1942 MFI->setHasCalls(true);
1943
1944 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001945 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
1946 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001947 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1948 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1949 DL, PtrVT, Ptr,
1950 withTargetFlags(Op, ldTF, DAG));
1951 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1952 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001953 withTargetFlags(Op,
1954 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001955 }
1956
1957 assert(model == TLSModel::LocalExec);
1958 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001959 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001960 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001961 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001962 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1963
1964 return DAG.getNode(ISD::ADD, DL, PtrVT,
1965 DAG.getRegister(SP::G7, PtrVT), Offset);
1966}
1967
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001968SDValue
1969SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1970 SDValue Arg, SDLoc DL,
1971 SelectionDAG &DAG) const {
1972 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1973 EVT ArgVT = Arg.getValueType();
1974 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1975
1976 ArgListEntry Entry;
1977 Entry.Node = Arg;
1978 Entry.Ty = ArgTy;
1979
1980 if (ArgTy->isFP128Ty()) {
1981 // Create a stack object and pass the pointer to the library function.
1982 int FI = MFI->CreateStackObject(16, 8, false);
1983 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1984 Chain = DAG.getStore(Chain,
1985 DL,
1986 Entry.Node,
1987 FIPtr,
1988 MachinePointerInfo(),
1989 false,
1990 false,
1991 8);
1992
1993 Entry.Node = FIPtr;
1994 Entry.Ty = PointerType::getUnqual(ArgTy);
1995 }
1996 Args.push_back(Entry);
1997 return Chain;
1998}
1999
2000SDValue
2001SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2002 const char *LibFuncName,
2003 unsigned numArgs) const {
2004
2005 ArgListTy Args;
2006
2007 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2008
2009 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
2010 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2011 Type *RetTyABI = RetTy;
2012 SDValue Chain = DAG.getEntryNode();
2013 SDValue RetPtr;
2014
2015 if (RetTy->isFP128Ty()) {
2016 // Create a Stack Object to receive the return value of type f128.
2017 ArgListEntry Entry;
2018 int RetFI = MFI->CreateStackObject(16, 8, false);
2019 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
2020 Entry.Node = RetPtr;
2021 Entry.Ty = PointerType::getUnqual(RetTy);
2022 if (!Subtarget->is64Bit())
2023 Entry.isSRet = true;
2024 Entry.isReturned = false;
2025 Args.push_back(Entry);
2026 RetTyABI = Type::getVoidTy(*DAG.getContext());
2027 }
2028
2029 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2030 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2031 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2032 }
2033 TargetLowering::
2034 CallLoweringInfo CLI(Chain,
2035 RetTyABI,
2036 false, false, false, false,
2037 0, CallingConv::C,
2038 false, false, true,
2039 Callee, Args, DAG, SDLoc(Op));
2040 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2041
2042 // chain is in second result.
2043 if (RetTyABI == RetTy)
2044 return CallInfo.first;
2045
2046 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2047
2048 Chain = CallInfo.second;
2049
2050 // Load RetPtr to get the return value.
2051 return DAG.getLoad(Op.getValueType(),
2052 SDLoc(Op),
2053 Chain,
2054 RetPtr,
2055 MachinePointerInfo(),
2056 false, false, false, 8);
2057}
2058
2059SDValue
2060SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2061 unsigned &SPCC,
2062 SDLoc DL,
2063 SelectionDAG &DAG) const {
2064
Craig Topper062a2ba2014-04-25 05:30:21 +00002065 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002066 bool is64Bit = Subtarget->is64Bit();
2067 switch(SPCC) {
2068 default: llvm_unreachable("Unhandled conditional code!");
2069 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2070 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2071 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2072 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2073 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2074 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2075 case SPCC::FCC_UL :
2076 case SPCC::FCC_ULE:
2077 case SPCC::FCC_UG :
2078 case SPCC::FCC_UGE:
2079 case SPCC::FCC_U :
2080 case SPCC::FCC_O :
2081 case SPCC::FCC_LG :
2082 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2083 }
2084
2085 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
2086 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2087 ArgListTy Args;
2088 SDValue Chain = DAG.getEntryNode();
2089 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2090 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2091
2092 TargetLowering::
2093 CallLoweringInfo CLI(Chain,
2094 RetTy,
2095 false, false, false, false,
2096 0, CallingConv::C,
2097 false, false, true,
2098 Callee, Args, DAG, DL);
2099
2100 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2101
2102 // result is in first, and chain is in second result.
2103 SDValue Result = CallInfo.first;
2104
2105 switch(SPCC) {
2106 default: {
2107 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2108 SPCC = SPCC::ICC_NE;
2109 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2110 }
2111 case SPCC::FCC_UL : {
2112 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
2113 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2114 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2115 SPCC = SPCC::ICC_NE;
2116 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2117 }
2118 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00002119 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002120 SPCC = SPCC::ICC_NE;
2121 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2122 }
2123 case SPCC::FCC_UG : {
2124 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2125 SPCC = SPCC::ICC_G;
2126 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2127 }
2128 case SPCC::FCC_UGE: {
2129 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2130 SPCC = SPCC::ICC_NE;
2131 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2132 }
2133
2134 case SPCC::FCC_U : {
2135 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2136 SPCC = SPCC::ICC_E;
2137 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2138 }
2139 case SPCC::FCC_O : {
2140 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2141 SPCC = SPCC::ICC_NE;
2142 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2143 }
2144 case SPCC::FCC_LG : {
2145 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2146 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2147 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2148 SPCC = SPCC::ICC_NE;
2149 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2150 }
2151 case SPCC::FCC_UE : {
2152 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2153 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2154 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2155 SPCC = SPCC::ICC_E;
2156 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2157 }
2158 }
2159}
2160
2161static SDValue
2162LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2163 const SparcTargetLowering &TLI) {
2164
2165 if (Op.getOperand(0).getValueType() == MVT::f64)
2166 return TLI.LowerF128Op(Op, DAG,
2167 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2168
2169 if (Op.getOperand(0).getValueType() == MVT::f32)
2170 return TLI.LowerF128Op(Op, DAG,
2171 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2172
2173 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002174 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002175}
2176
2177static SDValue
2178LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2179 const SparcTargetLowering &TLI) {
2180 // FP_ROUND on f64 and f32 are legal.
2181 if (Op.getOperand(0).getValueType() != MVT::f128)
2182 return Op;
2183
2184 if (Op.getValueType() == MVT::f64)
2185 return TLI.LowerF128Op(Op, DAG,
2186 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2187 if (Op.getValueType() == MVT::f32)
2188 return TLI.LowerF128Op(Op, DAG,
2189 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2190
2191 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002192 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002193}
2194
2195static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2196 const SparcTargetLowering &TLI,
2197 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002198 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002199 EVT VT = Op.getValueType();
2200 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002201
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002202 // Expand f128 operations to fp128 abi calls.
2203 if (Op.getOperand(0).getValueType() == MVT::f128
2204 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2205 const char *libName = TLI.getLibcallName(VT == MVT::i32
2206 ? RTLIB::FPTOSINT_F128_I32
2207 : RTLIB::FPTOSINT_F128_I64);
2208 return TLI.LowerF128Op(Op, DAG, libName, 1);
2209 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002210
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002211 // Expand if the resulting type is illegal.
2212 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002213 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002214
2215 // Otherwise, Convert the fp value to integer in an FP register.
2216 if (VT == MVT::i32)
2217 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2218 else
2219 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2220
2221 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002222}
2223
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002224static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2225 const SparcTargetLowering &TLI,
2226 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002227 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002228 EVT OpVT = Op.getOperand(0).getValueType();
2229 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2230
2231 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2232
2233 // Expand f128 operations to fp128 ABI calls.
2234 if (Op.getValueType() == MVT::f128
2235 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2236 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2237 ? RTLIB::SINTTOFP_I32_F128
2238 : RTLIB::SINTTOFP_I64_F128);
2239 return TLI.LowerF128Op(Op, DAG, libName, 1);
2240 }
2241
2242 // Expand if the operand type is illegal.
2243 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002244 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002245
2246 // Otherwise, Convert the int value to FP in an FP register.
2247 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2248 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2249 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002250}
2251
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002252static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2253 const SparcTargetLowering &TLI,
2254 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002255 SDLoc dl(Op);
2256 EVT VT = Op.getValueType();
2257
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002258 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002259 // quad floating point instructions and the resulting type is legal.
2260 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2261 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002262 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002263
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002264 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002265
2266 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002267 TLI.getLibcallName(VT == MVT::i32
2268 ? RTLIB::FPTOUINT_F128_I32
2269 : RTLIB::FPTOUINT_F128_I64),
2270 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002271}
2272
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002273static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2274 const SparcTargetLowering &TLI,
2275 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002276 SDLoc dl(Op);
2277 EVT OpVT = Op.getOperand(0).getValueType();
2278 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2279
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002280 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002281 // quad floating point instructions and the operand type is legal.
2282 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002283 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002284
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002285 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002286 TLI.getLibcallName(OpVT == MVT::i32
2287 ? RTLIB::UINTTOFP_I32_F128
2288 : RTLIB::UINTTOFP_I64_F128),
2289 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002290}
2291
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002292static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2293 const SparcTargetLowering &TLI,
2294 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002295 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002296 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002297 SDValue LHS = Op.getOperand(2);
2298 SDValue RHS = Op.getOperand(3);
2299 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002300 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002301 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002302
Chris Lattner0a1762e2008-03-17 03:21:36 +00002303 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2304 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2305 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002306
Chris Lattner0a1762e2008-03-17 03:21:36 +00002307 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002308 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002309 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002310 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002311 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002312 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2313 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002314 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002315 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2316 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2317 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2318 Opc = SPISD::BRICC;
2319 } else {
2320 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2321 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2322 Opc = SPISD::BRFCC;
2323 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002324 }
Owen Anderson9f944592009-08-11 20:47:22 +00002325 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2326 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002327}
2328
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002329static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2330 const SparcTargetLowering &TLI,
2331 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002332 SDValue LHS = Op.getOperand(0);
2333 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002334 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002335 SDValue TrueVal = Op.getOperand(2);
2336 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002337 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002338 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002339
Chris Lattner0a1762e2008-03-17 03:21:36 +00002340 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2341 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2342 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002343
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002344 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002345 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002346 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002347 Opc = LHS.getValueType() == MVT::i32 ?
2348 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002349 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2350 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002351 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2352 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2353 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2354 Opc = SPISD::SELECT_ICC;
2355 } else {
2356 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2357 Opc = SPISD::SELECT_FCC;
2358 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2359 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002360 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002361 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002362 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002363}
2364
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002365static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002366 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002367 MachineFunction &MF = DAG.getMachineFunction();
2368 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2369
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002370 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002371 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2372
Chris Lattner0a1762e2008-03-17 03:21:36 +00002373 // vastart just stores the address of the VarArgsFrameIndex slot into the
2374 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002375 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002376 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002377 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2378 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2379 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002380 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002381 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002382 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002383}
2384
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002385static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002386 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002387 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002388 SDValue InChain = Node->getOperand(0);
2389 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002390 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002391 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002393 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002394 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002395 // Increment the pointer, VAList, to the next vaarg.
2396 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2397 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2398 // Store the incremented VAList to the legalized pointer.
2399 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002400 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002401 // Load the actual argument out of the pointer VAList.
2402 // We can't count on greater alignment than the word size.
2403 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2404 false, false, false,
2405 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002406}
2407
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002408static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002409 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002410 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2411 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002412 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002413 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002414
Chris Lattner0a1762e2008-03-17 03:21:36 +00002415 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002416 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2417 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002418 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002419
Chris Lattner0a1762e2008-03-17 03:21:36 +00002420 // The resultant pointer is actually 16 words from the bottom of the stack,
2421 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002422 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2423 regSpillArea += Subtarget->getStackPointerBias();
2424
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002425 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
2426 DAG.getConstant(regSpillArea, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002427 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002428 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002429}
2430
Chris Lattner0a1762e2008-03-17 03:21:36 +00002431
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002432static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002433 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002434 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002435 dl, MVT::Other, DAG.getEntryNode());
2436 return Chain;
2437}
2438
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002439static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2440 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002441 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2442 MFI->setFrameAddressIsTaken(true);
2443
2444 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002445 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002446 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002447 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002448
2449 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002450
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002451 if (depth == 0) {
2452 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2453 if (Subtarget->is64Bit())
2454 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2455 DAG.getIntPtrConstant(stackBias));
2456 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002457 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002458
2459 // flush first to make sure the windowed registers' values are in stack
2460 SDValue Chain = getFLUSHW(Op, DAG);
2461 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2462
2463 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2464
2465 while (depth--) {
2466 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2467 DAG.getIntPtrConstant(Offset));
2468 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2469 false, false, false, 0);
2470 }
2471 if (Subtarget->is64Bit())
2472 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2473 DAG.getIntPtrConstant(stackBias));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002474 return FrameAddr;
2475}
2476
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002477
2478static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2479 const SparcSubtarget *Subtarget) {
2480
2481 uint64_t depth = Op.getConstantOperandVal(0);
2482
2483 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2484
2485}
2486
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002487static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002488 const SparcTargetLowering &TLI,
2489 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002490 MachineFunction &MF = DAG.getMachineFunction();
2491 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002492 MFI->setReturnAddressIsTaken(true);
2493
Bill Wendling908bf812014-01-06 00:43:20 +00002494 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002495 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002496
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002497 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002498 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002499 uint64_t depth = Op.getConstantOperandVal(0);
2500
2501 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002502 if (depth == 0) {
2503 unsigned RetReg = MF.addLiveIn(SP::I7,
2504 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002505 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002506 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002507 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002508
2509 // Need frame address to find return address of the caller.
2510 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2511
2512 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2513 SDValue Ptr = DAG.getNode(ISD::ADD,
2514 dl, VT,
2515 FrameAddr,
2516 DAG.getIntPtrConstant(Offset));
2517 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2518 MachinePointerInfo(), false, false, false, 0);
2519
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002520 return RetAddr;
2521}
2522
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002523static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002524{
2525 SDLoc dl(Op);
2526
2527 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002528 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002529
2530 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2531 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2532 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2533
2534 SDValue SrcReg64 = Op.getOperand(0);
2535 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2536 SrcReg64);
2537 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2538 SrcReg64);
2539
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002540 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002541
2542 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2543 dl, MVT::f64), 0);
2544 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2545 DstReg64, Hi32);
2546 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2547 DstReg64, Lo32);
2548 return DstReg64;
2549}
2550
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002551// Lower a f128 load into two f64 loads.
2552static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2553{
2554 SDLoc dl(Op);
2555 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2556 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2557 && "Unexpected node type");
2558
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002559 unsigned alignment = LdNode->getAlignment();
2560 if (alignment > 8)
2561 alignment = 8;
2562
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002563 SDValue Hi64 = DAG.getLoad(MVT::f64,
2564 dl,
2565 LdNode->getChain(),
2566 LdNode->getBasePtr(),
2567 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002568 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002569 EVT addrVT = LdNode->getBasePtr().getValueType();
2570 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2571 LdNode->getBasePtr(),
2572 DAG.getConstant(8, addrVT));
2573 SDValue Lo64 = DAG.getLoad(MVT::f64,
2574 dl,
2575 LdNode->getChain(),
2576 LoPtr,
2577 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002578 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002579
2580 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2581 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2582
2583 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2584 dl, MVT::f128);
2585 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2586 MVT::f128,
2587 SDValue(InFP128, 0),
2588 Hi64,
2589 SubRegEven);
2590 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2591 MVT::f128,
2592 SDValue(InFP128, 0),
2593 Lo64,
2594 SubRegOdd);
2595 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2596 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002597 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002598 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002599 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002600}
2601
2602// Lower a f128 store into two f64 stores.
2603static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2604 SDLoc dl(Op);
2605 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2606 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2607 && "Unexpected node type");
2608 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2609 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2610
2611 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2612 dl,
2613 MVT::f64,
2614 StNode->getValue(),
2615 SubRegEven);
2616 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2617 dl,
2618 MVT::f64,
2619 StNode->getValue(),
2620 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002621
2622 unsigned alignment = StNode->getAlignment();
2623 if (alignment > 8)
2624 alignment = 8;
2625
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002626 SDValue OutChains[2];
2627 OutChains[0] = DAG.getStore(StNode->getChain(),
2628 dl,
2629 SDValue(Hi64, 0),
2630 StNode->getBasePtr(),
2631 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002632 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002633 EVT addrVT = StNode->getBasePtr().getValueType();
2634 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2635 StNode->getBasePtr(),
2636 DAG.getConstant(8, addrVT));
2637 OutChains[1] = DAG.getStore(StNode->getChain(),
2638 dl,
2639 SDValue(Lo64, 0),
2640 LoPtr,
2641 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002642 false, false, alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002643 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002644}
2645
Roman Divacky7a9c6542014-02-27 19:26:29 +00002646static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002647 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2648 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002649
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002650 if (Op.getValueType() == MVT::f64)
Roman Divacky7a9c6542014-02-27 19:26:29 +00002651 return LowerF64Op(Op, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002652 if (Op.getValueType() != MVT::f128)
2653 return Op;
2654
Roman Divacky7a9c6542014-02-27 19:26:29 +00002655 // Lower fabs/fneg on f128 to fabs/fneg on f64
2656 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002657
2658 SDLoc dl(Op);
2659 SDValue SrcReg128 = Op.getOperand(0);
2660 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2661 SrcReg128);
2662 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2663 SrcReg128);
2664 if (isV9)
2665 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2666 else
Roman Divacky7a9c6542014-02-27 19:26:29 +00002667 Hi64 = LowerF64Op(Hi64, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002668
2669 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2670 dl, MVT::f128), 0);
2671 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2672 DstReg128, Hi64);
2673 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2674 DstReg128, Lo64);
2675 return DstReg128;
2676}
2677
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002678static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002679
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002680 if (Op.getValueType() != MVT::i64)
2681 return Op;
2682
2683 SDLoc dl(Op);
2684 SDValue Src1 = Op.getOperand(0);
2685 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2686 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2687 DAG.getConstant(32, MVT::i64));
2688 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2689
2690 SDValue Src2 = Op.getOperand(1);
2691 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2692 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2693 DAG.getConstant(32, MVT::i64));
2694 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2695
2696
2697 bool hasChain = false;
2698 unsigned hiOpc = Op.getOpcode();
2699 switch (Op.getOpcode()) {
2700 default: llvm_unreachable("Invalid opcode");
2701 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2702 case ISD::ADDE: hasChain = true; break;
2703 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2704 case ISD::SUBE: hasChain = true; break;
2705 }
2706 SDValue Lo;
2707 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2708 if (hasChain) {
2709 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2710 Op.getOperand(2));
2711 } else {
2712 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2713 }
2714 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2715 SDValue Carry = Hi.getValue(1);
2716
2717 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2718 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2719 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2720 DAG.getConstant(32, MVT::i64));
2721
2722 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2723 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002724 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002725}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002726
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002727// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2728// in LegalizeDAG.cpp except the order of arguments to the library function.
2729static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2730 const SparcTargetLowering &TLI)
2731{
2732 unsigned opcode = Op.getOpcode();
2733 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2734
2735 bool isSigned = (opcode == ISD::SMULO);
2736 EVT VT = MVT::i64;
2737 EVT WideVT = MVT::i128;
2738 SDLoc dl(Op);
2739 SDValue LHS = Op.getOperand(0);
2740
2741 if (LHS.getValueType() != VT)
2742 return Op;
2743
2744 SDValue ShiftAmt = DAG.getConstant(63, VT);
2745
2746 SDValue RHS = Op.getOperand(1);
2747 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2748 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2749 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2750
2751 SDValue MulResult = TLI.makeLibCall(DAG,
2752 RTLIB::MUL_I128, WideVT,
2753 Args, 4, isSigned, dl).first;
2754 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2755 MulResult, DAG.getIntPtrConstant(0));
2756 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2757 MulResult, DAG.getIntPtrConstant(1));
2758 if (isSigned) {
2759 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2760 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2761 } else {
2762 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, VT),
2763 ISD::SETNE);
2764 }
2765 // MulResult is a node with an illegal type. Because such things are not
2766 // generally permitted during this phase of legalization, delete the
2767 // node. The above EXTRACT_ELEMENT nodes should have been folded.
2768 DAG.DeleteNode(MulResult.getNode());
2769
2770 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00002771 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002772}
2773
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002774static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2775 // Monotonic load/stores are legal.
2776 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2777 return Op;
2778
2779 // Otherwise, expand with a fence.
2780 return SDValue();
2781}
2782
2783
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002784SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002785LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002786
2787 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002788 bool isV9 = Subtarget->isV9();
2789
Chris Lattner0a1762e2008-03-17 03:21:36 +00002790 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002791 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002792
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002793 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2794 Subtarget);
2795 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2796 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002797 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002798 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002799 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002800 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002801 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2802 hasHardQuad);
2803 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2804 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002805 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2806 hasHardQuad);
2807 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2808 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002809 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2810 hasHardQuad);
2811 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2812 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002813 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2814 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002815 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002816 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002817
2818 case ISD::LOAD: return LowerF128Load(Op, DAG);
2819 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002820 case ISD::FADD: return LowerF128Op(Op, DAG,
2821 getLibcallName(RTLIB::ADD_F128), 2);
2822 case ISD::FSUB: return LowerF128Op(Op, DAG,
2823 getLibcallName(RTLIB::SUB_F128), 2);
2824 case ISD::FMUL: return LowerF128Op(Op, DAG,
2825 getLibcallName(RTLIB::MUL_F128), 2);
2826 case ISD::FDIV: return LowerF128Op(Op, DAG,
2827 getLibcallName(RTLIB::DIV_F128), 2);
2828 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2829 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00002830 case ISD::FABS:
2831 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002832 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2833 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002834 case ISD::ADDC:
2835 case ISD::ADDE:
2836 case ISD::SUBC:
2837 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002838 case ISD::UMULO:
2839 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002840 case ISD::ATOMIC_LOAD:
2841 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002842 }
2843}
2844
2845MachineBasicBlock *
2846SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002847 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002848 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002849 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002850 case SP::SELECT_CC_Int_ICC:
2851 case SP::SELECT_CC_FP_ICC:
2852 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002853 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002854 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002855 case SP::SELECT_CC_Int_FCC:
2856 case SP::SELECT_CC_FP_FCC:
2857 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002858 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002859 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002860
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002861 case SP::ATOMIC_LOAD_ADD_32:
2862 return expandAtomicRMW(MI, BB, SP::ADDrr);
2863 case SP::ATOMIC_LOAD_ADD_64:
2864 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2865 case SP::ATOMIC_LOAD_SUB_32:
2866 return expandAtomicRMW(MI, BB, SP::SUBrr);
2867 case SP::ATOMIC_LOAD_SUB_64:
2868 return expandAtomicRMW(MI, BB, SP::SUBXrr);
2869 case SP::ATOMIC_LOAD_AND_32:
2870 return expandAtomicRMW(MI, BB, SP::ANDrr);
2871 case SP::ATOMIC_LOAD_AND_64:
2872 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2873 case SP::ATOMIC_LOAD_OR_32:
2874 return expandAtomicRMW(MI, BB, SP::ORrr);
2875 case SP::ATOMIC_LOAD_OR_64:
2876 return expandAtomicRMW(MI, BB, SP::ORXrr);
2877 case SP::ATOMIC_LOAD_XOR_32:
2878 return expandAtomicRMW(MI, BB, SP::XORrr);
2879 case SP::ATOMIC_LOAD_XOR_64:
2880 return expandAtomicRMW(MI, BB, SP::XORXrr);
2881 case SP::ATOMIC_LOAD_NAND_32:
2882 return expandAtomicRMW(MI, BB, SP::ANDrr);
2883 case SP::ATOMIC_LOAD_NAND_64:
2884 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2885
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00002886 case SP::ATOMIC_SWAP_64:
2887 return expandAtomicRMW(MI, BB, 0);
2888
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002889 case SP::ATOMIC_LOAD_MAX_32:
2890 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
2891 case SP::ATOMIC_LOAD_MAX_64:
2892 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
2893 case SP::ATOMIC_LOAD_MIN_32:
2894 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
2895 case SP::ATOMIC_LOAD_MIN_64:
2896 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
2897 case SP::ATOMIC_LOAD_UMAX_32:
2898 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
2899 case SP::ATOMIC_LOAD_UMAX_64:
2900 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
2901 case SP::ATOMIC_LOAD_UMIN_32:
2902 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
2903 case SP::ATOMIC_LOAD_UMIN_64:
2904 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
2905 }
2906}
2907
2908MachineBasicBlock*
2909SparcTargetLowering::expandSelectCC(MachineInstr *MI,
2910 MachineBasicBlock *BB,
2911 unsigned BROpcode) const {
2912 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2913 DebugLoc dl = MI->getDebugLoc();
2914 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002915
Chris Lattner0a1762e2008-03-17 03:21:36 +00002916 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2917 // control-flow pattern. The incoming instruction knows the destination vreg
2918 // to set, the condition code register to branch on, the true/false values to
2919 // select between, and a branch opcode to use.
2920 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002921 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002922 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002923
Chris Lattner0a1762e2008-03-17 03:21:36 +00002924 // thisMBB:
2925 // ...
2926 // TrueVal = ...
2927 // [f]bCC copy1MBB
2928 // fallthrough --> copy0MBB
2929 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002930 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002931 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2932 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002933 F->insert(It, copy0MBB);
2934 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002935
2936 // Transfer the remainder of BB and its successor edges to sinkMBB.
2937 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002938 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00002939 BB->end());
2940 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2941
2942 // Add the true and fallthrough blocks as its successors.
2943 BB->addSuccessor(copy0MBB);
2944 BB->addSuccessor(sinkMBB);
2945
Dale Johannesen215a9252009-02-13 02:31:35 +00002946 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002947
Chris Lattner0a1762e2008-03-17 03:21:36 +00002948 // copy0MBB:
2949 // %FalseValue = ...
2950 // # fallthrough to sinkMBB
2951 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002952
Chris Lattner0a1762e2008-03-17 03:21:36 +00002953 // Update machine-CFG edges
2954 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002955
Chris Lattner0a1762e2008-03-17 03:21:36 +00002956 // sinkMBB:
2957 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2958 // ...
2959 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002960 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002961 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2962 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002963
Dan Gohman34396292010-07-06 20:24:04 +00002964 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002965 return BB;
2966}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002967
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002968MachineBasicBlock*
2969SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
2970 MachineBasicBlock *MBB,
2971 unsigned Opcode,
2972 unsigned CondCode) const {
2973 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2974 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2975 DebugLoc DL = MI->getDebugLoc();
2976
2977 // MI is an atomic read-modify-write instruction of the form:
2978 //
2979 // rd = atomicrmw<op> addr, rs2
2980 //
2981 // All three operands are registers.
2982 unsigned DestReg = MI->getOperand(0).getReg();
2983 unsigned AddrReg = MI->getOperand(1).getReg();
2984 unsigned Rs2Reg = MI->getOperand(2).getReg();
2985
2986 // SelectionDAG has already inserted memory barriers before and after MI, so
2987 // we simply have to implement the operatiuon in terms of compare-and-swap.
2988 //
2989 // %val0 = load %addr
2990 // loop:
2991 // %val = phi %val0, %dest
2992 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00002993 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002994 // cmp %val, %dest
2995 // bne loop
2996 // done:
2997 //
2998 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
2999 const TargetRegisterClass *ValueRC =
3000 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
3001 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
3002
3003 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
3004 .addReg(AddrReg).addImm(0);
3005
3006 // Split the basic block MBB before MI and insert the loop block in the hole.
3007 MachineFunction::iterator MFI = MBB;
3008 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3009 MachineFunction *MF = MBB->getParent();
3010 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3011 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3012 ++MFI;
3013 MF->insert(MFI, LoopMBB);
3014 MF->insert(MFI, DoneMBB);
3015
3016 // Move MI and following instructions to DoneMBB.
3017 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3018 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3019
3020 // Connect the CFG again.
3021 MBB->addSuccessor(LoopMBB);
3022 LoopMBB->addSuccessor(LoopMBB);
3023 LoopMBB->addSuccessor(DoneMBB);
3024
3025 // Build the loop block.
3026 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003027 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3028 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003029
3030 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3031 .addReg(Val0Reg).addMBB(MBB)
3032 .addReg(DestReg).addMBB(LoopMBB);
3033
3034 if (CondCode) {
3035 // This is one of the min/max operations. We need a CMPrr followed by a
3036 // MOVXCC/MOVICC.
3037 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3038 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3039 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003040 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003041 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3042 .addReg(ValReg).addReg(Rs2Reg);
3043 }
3044
3045 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3046 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3047 unsigned TmpReg = UpdReg;
3048 UpdReg = MRI.createVirtualRegister(ValueRC);
3049 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3050 }
3051
3052 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003053 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003054 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3055 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3056 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3057 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3058
3059 MI->eraseFromParent();
3060 return DoneMBB;
3061}
3062
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003063//===----------------------------------------------------------------------===//
3064// Sparc Inline Assembly Support
3065//===----------------------------------------------------------------------===//
3066
3067/// getConstraintType - Given a constraint letter, return the type of
3068/// constraint it is for this target.
3069SparcTargetLowering::ConstraintType
3070SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
3071 if (Constraint.size() == 1) {
3072 switch (Constraint[0]) {
3073 default: break;
3074 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003075 case 'I': // SIMM13
3076 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003077 }
3078 }
3079
3080 return TargetLowering::getConstraintType(Constraint);
3081}
3082
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003083TargetLowering::ConstraintWeight SparcTargetLowering::
3084getSingleConstraintMatchWeight(AsmOperandInfo &info,
3085 const char *constraint) const {
3086 ConstraintWeight weight = CW_Invalid;
3087 Value *CallOperandVal = info.CallOperandVal;
3088 // If we don't have a value, we can't do a match,
3089 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003090 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003091 return CW_Default;
3092
3093 // Look at the constraint type.
3094 switch (*constraint) {
3095 default:
3096 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3097 break;
3098 case 'I': // SIMM13
3099 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3100 if (isInt<13>(C->getSExtValue()))
3101 weight = CW_Constant;
3102 }
3103 break;
3104 }
3105 return weight;
3106}
3107
3108/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3109/// vector. If it is invalid, don't add anything to Ops.
3110void SparcTargetLowering::
3111LowerAsmOperandForConstraint(SDValue Op,
3112 std::string &Constraint,
3113 std::vector<SDValue> &Ops,
3114 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003115 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003116
3117 // Only support length 1 constraints for now.
3118 if (Constraint.length() > 1)
3119 return;
3120
3121 char ConstraintLetter = Constraint[0];
3122 switch (ConstraintLetter) {
3123 default: break;
3124 case 'I':
3125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3126 if (isInt<13>(C->getSExtValue())) {
3127 Result = DAG.getTargetConstant(C->getSExtValue(), Op.getValueType());
3128 break;
3129 }
3130 return;
3131 }
3132 }
3133
3134 if (Result.getNode()) {
3135 Ops.push_back(Result);
3136 return;
3137 }
3138 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3139}
3140
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003141std::pair<unsigned, const TargetRegisterClass*>
3142SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003143 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003144 if (Constraint.size() == 1) {
3145 switch (Constraint[0]) {
3146 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00003147 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003148 }
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003149 } else if (!Constraint.empty() && Constraint.size() <= 5
3150 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3151 // constraint = '{r<d>}'
3152 // Remove the braces from around the name.
3153 StringRef name(Constraint.data()+1, Constraint.size()-2);
3154 // Handle register aliases:
3155 // r0-r7 -> g0-g7
3156 // r8-r15 -> o0-o7
3157 // r16-r23 -> l0-l7
3158 // r24-r31 -> i0-i7
3159 uint64_t intVal = 0;
3160 if (name.substr(0, 1).equals("r")
3161 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3162 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3163 char regType = regTypes[intVal/8];
3164 char regIdx = '0' + (intVal % 8);
3165 char tmp[] = { '{', regType, regIdx, '}', 0 };
3166 std::string newConstraint = std::string(tmp);
3167 return TargetLowering::getRegForInlineAsmConstraint(newConstraint, VT);
3168 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003169 }
3170
3171 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3172}
3173
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003174bool
3175SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3176 // The Sparc target isn't yet aware of offsets.
3177 return false;
3178}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003179
3180void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3181 SmallVectorImpl<SDValue>& Results,
3182 SelectionDAG &DAG) const {
3183
3184 SDLoc dl(N);
3185
3186 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3187
3188 switch (N->getOpcode()) {
3189 default:
3190 llvm_unreachable("Do not know how to custom type legalize this operation!");
3191
3192 case ISD::FP_TO_SINT:
3193 case ISD::FP_TO_UINT:
3194 // Custom lower only if it involves f128 or i64.
3195 if (N->getOperand(0).getValueType() != MVT::f128
3196 || N->getValueType(0) != MVT::i64)
3197 return;
3198 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3199 ? RTLIB::FPTOSINT_F128_I64
3200 : RTLIB::FPTOUINT_F128_I64);
3201
3202 Results.push_back(LowerF128Op(SDValue(N, 0),
3203 DAG,
3204 getLibcallName(libCall),
3205 1));
3206 return;
3207
3208 case ISD::SINT_TO_FP:
3209 case ISD::UINT_TO_FP:
3210 // Custom lower only if it involves f128 or i64.
3211 if (N->getValueType(0) != MVT::f128
3212 || N->getOperand(0).getValueType() != MVT::i64)
3213 return;
3214
3215 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3216 ? RTLIB::SINTTOFP_I64_F128
3217 : RTLIB::UINTTOFP_I64_F128);
3218
3219 Results.push_back(LowerF128Op(SDValue(N, 0),
3220 DAG,
3221 getLibcallName(libCall),
3222 1));
3223 return;
3224 }
3225}