blob: 3e8b99680d6c5c660b9769f51d2ad47b69110d9e [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
64// 60 Entry Unified Scheduler
65def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
66 SKLPort5, SKLPort6, SKLPort7]> {
67 let BufferSize=60;
68}
69
70// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
71// cycles after the memory operand.
72def : ReadAdvance<ReadAfterLd, 5>;
73
74// Many SchedWrites are defined in pairs with and without a folded load.
75// Instructions with folded loads are usually micro-fused, so they only appear
76// as two micro-ops when queued in the reservation station.
77// This multiclass defines the resource usage for variants with and without
78// folded loads.
79multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
80 ProcResourceKind ExePort,
81 int Lat> {
82 // Register variant is using a single cycle on ExePort.
83 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
84
85 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
86 // latency.
87 def : WriteRes<SchedRW.Folded, [SKLPort23, ExePort]> {
88 let Latency = !add(Lat, 5);
89 }
90}
91
92// A folded store needs a cycle on port 4 for the store data, but it does not
93// need an extra port 2/3 cycle to recompute the address.
94def : WriteRes<WriteRMW, [SKLPort4]>;
95
96// Arithmetic.
97defm : SKLWriteResPair<WriteALU, SKLPort0156, 1>; // Simple integer ALU op.
98defm : SKLWriteResPair<WriteIMul, SKLPort1, 3>; // Integer multiplication.
99def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
100def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
101def : WriteRes<WriteIDiv, [SKLPort0, SKLDivider]> { // Integer division.
102 let Latency = 25;
103 let ResourceCycles = [1, 10];
104}
105def : WriteRes<WriteIDivLd, [SKLPort23, SKLPort0, SKLDivider]> {
106 let Latency = 29;
107 let ResourceCycles = [1, 1, 10];
108}
109
110def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
111
112// Integer shifts and rotates.
113defm : SKLWriteResPair<WriteShift, SKLPort06, 1>;
114
115// Loads, stores, and moves, not folded with other operations.
116def : WriteRes<WriteLoad, [SKLPort23]> { let Latency = 5; }
117def : WriteRes<WriteStore, [SKLPort237, SKLPort4]>;
118def : WriteRes<WriteMove, [SKLPort0156]>;
119
120// Idioms that clear a register, like xorps %xmm0, %xmm0.
121// These can often bypass execution ports completely.
122def : WriteRes<WriteZero, []>;
123
124// Branches don't produce values, so they have no latency, but they still
125// consume resources. Indirect branches can fold loads.
126defm : SKLWriteResPair<WriteJump, SKLPort06, 1>;
127
128// Floating point. This covers both scalar and vector operations.
129defm : SKLWriteResPair<WriteFAdd, SKLPort1, 3>; // Floating point add/sub/compare.
130defm : SKLWriteResPair<WriteFMul, SKLPort0, 5>; // Floating point multiplication.
131defm : SKLWriteResPair<WriteFDiv, SKLPort0, 12>; // 10-14 cycles. // Floating point division.
132defm : SKLWriteResPair<WriteFSqrt, SKLPort0, 15>; // Floating point square root.
133defm : SKLWriteResPair<WriteFRcp, SKLPort0, 5>; // Floating point reciprocal estimate.
134defm : SKLWriteResPair<WriteFRsqrt, SKLPort0, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrim97160be2017-11-27 10:41:32 +0000135defm : SKLWriteResPair<WriteFMA, SKLPort01, 4>; // Fused Multiply Add.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000136defm : SKLWriteResPair<WriteFShuffle, SKLPort5, 1>; // Floating point vector shuffles.
137defm : SKLWriteResPair<WriteFBlend, SKLPort015, 1>; // Floating point vector blends.
138def : WriteRes<WriteFVarBlend, [SKLPort5]> { // Fp vector variable blends.
139 let Latency = 2;
140 let ResourceCycles = [2];
141}
142def : WriteRes<WriteFVarBlendLd, [SKLPort5, SKLPort23]> {
143 let Latency = 6;
144 let ResourceCycles = [2, 1];
145}
146
147// FMA Scheduling helper class.
148// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
149
150// Vector integer operations.
151defm : SKLWriteResPair<WriteVecALU, SKLPort15, 1>; // Vector integer ALU op, no logicals.
152defm : SKLWriteResPair<WriteVecShift, SKLPort0, 1>; // Vector integer shifts.
153defm : SKLWriteResPair<WriteVecIMul, SKLPort0, 5>; // Vector integer multiply.
154defm : SKLWriteResPair<WriteShuffle, SKLPort5, 1>; // Vector shuffles.
155defm : SKLWriteResPair<WriteBlend, SKLPort15, 1>; // Vector blends.
156
157def : WriteRes<WriteVarBlend, [SKLPort5]> { // Vector variable blends.
158 let Latency = 2;
159 let ResourceCycles = [2];
160}
161def : WriteRes<WriteVarBlendLd, [SKLPort5, SKLPort23]> {
162 let Latency = 6;
163 let ResourceCycles = [2, 1];
164}
165
166def : WriteRes<WriteMPSAD, [SKLPort0, SKLPort5]> { // Vector MPSAD.
167 let Latency = 6;
168 let ResourceCycles = [1, 2];
169}
170def : WriteRes<WriteMPSADLd, [SKLPort23, SKLPort0, SKLPort5]> {
171 let Latency = 6;
172 let ResourceCycles = [1, 1, 2];
173}
174
175// Vector bitwise operations.
176// These are often used on both floating point and integer vectors.
177defm : SKLWriteResPair<WriteVecLogic, SKLPort015, 1>; // Vector and/or/xor.
178
179// Conversion between integer and float.
180defm : SKLWriteResPair<WriteCvtF2I, SKLPort1, 3>; // Float -> Integer.
181defm : SKLWriteResPair<WriteCvtI2F, SKLPort1, 4>; // Integer -> Float.
182defm : SKLWriteResPair<WriteCvtF2F, SKLPort1, 3>; // Float -> Float size conversion.
183
184// Strings instructions.
185// Packed Compare Implicit Length Strings, Return Mask
186// String instructions.
187def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
188 let Latency = 10;
189 let ResourceCycles = [3];
190}
191def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
192 let Latency = 10;
193 let ResourceCycles = [3, 1];
194}
195// Packed Compare Explicit Length Strings, Return Mask
196def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort16, SKLPort5]> {
197 let Latency = 10;
198 let ResourceCycles = [3, 2, 4];
199}
200def : WriteRes<WritePCmpEStrMLd, [SKLPort05, SKLPort16, SKLPort23]> {
201 let Latency = 10;
202 let ResourceCycles = [6, 2, 1];
203}
204 // Packed Compare Implicit Length Strings, Return Index
205def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
206 let Latency = 11;
207 let ResourceCycles = [3];
208}
209def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
210 let Latency = 11;
211 let ResourceCycles = [3, 1];
212}
213// Packed Compare Explicit Length Strings, Return Index
214def : WriteRes<WritePCmpEStrI, [SKLPort05, SKLPort16]> {
215 let Latency = 11;
216 let ResourceCycles = [6, 2];
217}
218def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort16, SKLPort5, SKLPort23]> {
219 let Latency = 11;
220 let ResourceCycles = [3, 2, 2, 1];
221}
222
223// AES instructions.
224def : WriteRes<WriteAESDecEnc, [SKLPort5]> { // Decryption, encryption.
225 let Latency = 7;
226 let ResourceCycles = [1];
227}
228def : WriteRes<WriteAESDecEncLd, [SKLPort5, SKLPort23]> {
229 let Latency = 7;
230 let ResourceCycles = [1, 1];
231}
232def : WriteRes<WriteAESIMC, [SKLPort5]> { // InvMixColumn.
233 let Latency = 14;
234 let ResourceCycles = [2];
235}
236def : WriteRes<WriteAESIMCLd, [SKLPort5, SKLPort23]> {
237 let Latency = 14;
238 let ResourceCycles = [2, 1];
239}
240def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5]> { // Key Generation.
241 let Latency = 10;
242 let ResourceCycles = [2, 8];
243}
244def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23]> {
245 let Latency = 10;
246 let ResourceCycles = [2, 7, 1];
247}
248
249// Carry-less multiplication instructions.
250def : WriteRes<WriteCLMul, [SKLPort0, SKLPort5]> {
251 let Latency = 7;
252 let ResourceCycles = [2, 1];
253}
254def : WriteRes<WriteCLMulLd, [SKLPort0, SKLPort5, SKLPort23]> {
255 let Latency = 7;
256 let ResourceCycles = [2, 1, 1];
257}
258
259// Catch-all for expensive system instructions.
260def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
261
262// AVX2.
263defm : SKLWriteResPair<WriteFShuffle256, SKLPort5, 3>; // Fp 256-bit width vector shuffles.
264defm : SKLWriteResPair<WriteShuffle256, SKLPort5, 3>; // 256-bit width vector shuffles.
265def : WriteRes<WriteVarVecShift, [SKLPort0, SKLPort5]> { // Variable vector shifts.
266 let Latency = 2;
267 let ResourceCycles = [2, 1];
268}
269def : WriteRes<WriteVarVecShiftLd, [SKLPort0, SKLPort5, SKLPort23]> {
270 let Latency = 6;
271 let ResourceCycles = [2, 1, 1];
272}
273
274// Old microcoded instructions that nobody use.
275def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
276
277// Fence instructions.
278def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
279
280// Nop, not very useful expect it provides a model for nops!
281def : WriteRes<WriteNop, []>;
282
283////////////////////////////////////////////////////////////////////////////////
284// Horizontal add/sub instructions.
285////////////////////////////////////////////////////////////////////////////////
286// HADD, HSUB PS/PD
287// x,x / v,v,v.
288def : WriteRes<WriteFHAdd, [SKLPort1]> {
289 let Latency = 3;
290}
291
292// x,m / v,v,m.
293def : WriteRes<WriteFHAddLd, [SKLPort1, SKLPort23]> {
294 let Latency = 7;
295 let ResourceCycles = [1, 1];
296}
297
298// PHADD|PHSUB (S) W/D.
299// v <- v,v.
300def : WriteRes<WritePHAdd, [SKLPort15]>;
301
302// v <- v,m.
303def : WriteRes<WritePHAddLd, [SKLPort15, SKLPort23]> {
304 let Latency = 5;
305 let ResourceCycles = [1, 1];
306}
307
308// Remaining instrs.
309
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000310def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000311 let Latency = 1;
312 let NumMicroOps = 1;
313 let ResourceCycles = [1];
314}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000315def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDSBirr")>;
316def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDSWirr")>;
317def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDUSBirr")>;
318def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDUSWirr")>;
319def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PAVGBirr")>;
320def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PAVGWirr")>;
321def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQBirr")>;
322def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQDirr")>;
323def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQWirr")>;
324def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTBirr")>;
325def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTDirr")>;
326def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTWirr")>;
327def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMAXSWirr")>;
328def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMAXUBirr")>;
329def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMINSWirr")>;
330def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMINUBirr")>;
331def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLDri")>;
332def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLDrr")>;
333def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLQri")>;
334def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLQrr")>;
335def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLWri")>;
336def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLWrr")>;
337def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRADri")>;
338def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRADrr")>;
339def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRAWri")>;
340def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRAWrr")>;
341def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLDri")>;
342def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLDrr")>;
343def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLQri")>;
344def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLQrr")>;
345def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLWri")>;
346def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLWrr")>;
347def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBSBirr")>;
348def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBSWirr")>;
349def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBUSBirr")>;
350def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBUSWirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000351
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000352def SKLWriteResGroup2 : SchedWriteRes<[SKLPort1]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000353 let Latency = 1;
354 let NumMicroOps = 1;
355 let ResourceCycles = [1];
356}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000357def: InstRW<[SKLWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000358
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000359def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000360 let Latency = 1;
361 let NumMicroOps = 1;
362 let ResourceCycles = [1];
363}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000364def: InstRW<[SKLWriteResGroup3], (instregex "COMP_FST0r")>;
365def: InstRW<[SKLWriteResGroup3], (instregex "COM_FST0r")>;
366def: InstRW<[SKLWriteResGroup3], (instregex "INSERTPSrr")>;
367def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MOVD64rr")>;
368def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
369def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PALIGNR64irr")>;
370def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PSHUFBrr64")>;
371def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PSHUFWri")>;
372def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
373def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
374def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
375def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
376def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
377def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
378def: InstRW<[SKLWriteResGroup3], (instregex "MOV64toPQIrr")>;
379def: InstRW<[SKLWriteResGroup3], (instregex "MOVDDUPrr")>;
380def: InstRW<[SKLWriteResGroup3], (instregex "MOVDI2PDIrr")>;
381def: InstRW<[SKLWriteResGroup3], (instregex "MOVHLPSrr")>;
382def: InstRW<[SKLWriteResGroup3], (instregex "MOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000383def: InstRW<[SKLWriteResGroup3], (instregex "MOVSDrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000384def: InstRW<[SKLWriteResGroup3], (instregex "MOVSHDUPrr")>;
385def: InstRW<[SKLWriteResGroup3], (instregex "MOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000386def: InstRW<[SKLWriteResGroup3], (instregex "MOVUPDrr(_REV)?")>;
387def: InstRW<[SKLWriteResGroup3], (instregex "MOVUPSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000388def: InstRW<[SKLWriteResGroup3], (instregex "PACKSSDWrr")>;
389def: InstRW<[SKLWriteResGroup3], (instregex "PACKSSWBrr")>;
390def: InstRW<[SKLWriteResGroup3], (instregex "PACKUSDWrr")>;
391def: InstRW<[SKLWriteResGroup3], (instregex "PACKUSWBrr")>;
392def: InstRW<[SKLWriteResGroup3], (instregex "PALIGNRrri")>;
393def: InstRW<[SKLWriteResGroup3], (instregex "PBLENDWrri")>;
394def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBDrr")>;
395def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBQrr")>;
396def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBWrr")>;
397def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXDQrr")>;
398def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXWDrr")>;
399def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXWQrr")>;
400def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBDrr")>;
401def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBQrr")>;
402def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBWrr")>;
403def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXDQrr")>;
404def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXWDrr")>;
405def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXWQrr")>;
406def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFBrr")>;
407def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFDri")>;
408def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFHWri")>;
409def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFLWri")>;
410def: InstRW<[SKLWriteResGroup3], (instregex "PSLLDQri")>;
411def: InstRW<[SKLWriteResGroup3], (instregex "PSRLDQri")>;
412def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHBWrr")>;
413def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHDQrr")>;
414def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
415def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHWDrr")>;
416def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLBWrr")>;
417def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLDQrr")>;
418def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
419def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLWDrr")>;
420def: InstRW<[SKLWriteResGroup3], (instregex "SHUFPDrri")>;
421def: InstRW<[SKLWriteResGroup3], (instregex "SHUFPSrri")>;
422def: InstRW<[SKLWriteResGroup3], (instregex "UCOM_FPr")>;
423def: InstRW<[SKLWriteResGroup3], (instregex "UCOM_Fr")>;
424def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKHPDrr")>;
425def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKHPSrr")>;
426def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKLPDrr")>;
427def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKLPSrr")>;
428def: InstRW<[SKLWriteResGroup3], (instregex "VBROADCASTSSrr")>;
429def: InstRW<[SKLWriteResGroup3], (instregex "VINSERTPSrr")>;
430def: InstRW<[SKLWriteResGroup3], (instregex "VMOV64toPQIrr")>;
431def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDDUPYrr")>;
432def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDDUPrr")>;
433def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
434def: InstRW<[SKLWriteResGroup3], (instregex "VMOVHLPSrr")>;
435def: InstRW<[SKLWriteResGroup3], (instregex "VMOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000436def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSDrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000437def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
438def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSHDUPrr")>;
439def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
440def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000441def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPDYrr(_REV)?")>;
442def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPDrr(_REV)?")>;
443def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPSYrr(_REV)?")>;
444def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000445def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSDWYrr")>;
446def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSDWrr")>;
447def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSWBYrr")>;
448def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSWBrr")>;
449def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSDWYrr")>;
450def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSDWrr")>;
451def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSWBYrr")>;
452def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSWBrr")>;
453def: InstRW<[SKLWriteResGroup3], (instregex "VPALIGNRYrri")>;
454def: InstRW<[SKLWriteResGroup3], (instregex "VPALIGNRrri")>;
455def: InstRW<[SKLWriteResGroup3], (instregex "VPBLENDWYrri")>;
456def: InstRW<[SKLWriteResGroup3], (instregex "VPBLENDWrri")>;
457def: InstRW<[SKLWriteResGroup3], (instregex "VPBROADCASTDrr")>;
458def: InstRW<[SKLWriteResGroup3], (instregex "VPBROADCASTQrr")>;
459def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDYri")>;
460def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDYrr")>;
461def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDri")>;
462def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDrr")>;
463def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSYri")>;
464def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSYrr")>;
465def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSri")>;
466def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSrr")>;
467def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBDrr")>;
468def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBQrr")>;
469def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBWrr")>;
470def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXDQrr")>;
471def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXWDrr")>;
472def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXWQrr")>;
473def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBDrr")>;
474def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBQrr")>;
475def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBWrr")>;
476def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXDQrr")>;
477def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXWDrr")>;
478def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXWQrr")>;
479def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFBYrr")>;
480def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFBrr")>;
481def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFDYri")>;
482def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFDri")>;
483def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFHWYri")>;
484def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFHWri")>;
485def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFLWYri")>;
486def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFLWri")>;
487def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDQYri")>;
488def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDQri")>;
489def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDQYri")>;
490def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDQri")>;
491def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
492def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
493def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
494def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
495def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
496def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
497def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
498def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
499def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
500def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
501def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
502def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
503def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
504def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
505def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
506def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
507def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPDYrri")>;
508def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPDrri")>;
509def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPSYrri")>;
510def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPSrri")>;
511def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
512def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPDrr")>;
513def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
514def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPSrr")>;
515def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
516def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPDrr")>;
517def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
518def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000519
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000520def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000521 let Latency = 1;
522 let NumMicroOps = 1;
523 let ResourceCycles = [1];
524}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000525def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000526
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000527def SKLWriteResGroup5 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000528 let Latency = 1;
529 let NumMicroOps = 1;
530 let ResourceCycles = [1];
531}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000532def: InstRW<[SKLWriteResGroup5], (instregex "PABSBrr")>;
533def: InstRW<[SKLWriteResGroup5], (instregex "PABSDrr")>;
534def: InstRW<[SKLWriteResGroup5], (instregex "PABSWrr")>;
535def: InstRW<[SKLWriteResGroup5], (instregex "PADDSBrr")>;
536def: InstRW<[SKLWriteResGroup5], (instregex "PADDSWrr")>;
537def: InstRW<[SKLWriteResGroup5], (instregex "PADDUSBrr")>;
538def: InstRW<[SKLWriteResGroup5], (instregex "PADDUSWrr")>;
539def: InstRW<[SKLWriteResGroup5], (instregex "PAVGBrr")>;
540def: InstRW<[SKLWriteResGroup5], (instregex "PAVGWrr")>;
541def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQBrr")>;
542def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQDrr")>;
543def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQQrr")>;
544def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQWrr")>;
545def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTBrr")>;
546def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTDrr")>;
547def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTWrr")>;
548def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSBrr")>;
549def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSDrr")>;
550def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSWrr")>;
551def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUBrr")>;
552def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUDrr")>;
553def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUWrr")>;
554def: InstRW<[SKLWriteResGroup5], (instregex "PMINSBrr")>;
555def: InstRW<[SKLWriteResGroup5], (instregex "PMINSDrr")>;
556def: InstRW<[SKLWriteResGroup5], (instregex "PMINSWrr")>;
557def: InstRW<[SKLWriteResGroup5], (instregex "PMINUBrr")>;
558def: InstRW<[SKLWriteResGroup5], (instregex "PMINUDrr")>;
559def: InstRW<[SKLWriteResGroup5], (instregex "PMINUWrr")>;
560def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNBrr128")>;
561def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNDrr128")>;
562def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNWrr128")>;
563def: InstRW<[SKLWriteResGroup5], (instregex "PSLLDri")>;
564def: InstRW<[SKLWriteResGroup5], (instregex "PSLLQri")>;
565def: InstRW<[SKLWriteResGroup5], (instregex "PSLLWri")>;
566def: InstRW<[SKLWriteResGroup5], (instregex "PSRADri")>;
567def: InstRW<[SKLWriteResGroup5], (instregex "PSRAWri")>;
568def: InstRW<[SKLWriteResGroup5], (instregex "PSRLDri")>;
569def: InstRW<[SKLWriteResGroup5], (instregex "PSRLQri")>;
570def: InstRW<[SKLWriteResGroup5], (instregex "PSRLWri")>;
571def: InstRW<[SKLWriteResGroup5], (instregex "PSUBSBrr")>;
572def: InstRW<[SKLWriteResGroup5], (instregex "PSUBSWrr")>;
573def: InstRW<[SKLWriteResGroup5], (instregex "PSUBUSBrr")>;
574def: InstRW<[SKLWriteResGroup5], (instregex "PSUBUSWrr")>;
575def: InstRW<[SKLWriteResGroup5], (instregex "VPABSBYrr")>;
576def: InstRW<[SKLWriteResGroup5], (instregex "VPABSBrr")>;
577def: InstRW<[SKLWriteResGroup5], (instregex "VPABSDYrr")>;
578def: InstRW<[SKLWriteResGroup5], (instregex "VPABSDrr")>;
579def: InstRW<[SKLWriteResGroup5], (instregex "VPABSWYrr")>;
580def: InstRW<[SKLWriteResGroup5], (instregex "VPABSWrr")>;
581def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSBYrr")>;
582def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSBrr")>;
583def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSWYrr")>;
584def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSWrr")>;
585def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSBYrr")>;
586def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSBrr")>;
587def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSWYrr")>;
588def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSWrr")>;
589def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGBYrr")>;
590def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGBrr")>;
591def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGWYrr")>;
592def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGWrr")>;
593def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQBYrr")>;
594def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQBrr")>;
595def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQDYrr")>;
596def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQDrr")>;
597def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQQYrr")>;
598def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQQrr")>;
599def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQWYrr")>;
600def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQWrr")>;
601def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTBYrr")>;
602def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTBrr")>;
603def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTDYrr")>;
604def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTDrr")>;
605def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTWYrr")>;
606def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTWrr")>;
607def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSBYrr")>;
608def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSBrr")>;
609def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSDYrr")>;
610def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSDrr")>;
611def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSWYrr")>;
612def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSWrr")>;
613def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUBYrr")>;
614def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUBrr")>;
615def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUDYrr")>;
616def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUDrr")>;
617def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUWYrr")>;
618def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUWrr")>;
619def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSBYrr")>;
620def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSBrr")>;
621def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSDYrr")>;
622def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSDrr")>;
623def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSWYrr")>;
624def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSWrr")>;
625def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUBYrr")>;
626def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUBrr")>;
627def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUDYrr")>;
628def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUDrr")>;
629def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUWYrr")>;
630def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUWrr")>;
631def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNBYrr256")>;
632def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNBrr128")>;
633def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNDYrr256")>;
634def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNDrr128")>;
635def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNWYrr256")>;
636def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNWrr128")>;
637def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLDYri")>;
638def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLDri")>;
639def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLQYri")>;
640def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLQri")>;
641def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVDYrr")>;
642def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVDrr")>;
643def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVQYrr")>;
644def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVQrr")>;
645def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLWYri")>;
646def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLWri")>;
647def: InstRW<[SKLWriteResGroup5], (instregex "VPSRADYri")>;
648def: InstRW<[SKLWriteResGroup5], (instregex "VPSRADri")>;
649def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAVDYrr")>;
650def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAVDrr")>;
651def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAWYri")>;
652def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAWri")>;
653def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLDYri")>;
654def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLDri")>;
655def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLQYri")>;
656def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLQri")>;
657def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVDYrr")>;
658def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVDrr")>;
659def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVQYrr")>;
660def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVQrr")>;
661def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLWYri")>;
662def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLWri")>;
663def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSBYrr")>;
664def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSBrr")>;
665def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSWYrr")>;
666def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSWrr")>;
667def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSBYrr")>;
668def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSBrr")>;
669def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSWYrr")>;
670def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSWrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000671
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000672def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000673 let Latency = 1;
674 let NumMicroOps = 1;
675 let ResourceCycles = [1];
676}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000677def: InstRW<[SKLWriteResGroup6], (instregex "FINCSTP")>;
678def: InstRW<[SKLWriteResGroup6], (instregex "FNOP")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000679def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000680def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSBrr64")>;
681def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSDrr64")>;
682def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSWrr64")>;
683def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDBirr")>;
684def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDDirr")>;
685def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDQirr")>;
686def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDWirr")>;
687def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PANDNirr")>;
688def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PANDirr")>;
689def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PORirr")>;
690def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNBrr64")>;
691def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNDrr64")>;
692def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNWrr64")>;
693def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBBirr")>;
694def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBDirr")>;
695def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBQirr")>;
696def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBWirr")>;
697def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PXORirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000698
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000699def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000700 let Latency = 1;
701 let NumMicroOps = 1;
702 let ResourceCycles = [1];
703}
Craig Topper1a88c502017-12-10 09:14:39 +0000704def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000705def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)rr(_REV)?")>;
706def: InstRW<[SKLWriteResGroup7], (instregex "ADC8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000707def: InstRW<[SKLWriteResGroup7], (instregex "ADCX32rr")>;
708def: InstRW<[SKLWriteResGroup7], (instregex "ADCX64rr")>;
709def: InstRW<[SKLWriteResGroup7], (instregex "ADOX32rr")>;
710def: InstRW<[SKLWriteResGroup7], (instregex "ADOX64rr")>;
711def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8")>;
712def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)rr")>;
713def: InstRW<[SKLWriteResGroup7], (instregex "BTC(16|32|64)ri8")>;
714def: InstRW<[SKLWriteResGroup7], (instregex "BTC(16|32|64)rr")>;
715def: InstRW<[SKLWriteResGroup7], (instregex "BTR(16|32|64)ri8")>;
716def: InstRW<[SKLWriteResGroup7], (instregex "BTR(16|32|64)rr")>;
717def: InstRW<[SKLWriteResGroup7], (instregex "BTS(16|32|64)ri8")>;
718def: InstRW<[SKLWriteResGroup7], (instregex "BTS(16|32|64)rr")>;
719def: InstRW<[SKLWriteResGroup7], (instregex "CDQ")>;
720def: InstRW<[SKLWriteResGroup7], (instregex "CLAC")>;
721def: InstRW<[SKLWriteResGroup7], (instregex "CMOVAE(16|32|64)rr")>;
722def: InstRW<[SKLWriteResGroup7], (instregex "CMOVB(16|32|64)rr")>;
723def: InstRW<[SKLWriteResGroup7], (instregex "CMOVE(16|32|64)rr")>;
724def: InstRW<[SKLWriteResGroup7], (instregex "CMOVG(16|32|64)rr")>;
725def: InstRW<[SKLWriteResGroup7], (instregex "CMOVGE(16|32|64)rr")>;
726def: InstRW<[SKLWriteResGroup7], (instregex "CMOVL(16|32|64)rr")>;
727def: InstRW<[SKLWriteResGroup7], (instregex "CMOVLE(16|32|64)rr")>;
728def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNE(16|32|64)rr")>;
729def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNO(16|32|64)rr")>;
730def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNP(16|32|64)rr")>;
731def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNS(16|32|64)rr")>;
732def: InstRW<[SKLWriteResGroup7], (instregex "CMOVO(16|32|64)rr")>;
733def: InstRW<[SKLWriteResGroup7], (instregex "CMOVP(16|32|64)rr")>;
734def: InstRW<[SKLWriteResGroup7], (instregex "CMOVS(16|32|64)rr")>;
735def: InstRW<[SKLWriteResGroup7], (instregex "CQO")>;
736def: InstRW<[SKLWriteResGroup7], (instregex "JAE_1")>;
737def: InstRW<[SKLWriteResGroup7], (instregex "JAE_4")>;
738def: InstRW<[SKLWriteResGroup7], (instregex "JA_1")>;
739def: InstRW<[SKLWriteResGroup7], (instregex "JA_4")>;
740def: InstRW<[SKLWriteResGroup7], (instregex "JBE_1")>;
741def: InstRW<[SKLWriteResGroup7], (instregex "JBE_4")>;
742def: InstRW<[SKLWriteResGroup7], (instregex "JB_1")>;
743def: InstRW<[SKLWriteResGroup7], (instregex "JB_4")>;
744def: InstRW<[SKLWriteResGroup7], (instregex "JE_1")>;
745def: InstRW<[SKLWriteResGroup7], (instregex "JE_4")>;
746def: InstRW<[SKLWriteResGroup7], (instregex "JGE_1")>;
747def: InstRW<[SKLWriteResGroup7], (instregex "JGE_4")>;
748def: InstRW<[SKLWriteResGroup7], (instregex "JG_1")>;
749def: InstRW<[SKLWriteResGroup7], (instregex "JG_4")>;
750def: InstRW<[SKLWriteResGroup7], (instregex "JLE_1")>;
751def: InstRW<[SKLWriteResGroup7], (instregex "JLE_4")>;
752def: InstRW<[SKLWriteResGroup7], (instregex "JL_1")>;
753def: InstRW<[SKLWriteResGroup7], (instregex "JL_4")>;
754def: InstRW<[SKLWriteResGroup7], (instregex "JMP_1")>;
755def: InstRW<[SKLWriteResGroup7], (instregex "JMP_4")>;
756def: InstRW<[SKLWriteResGroup7], (instregex "JNE_1")>;
757def: InstRW<[SKLWriteResGroup7], (instregex "JNE_4")>;
758def: InstRW<[SKLWriteResGroup7], (instregex "JNO_1")>;
759def: InstRW<[SKLWriteResGroup7], (instregex "JNO_4")>;
760def: InstRW<[SKLWriteResGroup7], (instregex "JNP_1")>;
761def: InstRW<[SKLWriteResGroup7], (instregex "JNP_4")>;
762def: InstRW<[SKLWriteResGroup7], (instregex "JNS_1")>;
763def: InstRW<[SKLWriteResGroup7], (instregex "JNS_4")>;
764def: InstRW<[SKLWriteResGroup7], (instregex "JO_1")>;
765def: InstRW<[SKLWriteResGroup7], (instregex "JO_4")>;
766def: InstRW<[SKLWriteResGroup7], (instregex "JP_1")>;
767def: InstRW<[SKLWriteResGroup7], (instregex "JP_4")>;
768def: InstRW<[SKLWriteResGroup7], (instregex "JS_1")>;
769def: InstRW<[SKLWriteResGroup7], (instregex "JS_4")>;
770def: InstRW<[SKLWriteResGroup7], (instregex "RORX32ri")>;
771def: InstRW<[SKLWriteResGroup7], (instregex "RORX64ri")>;
772def: InstRW<[SKLWriteResGroup7], (instregex "SAR(16|32|64)r1")>;
773def: InstRW<[SKLWriteResGroup7], (instregex "SAR(16|32|64)ri")>;
774def: InstRW<[SKLWriteResGroup7], (instregex "SAR8r1")>;
775def: InstRW<[SKLWriteResGroup7], (instregex "SAR8ri")>;
776def: InstRW<[SKLWriteResGroup7], (instregex "SARX32rr")>;
777def: InstRW<[SKLWriteResGroup7], (instregex "SARX64rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000778def: InstRW<[SKLWriteResGroup7], (instregex "SBB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000779def: InstRW<[SKLWriteResGroup7], (instregex "SBB(16|32|64)rr(_REV)?")>;
780def: InstRW<[SKLWriteResGroup7], (instregex "SBB8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000781def: InstRW<[SKLWriteResGroup7], (instregex "SETAEr")>;
782def: InstRW<[SKLWriteResGroup7], (instregex "SETBr")>;
783def: InstRW<[SKLWriteResGroup7], (instregex "SETEr")>;
784def: InstRW<[SKLWriteResGroup7], (instregex "SETGEr")>;
785def: InstRW<[SKLWriteResGroup7], (instregex "SETGr")>;
786def: InstRW<[SKLWriteResGroup7], (instregex "SETLEr")>;
787def: InstRW<[SKLWriteResGroup7], (instregex "SETLr")>;
788def: InstRW<[SKLWriteResGroup7], (instregex "SETNEr")>;
789def: InstRW<[SKLWriteResGroup7], (instregex "SETNOr")>;
790def: InstRW<[SKLWriteResGroup7], (instregex "SETNPr")>;
791def: InstRW<[SKLWriteResGroup7], (instregex "SETNSr")>;
792def: InstRW<[SKLWriteResGroup7], (instregex "SETOr")>;
793def: InstRW<[SKLWriteResGroup7], (instregex "SETPr")>;
794def: InstRW<[SKLWriteResGroup7], (instregex "SETSr")>;
795def: InstRW<[SKLWriteResGroup7], (instregex "SHL(16|32|64)r1")>;
796def: InstRW<[SKLWriteResGroup7], (instregex "SHL(16|32|64)ri")>;
797def: InstRW<[SKLWriteResGroup7], (instregex "SHL8r1")>;
798def: InstRW<[SKLWriteResGroup7], (instregex "SHL8ri")>;
799def: InstRW<[SKLWriteResGroup7], (instregex "SHLX32rr")>;
800def: InstRW<[SKLWriteResGroup7], (instregex "SHLX64rr")>;
801def: InstRW<[SKLWriteResGroup7], (instregex "SHR(16|32|64)r1")>;
802def: InstRW<[SKLWriteResGroup7], (instregex "SHR(16|32|64)ri")>;
803def: InstRW<[SKLWriteResGroup7], (instregex "SHR8r1")>;
804def: InstRW<[SKLWriteResGroup7], (instregex "SHR8ri")>;
805def: InstRW<[SKLWriteResGroup7], (instregex "SHRX32rr")>;
806def: InstRW<[SKLWriteResGroup7], (instregex "SHRX64rr")>;
807def: InstRW<[SKLWriteResGroup7], (instregex "STAC")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000808
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000809def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
810 let Latency = 1;
811 let NumMicroOps = 1;
812 let ResourceCycles = [1];
813}
814def: InstRW<[SKLWriteResGroup8], (instregex "ANDN32rr")>;
815def: InstRW<[SKLWriteResGroup8], (instregex "ANDN64rr")>;
816def: InstRW<[SKLWriteResGroup8], (instregex "BLSI32rr")>;
817def: InstRW<[SKLWriteResGroup8], (instregex "BLSI64rr")>;
818def: InstRW<[SKLWriteResGroup8], (instregex "BLSMSK32rr")>;
819def: InstRW<[SKLWriteResGroup8], (instregex "BLSMSK64rr")>;
820def: InstRW<[SKLWriteResGroup8], (instregex "BLSR32rr")>;
821def: InstRW<[SKLWriteResGroup8], (instregex "BLSR64rr")>;
822def: InstRW<[SKLWriteResGroup8], (instregex "BZHI32rr")>;
823def: InstRW<[SKLWriteResGroup8], (instregex "BZHI64rr")>;
Craig Topper28e55382017-12-10 09:14:42 +0000824def: InstRW<[SKLWriteResGroup8], (instregex "LEA(16|32|64)(_32)?r")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000825
826def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
827 let Latency = 1;
828 let NumMicroOps = 1;
829 let ResourceCycles = [1];
830}
831def: InstRW<[SKLWriteResGroup9], (instregex "ANDNPDrr")>;
832def: InstRW<[SKLWriteResGroup9], (instregex "ANDNPSrr")>;
833def: InstRW<[SKLWriteResGroup9], (instregex "ANDPDrr")>;
834def: InstRW<[SKLWriteResGroup9], (instregex "ANDPSrr")>;
835def: InstRW<[SKLWriteResGroup9], (instregex "BLENDPDrri")>;
836def: InstRW<[SKLWriteResGroup9], (instregex "BLENDPSrri")>;
837def: InstRW<[SKLWriteResGroup9], (instregex "MMX_MOVD64from64rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000838def: InstRW<[SKLWriteResGroup9], (instregex "MOVAPDrr(_REV)?")>;
839def: InstRW<[SKLWriteResGroup9], (instregex "MOVAPSrr(_REV)?")>;
840def: InstRW<[SKLWriteResGroup9], (instregex "MOVDQArr(_REV)?")>;
841def: InstRW<[SKLWriteResGroup9], (instregex "MOVDQUrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000842def: InstRW<[SKLWriteResGroup9], (instregex "MOVPQI2QIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000843def: InstRW<[SKLWriteResGroup9], (instregex "MOVSSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000844def: InstRW<[SKLWriteResGroup9], (instregex "ORPDrr")>;
845def: InstRW<[SKLWriteResGroup9], (instregex "ORPSrr")>;
846def: InstRW<[SKLWriteResGroup9], (instregex "PADDBrr")>;
847def: InstRW<[SKLWriteResGroup9], (instregex "PADDDrr")>;
848def: InstRW<[SKLWriteResGroup9], (instregex "PADDQrr")>;
849def: InstRW<[SKLWriteResGroup9], (instregex "PADDWrr")>;
850def: InstRW<[SKLWriteResGroup9], (instregex "PANDNrr")>;
851def: InstRW<[SKLWriteResGroup9], (instregex "PANDrr")>;
852def: InstRW<[SKLWriteResGroup9], (instregex "PORrr")>;
853def: InstRW<[SKLWriteResGroup9], (instregex "PSUBBrr")>;
854def: InstRW<[SKLWriteResGroup9], (instregex "PSUBDrr")>;
855def: InstRW<[SKLWriteResGroup9], (instregex "PSUBQrr")>;
856def: InstRW<[SKLWriteResGroup9], (instregex "PSUBWrr")>;
857def: InstRW<[SKLWriteResGroup9], (instregex "PXORrr")>;
858def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPDYrr")>;
859def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPDrr")>;
860def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPSYrr")>;
861def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPSrr")>;
862def: InstRW<[SKLWriteResGroup9], (instregex "VANDPDYrr")>;
863def: InstRW<[SKLWriteResGroup9], (instregex "VANDPDrr")>;
864def: InstRW<[SKLWriteResGroup9], (instregex "VANDPSYrr")>;
865def: InstRW<[SKLWriteResGroup9], (instregex "VANDPSrr")>;
866def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPDYrri")>;
867def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPDrri")>;
868def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPSYrri")>;
869def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPSrri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000870def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPDYrr(_REV)?")>;
871def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPDrr(_REV)?")>;
872def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPSYrr(_REV)?")>;
873def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPSrr(_REV)?")>;
874def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQAYrr(_REV)?")>;
875def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQArr(_REV)?")>;
876def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQUYrr(_REV)?")>;
877def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQUrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def: InstRW<[SKLWriteResGroup9], (instregex "VMOVPQI2QIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000879def: InstRW<[SKLWriteResGroup9], (instregex "VMOVSSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000880def: InstRW<[SKLWriteResGroup9], (instregex "VMOVZPQILo2PQIrr")>;
881def: InstRW<[SKLWriteResGroup9], (instregex "VORPDYrr")>;
882def: InstRW<[SKLWriteResGroup9], (instregex "VORPDrr")>;
883def: InstRW<[SKLWriteResGroup9], (instregex "VORPSYrr")>;
884def: InstRW<[SKLWriteResGroup9], (instregex "VORPSrr")>;
885def: InstRW<[SKLWriteResGroup9], (instregex "VPADDBYrr")>;
886def: InstRW<[SKLWriteResGroup9], (instregex "VPADDBrr")>;
887def: InstRW<[SKLWriteResGroup9], (instregex "VPADDDYrr")>;
888def: InstRW<[SKLWriteResGroup9], (instregex "VPADDDrr")>;
889def: InstRW<[SKLWriteResGroup9], (instregex "VPADDQYrr")>;
890def: InstRW<[SKLWriteResGroup9], (instregex "VPADDQrr")>;
891def: InstRW<[SKLWriteResGroup9], (instregex "VPADDWYrr")>;
892def: InstRW<[SKLWriteResGroup9], (instregex "VPADDWrr")>;
893def: InstRW<[SKLWriteResGroup9], (instregex "VPANDNYrr")>;
894def: InstRW<[SKLWriteResGroup9], (instregex "VPANDNrr")>;
895def: InstRW<[SKLWriteResGroup9], (instregex "VPANDYrr")>;
896def: InstRW<[SKLWriteResGroup9], (instregex "VPANDrr")>;
897def: InstRW<[SKLWriteResGroup9], (instregex "VPBLENDDYrri")>;
898def: InstRW<[SKLWriteResGroup9], (instregex "VPBLENDDrri")>;
899def: InstRW<[SKLWriteResGroup9], (instregex "VPORYrr")>;
900def: InstRW<[SKLWriteResGroup9], (instregex "VPORrr")>;
901def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBBYrr")>;
902def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBBrr")>;
903def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBDYrr")>;
904def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBDrr")>;
905def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBQYrr")>;
906def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBQrr")>;
907def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBWYrr")>;
908def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBWrr")>;
909def: InstRW<[SKLWriteResGroup9], (instregex "VPXORYrr")>;
910def: InstRW<[SKLWriteResGroup9], (instregex "VPXORrr")>;
911def: InstRW<[SKLWriteResGroup9], (instregex "VXORPDYrr")>;
912def: InstRW<[SKLWriteResGroup9], (instregex "VXORPDrr")>;
913def: InstRW<[SKLWriteResGroup9], (instregex "VXORPSYrr")>;
914def: InstRW<[SKLWriteResGroup9], (instregex "VXORPSrr")>;
915def: InstRW<[SKLWriteResGroup9], (instregex "XORPDrr")>;
916def: InstRW<[SKLWriteResGroup9], (instregex "XORPSrr")>;
917
918def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
919 let Latency = 1;
920 let NumMicroOps = 1;
921 let ResourceCycles = [1];
922}
Craig Topper1a88c502017-12-10 09:14:39 +0000923def: InstRW<[SKLWriteResGroup10], (instregex "ADD(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000924def: InstRW<[SKLWriteResGroup10], (instregex "ADD(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000925def: InstRW<[SKLWriteResGroup10], (instregex "ADD8i8")>;
926def: InstRW<[SKLWriteResGroup10], (instregex "ADD8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000927def: InstRW<[SKLWriteResGroup10], (instregex "ADD8rr(_REV)?")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000928def: InstRW<[SKLWriteResGroup10], (instregex "AND(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000929def: InstRW<[SKLWriteResGroup10], (instregex "AND(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000930def: InstRW<[SKLWriteResGroup10], (instregex "AND8i8")>;
931def: InstRW<[SKLWriteResGroup10], (instregex "AND8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000932def: InstRW<[SKLWriteResGroup10], (instregex "AND8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000933def: InstRW<[SKLWriteResGroup10], (instregex "CBW")>;
934def: InstRW<[SKLWriteResGroup10], (instregex "CLC")>;
935def: InstRW<[SKLWriteResGroup10], (instregex "CMC")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000936def: InstRW<[SKLWriteResGroup10], (instregex "CMP(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000937def: InstRW<[SKLWriteResGroup10], (instregex "CMP(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000938def: InstRW<[SKLWriteResGroup10], (instregex "CMP8i8")>;
939def: InstRW<[SKLWriteResGroup10], (instregex "CMP8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000940def: InstRW<[SKLWriteResGroup10], (instregex "CMP8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000941def: InstRW<[SKLWriteResGroup10], (instregex "CWDE")>;
942def: InstRW<[SKLWriteResGroup10], (instregex "DEC(16|32|64)r")>;
943def: InstRW<[SKLWriteResGroup10], (instregex "DEC8r")>;
944def: InstRW<[SKLWriteResGroup10], (instregex "INC(16|32|64)r")>;
945def: InstRW<[SKLWriteResGroup10], (instregex "INC8r")>;
946def: InstRW<[SKLWriteResGroup10], (instregex "LAHF")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000947def: InstRW<[SKLWriteResGroup10], (instregex "MOV(16|32|64)rr(_REV)?")>;
948def: InstRW<[SKLWriteResGroup10], (instregex "MOV8ri(_alt)?")>;
949def: InstRW<[SKLWriteResGroup10], (instregex "MOV8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000950def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr16")>;
951def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr32")>;
952def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr8")>;
953def: InstRW<[SKLWriteResGroup10], (instregex "MOVZX(16|32|64)rr16")>;
954def: InstRW<[SKLWriteResGroup10], (instregex "MOVZX(16|32|64)rr8")>;
955def: InstRW<[SKLWriteResGroup10], (instregex "NEG(16|32|64)r")>;
956def: InstRW<[SKLWriteResGroup10], (instregex "NEG8r")>;
957def: InstRW<[SKLWriteResGroup10], (instregex "NOOP")>;
958def: InstRW<[SKLWriteResGroup10], (instregex "NOT(16|32|64)r")>;
959def: InstRW<[SKLWriteResGroup10], (instregex "NOT8r")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000960def: InstRW<[SKLWriteResGroup10], (instregex "OR(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000961def: InstRW<[SKLWriteResGroup10], (instregex "OR(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000962def: InstRW<[SKLWriteResGroup10], (instregex "OR8i8")>;
963def: InstRW<[SKLWriteResGroup10], (instregex "OR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000964def: InstRW<[SKLWriteResGroup10], (instregex "OR8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000965def: InstRW<[SKLWriteResGroup10], (instregex "SAHF")>;
966def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m")>;
967def: InstRW<[SKLWriteResGroup10], (instregex "SIDT64m")>;
968def: InstRW<[SKLWriteResGroup10], (instregex "SLDT64m")>;
969def: InstRW<[SKLWriteResGroup10], (instregex "SMSW16m")>;
970def: InstRW<[SKLWriteResGroup10], (instregex "STC")>;
971def: InstRW<[SKLWriteResGroup10], (instregex "STRm")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000972def: InstRW<[SKLWriteResGroup10], (instregex "SUB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000973def: InstRW<[SKLWriteResGroup10], (instregex "SUB(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000974def: InstRW<[SKLWriteResGroup10], (instregex "SUB8i8")>;
975def: InstRW<[SKLWriteResGroup10], (instregex "SUB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000976def: InstRW<[SKLWriteResGroup10], (instregex "SUB8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000977def: InstRW<[SKLWriteResGroup10], (instregex "SYSCALL")>;
978def: InstRW<[SKLWriteResGroup10], (instregex "TEST(16|32|64)rr")>;
979def: InstRW<[SKLWriteResGroup10], (instregex "TEST8i8")>;
980def: InstRW<[SKLWriteResGroup10], (instregex "TEST8ri")>;
981def: InstRW<[SKLWriteResGroup10], (instregex "TEST8rr")>;
982def: InstRW<[SKLWriteResGroup10], (instregex "XCHG(16|32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000983def: InstRW<[SKLWriteResGroup10], (instregex "XOR(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000984def: InstRW<[SKLWriteResGroup10], (instregex "XOR(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000985def: InstRW<[SKLWriteResGroup10], (instregex "XOR8i8")>;
986def: InstRW<[SKLWriteResGroup10], (instregex "XOR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000987def: InstRW<[SKLWriteResGroup10], (instregex "XOR8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000988
989def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000990 let Latency = 1;
991 let NumMicroOps = 2;
992 let ResourceCycles = [1,1];
993}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000994def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm")>;
995def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVD64from64rm")>;
996def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVD64mr")>;
997def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVNTQmr")>;
998def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVQ64mr")>;
999def: InstRW<[SKLWriteResGroup11], (instregex "MOV(16|32|64)mr")>;
1000def: InstRW<[SKLWriteResGroup11], (instregex "MOV8mi")>;
1001def: InstRW<[SKLWriteResGroup11], (instregex "MOV8mr")>;
1002def: InstRW<[SKLWriteResGroup11], (instregex "MOVAPDmr")>;
1003def: InstRW<[SKLWriteResGroup11], (instregex "MOVAPSmr")>;
1004def: InstRW<[SKLWriteResGroup11], (instregex "MOVDQAmr")>;
1005def: InstRW<[SKLWriteResGroup11], (instregex "MOVDQUmr")>;
1006def: InstRW<[SKLWriteResGroup11], (instregex "MOVHPDmr")>;
1007def: InstRW<[SKLWriteResGroup11], (instregex "MOVHPSmr")>;
1008def: InstRW<[SKLWriteResGroup11], (instregex "MOVLPDmr")>;
1009def: InstRW<[SKLWriteResGroup11], (instregex "MOVLPSmr")>;
1010def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTDQmr")>;
1011def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTI_64mr")>;
1012def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTImr")>;
1013def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTPDmr")>;
1014def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTPSmr")>;
1015def: InstRW<[SKLWriteResGroup11], (instregex "MOVPDI2DImr")>;
1016def: InstRW<[SKLWriteResGroup11], (instregex "MOVPQI2QImr")>;
1017def: InstRW<[SKLWriteResGroup11], (instregex "MOVPQIto64mr")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001018def: InstRW<[SKLWriteResGroup11], (instregex "MOVSDmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001019def: InstRW<[SKLWriteResGroup11], (instregex "MOVSSmr")>;
1020def: InstRW<[SKLWriteResGroup11], (instregex "MOVUPDmr")>;
1021def: InstRW<[SKLWriteResGroup11], (instregex "MOVUPSmr")>;
1022def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP32m")>;
1023def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP64m")>;
1024def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP80m")>;
1025def: InstRW<[SKLWriteResGroup11], (instregex "VEXTRACTF128mr")>;
1026def: InstRW<[SKLWriteResGroup11], (instregex "VEXTRACTI128mr")>;
1027def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPDYmr")>;
1028def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPDmr")>;
1029def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPSYmr")>;
1030def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPSmr")>;
1031def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQAYmr")>;
1032def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQAmr")>;
1033def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQUYmr")>;
1034def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQUmr")>;
1035def: InstRW<[SKLWriteResGroup11], (instregex "VMOVHPDmr")>;
1036def: InstRW<[SKLWriteResGroup11], (instregex "VMOVHPSmr")>;
1037def: InstRW<[SKLWriteResGroup11], (instregex "VMOVLPDmr")>;
1038def: InstRW<[SKLWriteResGroup11], (instregex "VMOVLPSmr")>;
1039def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTDQYmr")>;
1040def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTDQmr")>;
1041def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPDYmr")>;
1042def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPDmr")>;
1043def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPSYmr")>;
1044def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPSmr")>;
1045def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPDI2DImr")>;
1046def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPQI2QImr")>;
1047def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPQIto64mr")>;
1048def: InstRW<[SKLWriteResGroup11], (instregex "VMOVSDmr")>;
1049def: InstRW<[SKLWriteResGroup11], (instregex "VMOVSSmr")>;
1050def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPDYmr")>;
1051def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPDmr")>;
1052def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPSYmr")>;
1053def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPSmr")>;
1054def: InstRW<[SKLWriteResGroup11], (instregex "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001055
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001056def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001057 let Latency = 2;
1058 let NumMicroOps = 1;
1059 let ResourceCycles = [1];
1060}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001061def: InstRW<[SKLWriteResGroup12], (instregex "COMISDrr")>;
1062def: InstRW<[SKLWriteResGroup12], (instregex "COMISSrr")>;
1063def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr")>;
1064def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64grr")>;
1065def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMOVMSKBrr")>;
1066def: InstRW<[SKLWriteResGroup12], (instregex "MOVMSKPDrr")>;
1067def: InstRW<[SKLWriteResGroup12], (instregex "MOVMSKPSrr")>;
1068def: InstRW<[SKLWriteResGroup12], (instregex "MOVPDI2DIrr")>;
1069def: InstRW<[SKLWriteResGroup12], (instregex "MOVPQIto64rr")>;
1070def: InstRW<[SKLWriteResGroup12], (instregex "PMOVMSKBrr")>;
1071def: InstRW<[SKLWriteResGroup12], (instregex "UCOMISDrr")>;
1072def: InstRW<[SKLWriteResGroup12], (instregex "UCOMISSrr")>;
1073def: InstRW<[SKLWriteResGroup12], (instregex "VCOMISDrr")>;
1074def: InstRW<[SKLWriteResGroup12], (instregex "VCOMISSrr")>;
1075def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPDYrr")>;
1076def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPDrr")>;
1077def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPSYrr")>;
1078def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPSrr")>;
1079def: InstRW<[SKLWriteResGroup12], (instregex "VMOVPDI2DIrr")>;
1080def: InstRW<[SKLWriteResGroup12], (instregex "VMOVPQIto64rr")>;
1081def: InstRW<[SKLWriteResGroup12], (instregex "VPMOVMSKBYrr")>;
1082def: InstRW<[SKLWriteResGroup12], (instregex "VPMOVMSKBrr")>;
1083def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPDYrr")>;
1084def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPDrr")>;
1085def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPSYrr")>;
1086def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPSrr")>;
1087def: InstRW<[SKLWriteResGroup12], (instregex "VUCOMISDrr")>;
1088def: InstRW<[SKLWriteResGroup12], (instregex "VUCOMISSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001089
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001090def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001091 let Latency = 2;
1092 let NumMicroOps = 2;
1093 let ResourceCycles = [2];
1094}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001095def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
1096def: InstRW<[SKLWriteResGroup13], (instregex "MMX_PINSRWirri")>;
1097def: InstRW<[SKLWriteResGroup13], (instregex "PINSRBrr")>;
1098def: InstRW<[SKLWriteResGroup13], (instregex "PINSRDrr")>;
1099def: InstRW<[SKLWriteResGroup13], (instregex "PINSRQrr")>;
1100def: InstRW<[SKLWriteResGroup13], (instregex "PINSRWrri")>;
1101def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRBrr")>;
1102def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRDrr")>;
1103def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRQrr")>;
1104def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRWrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001105
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001106def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001107 let Latency = 2;
1108 let NumMicroOps = 2;
1109 let ResourceCycles = [2];
1110}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001111def: InstRW<[SKLWriteResGroup14], (instregex "FDECSTP")>;
1112def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001113
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001114def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001115 let Latency = 2;
1116 let NumMicroOps = 2;
1117 let ResourceCycles = [2];
1118}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001119def: InstRW<[SKLWriteResGroup15], (instregex "CMOVA(16|32|64)rr")>;
1120def: InstRW<[SKLWriteResGroup15], (instregex "CMOVBE(16|32|64)rr")>;
1121def: InstRW<[SKLWriteResGroup15], (instregex "ROL(16|32|64)r1")>;
1122def: InstRW<[SKLWriteResGroup15], (instregex "ROL(16|32|64)ri")>;
1123def: InstRW<[SKLWriteResGroup15], (instregex "ROL8r1")>;
1124def: InstRW<[SKLWriteResGroup15], (instregex "ROL8ri")>;
1125def: InstRW<[SKLWriteResGroup15], (instregex "ROR(16|32|64)r1")>;
1126def: InstRW<[SKLWriteResGroup15], (instregex "ROR(16|32|64)ri")>;
1127def: InstRW<[SKLWriteResGroup15], (instregex "ROR8r1")>;
1128def: InstRW<[SKLWriteResGroup15], (instregex "ROR8ri")>;
1129def: InstRW<[SKLWriteResGroup15], (instregex "SETAr")>;
1130def: InstRW<[SKLWriteResGroup15], (instregex "SETBEr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001131
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001132def SKLWriteResGroup16 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001133 let Latency = 2;
1134 let NumMicroOps = 2;
1135 let ResourceCycles = [2];
1136}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001137def: InstRW<[SKLWriteResGroup16], (instregex "BLENDVPDrr0")>;
1138def: InstRW<[SKLWriteResGroup16], (instregex "BLENDVPSrr0")>;
1139def: InstRW<[SKLWriteResGroup16], (instregex "PBLENDVBrr0")>;
1140def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPDYrr")>;
1141def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPDrr")>;
1142def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPSYrr")>;
1143def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPSrr")>;
1144def: InstRW<[SKLWriteResGroup16], (instregex "VPBLENDVBYrr")>;
1145def: InstRW<[SKLWriteResGroup16], (instregex "VPBLENDVBrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001146
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001147def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001148 let Latency = 2;
1149 let NumMicroOps = 2;
1150 let ResourceCycles = [2];
1151}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001152def: InstRW<[SKLWriteResGroup17], (instregex "LFENCE")>;
1153def: InstRW<[SKLWriteResGroup17], (instregex "WAIT")>;
1154def: InstRW<[SKLWriteResGroup17], (instregex "XGETBV")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001155
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001156def SKLWriteResGroup18 : SchedWriteRes<[SKLPort0,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001157 let Latency = 2;
1158 let NumMicroOps = 2;
1159 let ResourceCycles = [1,1];
1160}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001161def: InstRW<[SKLWriteResGroup18], (instregex "MMX_MASKMOVQ64")>;
1162def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVDQU")>;
1163def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPDYmr")>;
1164def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPDmr")>;
1165def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPSYmr")>;
1166def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPSmr")>;
1167def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVDYmr")>;
1168def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVDmr")>;
1169def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVQYmr")>;
1170def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVQmr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001171
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001172def SKLWriteResGroup19 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001173 let Latency = 2;
1174 let NumMicroOps = 2;
1175 let ResourceCycles = [1,1];
1176}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001177def: InstRW<[SKLWriteResGroup19], (instregex "PSLLDrr")>;
1178def: InstRW<[SKLWriteResGroup19], (instregex "PSLLQrr")>;
1179def: InstRW<[SKLWriteResGroup19], (instregex "PSLLWrr")>;
1180def: InstRW<[SKLWriteResGroup19], (instregex "PSRADrr")>;
1181def: InstRW<[SKLWriteResGroup19], (instregex "PSRAWrr")>;
1182def: InstRW<[SKLWriteResGroup19], (instregex "PSRLDrr")>;
1183def: InstRW<[SKLWriteResGroup19], (instregex "PSRLQrr")>;
1184def: InstRW<[SKLWriteResGroup19], (instregex "PSRLWrr")>;
1185def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLDrr")>;
1186def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLQrr")>;
1187def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLWrr")>;
1188def: InstRW<[SKLWriteResGroup19], (instregex "VPSRADrr")>;
1189def: InstRW<[SKLWriteResGroup19], (instregex "VPSRAWrr")>;
1190def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLDrr")>;
1191def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLQrr")>;
1192def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLWrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001193
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001194def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195 let Latency = 2;
1196 let NumMicroOps = 2;
1197 let ResourceCycles = [1,1];
1198}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001199def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001202 let Latency = 2;
1203 let NumMicroOps = 2;
1204 let ResourceCycles = [1,1];
1205}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001206def: InstRW<[SKLWriteResGroup21], (instregex "SFENCE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001207
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001209 let Latency = 2;
1210 let NumMicroOps = 2;
1211 let ResourceCycles = [1,1];
1212}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001213def: InstRW<[SKLWriteResGroup22], (instregex "BEXTR32rr")>;
1214def: InstRW<[SKLWriteResGroup22], (instregex "BEXTR64rr")>;
1215def: InstRW<[SKLWriteResGroup22], (instregex "BSWAP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001216
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001217def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001218 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001219 let NumMicroOps = 2;
1220 let ResourceCycles = [1,1];
1221}
1222def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8")>;
1223def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri")>;
1224def: InstRW<[SKLWriteResGroup23], (instregex "CWD")>;
1225def: InstRW<[SKLWriteResGroup23], (instregex "JRCXZ")>;
1226def: InstRW<[SKLWriteResGroup23], (instregex "SBB8i8")>;
1227def: InstRW<[SKLWriteResGroup23], (instregex "SBB8ri")>;
1228
1229def SKLWriteResGroup24 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
1230 let Latency = 2;
1231 let NumMicroOps = 3;
1232 let ResourceCycles = [1,1,1];
1233}
1234def: InstRW<[SKLWriteResGroup24], (instregex "EXTRACTPSmr")>;
1235def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRBmr")>;
1236def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRDmr")>;
1237def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRQmr")>;
1238def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRWmr")>;
1239def: InstRW<[SKLWriteResGroup24], (instregex "STMXCSR")>;
1240def: InstRW<[SKLWriteResGroup24], (instregex "VEXTRACTPSmr")>;
1241def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRBmr")>;
1242def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRDmr")>;
1243def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRQmr")>;
1244def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRWmr")>;
1245def: InstRW<[SKLWriteResGroup24], (instregex "VSTMXCSR")>;
1246
1247def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
1248 let Latency = 2;
1249 let NumMicroOps = 3;
1250 let ResourceCycles = [1,1,1];
1251}
1252def: InstRW<[SKLWriteResGroup25], (instregex "FNSTCW16m")>;
1253
1254def SKLWriteResGroup26 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
1255 let Latency = 2;
1256 let NumMicroOps = 3;
1257 let ResourceCycles = [1,1,1];
1258}
1259def: InstRW<[SKLWriteResGroup26], (instregex "SETAEm")>;
1260def: InstRW<[SKLWriteResGroup26], (instregex "SETBm")>;
1261def: InstRW<[SKLWriteResGroup26], (instregex "SETEm")>;
1262def: InstRW<[SKLWriteResGroup26], (instregex "SETGEm")>;
1263def: InstRW<[SKLWriteResGroup26], (instregex "SETGm")>;
1264def: InstRW<[SKLWriteResGroup26], (instregex "SETLEm")>;
1265def: InstRW<[SKLWriteResGroup26], (instregex "SETLm")>;
1266def: InstRW<[SKLWriteResGroup26], (instregex "SETNEm")>;
1267def: InstRW<[SKLWriteResGroup26], (instregex "SETNOm")>;
1268def: InstRW<[SKLWriteResGroup26], (instregex "SETNPm")>;
1269def: InstRW<[SKLWriteResGroup26], (instregex "SETNSm")>;
1270def: InstRW<[SKLWriteResGroup26], (instregex "SETOm")>;
1271def: InstRW<[SKLWriteResGroup26], (instregex "SETPm")>;
1272def: InstRW<[SKLWriteResGroup26], (instregex "SETSm")>;
1273
1274def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
1275 let Latency = 2;
1276 let NumMicroOps = 3;
1277 let ResourceCycles = [1,1,1];
1278}
1279def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
1280
1281def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
1282 let Latency = 2;
1283 let NumMicroOps = 3;
1284 let ResourceCycles = [1,1,1];
1285}
Craig Topper391c6f92017-12-10 01:24:08 +00001286def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001287def: InstRW<[SKLWriteResGroup28], (instregex "PUSH64i8")>;
1288def: InstRW<[SKLWriteResGroup28], (instregex "STOSB")>;
1289def: InstRW<[SKLWriteResGroup28], (instregex "STOSL")>;
1290def: InstRW<[SKLWriteResGroup28], (instregex "STOSQ")>;
1291def: InstRW<[SKLWriteResGroup28], (instregex "STOSW")>;
1292
1293def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
1294 let Latency = 3;
1295 let NumMicroOps = 1;
1296 let ResourceCycles = [1];
1297}
1298def: InstRW<[SKLWriteResGroup29], (instregex "BSF(16|32|64)rr")>;
1299def: InstRW<[SKLWriteResGroup29], (instregex "BSR(16|32|64)rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001300def: InstRW<[SKLWriteResGroup29], (instregex "IMUL64rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001301def: InstRW<[SKLWriteResGroup29], (instregex "IMUL8r")>;
1302def: InstRW<[SKLWriteResGroup29], (instregex "LZCNT(16|32|64)rr")>;
1303def: InstRW<[SKLWriteResGroup29], (instregex "MUL8r")>;
1304def: InstRW<[SKLWriteResGroup29], (instregex "PDEP32rr")>;
1305def: InstRW<[SKLWriteResGroup29], (instregex "PDEP64rr")>;
1306def: InstRW<[SKLWriteResGroup29], (instregex "PEXT32rr")>;
1307def: InstRW<[SKLWriteResGroup29], (instregex "PEXT64rr")>;
1308def: InstRW<[SKLWriteResGroup29], (instregex "POPCNT(16|32|64)rr")>;
1309def: InstRW<[SKLWriteResGroup29], (instregex "SHLD(16|32|64)rri8")>;
1310def: InstRW<[SKLWriteResGroup29], (instregex "SHRD(16|32|64)rri8")>;
1311def: InstRW<[SKLWriteResGroup29], (instregex "TZCNT(16|32|64)rr")>;
1312
1313def SKLWriteResGroup29_16 : SchedWriteRes<[SKLPort1, SKLPort0156]> {
1314 let Latency = 3;
1315 let NumMicroOps = 2;
1316 let ResourceCycles = [1,1];
1317}
Craig Topper391c6f92017-12-10 01:24:08 +00001318def: InstRW<[SKLWriteResGroup29_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001319
1320def SKLWriteResGroup29_32 : SchedWriteRes<[SKLPort1]> {
1321 let Latency = 3;
1322 let NumMicroOps = 1;
1323}
Craig Topper391c6f92017-12-10 01:24:08 +00001324def: InstRW<[SKLWriteResGroup29_32], (instregex "IMUL32rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001325
1326def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
1327 let Latency = 3;
1328 let NumMicroOps = 1;
1329 let ResourceCycles = [1];
1330}
1331def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FPrST0")>;
1332def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FST0r")>;
1333def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FrST0")>;
1334def: InstRW<[SKLWriteResGroup30], (instregex "MMX_PSADBWirr")>;
1335def: InstRW<[SKLWriteResGroup30], (instregex "PCMPGTQrr")>;
1336def: InstRW<[SKLWriteResGroup30], (instregex "PSADBWrr")>;
1337def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FPrST0")>;
1338def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FST0r")>;
1339def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FrST0")>;
1340def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FPrST0")>;
1341def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FST0r")>;
1342def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FrST0")>;
1343def: InstRW<[SKLWriteResGroup30], (instregex "VBROADCASTSDYrr")>;
1344def: InstRW<[SKLWriteResGroup30], (instregex "VBROADCASTSSYrr")>;
1345def: InstRW<[SKLWriteResGroup30], (instregex "VEXTRACTF128rr")>;
1346def: InstRW<[SKLWriteResGroup30], (instregex "VEXTRACTI128rr")>;
1347def: InstRW<[SKLWriteResGroup30], (instregex "VINSERTF128rr")>;
1348def: InstRW<[SKLWriteResGroup30], (instregex "VINSERTI128rr")>;
1349def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTBYrr")>;
1350def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTBrr")>;
1351def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTDYrr")>;
1352def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTQYrr")>;
1353def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTWYrr")>;
1354def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTWrr")>;
1355def: InstRW<[SKLWriteResGroup30], (instregex "VPCMPGTQYrr")>;
1356def: InstRW<[SKLWriteResGroup30], (instregex "VPCMPGTQrr")>;
1357def: InstRW<[SKLWriteResGroup30], (instregex "VPERM2F128rr")>;
1358def: InstRW<[SKLWriteResGroup30], (instregex "VPERM2I128rr")>;
1359def: InstRW<[SKLWriteResGroup30], (instregex "VPERMDYrr")>;
1360def: InstRW<[SKLWriteResGroup30], (instregex "VPERMPDYri")>;
1361def: InstRW<[SKLWriteResGroup30], (instregex "VPERMPSYrr")>;
1362def: InstRW<[SKLWriteResGroup30], (instregex "VPERMQYri")>;
1363def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBDYrr")>;
1364def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBQYrr")>;
1365def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBWYrr")>;
1366def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXDQYrr")>;
1367def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXWDYrr")>;
1368def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXWQYrr")>;
1369def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBDYrr")>;
1370def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBQYrr")>;
1371def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBWYrr")>;
1372def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXDQYrr")>;
1373def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXWDYrr")>;
1374def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXWQYrr")>;
1375def: InstRW<[SKLWriteResGroup30], (instregex "VPSADBWYrr")>;
1376def: InstRW<[SKLWriteResGroup30], (instregex "VPSADBWrr")>;
1377
1378def SKLWriteResGroup31 : SchedWriteRes<[SKLPort0,SKLPort5]> {
1379 let Latency = 3;
1380 let NumMicroOps = 2;
1381 let ResourceCycles = [1,1];
1382}
1383def: InstRW<[SKLWriteResGroup31], (instregex "EXTRACTPSrr")>;
1384def: InstRW<[SKLWriteResGroup31], (instregex "MMX_PEXTRWirri")>;
1385def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRBrr")>;
1386def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRDrr")>;
1387def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRQrr")>;
1388def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRWri")>;
1389def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRWrr_REV")>;
1390def: InstRW<[SKLWriteResGroup31], (instregex "PTESTrr")>;
1391def: InstRW<[SKLWriteResGroup31], (instregex "VEXTRACTPSrr")>;
1392def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRBrr")>;
1393def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRDrr")>;
1394def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRQrr")>;
1395def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRWri")>;
1396def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRWrr_REV")>;
1397def: InstRW<[SKLWriteResGroup31], (instregex "VPTESTYrr")>;
1398def: InstRW<[SKLWriteResGroup31], (instregex "VPTESTrr")>;
1399
1400def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
1401 let Latency = 3;
1402 let NumMicroOps = 2;
1403 let ResourceCycles = [1,1];
1404}
1405def: InstRW<[SKLWriteResGroup32], (instregex "FNSTSW16r")>;
1406
1407def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
1408 let Latency = 3;
1409 let NumMicroOps = 3;
1410 let ResourceCycles = [3];
1411}
1412def: InstRW<[SKLWriteResGroup33], (instregex "ROL(16|32|64)rCL")>;
1413def: InstRW<[SKLWriteResGroup33], (instregex "ROL8rCL")>;
1414def: InstRW<[SKLWriteResGroup33], (instregex "ROR(16|32|64)rCL")>;
1415def: InstRW<[SKLWriteResGroup33], (instregex "ROR8rCL")>;
1416def: InstRW<[SKLWriteResGroup33], (instregex "SAR(16|32|64)rCL")>;
1417def: InstRW<[SKLWriteResGroup33], (instregex "SAR8rCL")>;
1418def: InstRW<[SKLWriteResGroup33], (instregex "SHL(16|32|64)rCL")>;
1419def: InstRW<[SKLWriteResGroup33], (instregex "SHL8rCL")>;
1420def: InstRW<[SKLWriteResGroup33], (instregex "SHR(16|32|64)rCL")>;
1421def: InstRW<[SKLWriteResGroup33], (instregex "SHR8rCL")>;
1422
1423def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
1424 let Latency = 3;
1425 let NumMicroOps = 3;
1426 let ResourceCycles = [3];
1427}
1428def: InstRW<[SKLWriteResGroup34], (instregex "XADD(16|32|64)rr")>;
1429def: InstRW<[SKLWriteResGroup34], (instregex "XADD8rr")>;
1430def: InstRW<[SKLWriteResGroup34], (instregex "XCHG8rr")>;
1431
1432def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
1433 let Latency = 3;
1434 let NumMicroOps = 3;
1435 let ResourceCycles = [1,2];
1436}
1437def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PHADDSWrr64")>;
1438def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PHSUBSWrr64")>;
1439
1440def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
1441 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001442 let NumMicroOps = 3;
1443 let ResourceCycles = [2,1];
1444}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001445def: InstRW<[SKLWriteResGroup36], (instregex "PHADDSWrr128")>;
1446def: InstRW<[SKLWriteResGroup36], (instregex "PHSUBSWrr128")>;
1447def: InstRW<[SKLWriteResGroup36], (instregex "VPHADDSWrr128")>;
1448def: InstRW<[SKLWriteResGroup36], (instregex "VPHADDSWrr256")>;
1449def: InstRW<[SKLWriteResGroup36], (instregex "VPHSUBSWrr128")>;
1450def: InstRW<[SKLWriteResGroup36], (instregex "VPHSUBSWrr256")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001451
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452def SKLWriteResGroup37 : SchedWriteRes<[SKLPort5,SKLPort05]> {
1453 let Latency = 3;
1454 let NumMicroOps = 3;
1455 let ResourceCycles = [2,1];
1456}
1457def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHADDWrr64")>;
1458def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHADDrr64")>;
1459def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHSUBDrr64")>;
1460def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHSUBWrr64")>;
1461
1462def SKLWriteResGroup38 : SchedWriteRes<[SKLPort5,SKLPort015]> {
1463 let Latency = 3;
1464 let NumMicroOps = 3;
1465 let ResourceCycles = [2,1];
1466}
1467def: InstRW<[SKLWriteResGroup38], (instregex "PHADDDrr")>;
1468def: InstRW<[SKLWriteResGroup38], (instregex "PHADDWrr")>;
1469def: InstRW<[SKLWriteResGroup38], (instregex "PHSUBDrr")>;
1470def: InstRW<[SKLWriteResGroup38], (instregex "PHSUBWrr")>;
1471def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDDYrr")>;
1472def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDDrr")>;
1473def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDWYrr")>;
1474def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDWrr")>;
1475def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBDYrr")>;
1476def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBDrr")>;
1477def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBWYrr")>;
1478def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBWrr")>;
1479
1480def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
1481 let Latency = 3;
1482 let NumMicroOps = 3;
1483 let ResourceCycles = [2,1];
1484}
1485def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr")>;
1486def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSWBirr")>;
1487def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKUSWBirr")>;
1488
1489def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
1490 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001491 let NumMicroOps = 3;
1492 let ResourceCycles = [1,2];
1493}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001494def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001495
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001496def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
1497 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001498 let NumMicroOps = 3;
1499 let ResourceCycles = [1,2];
1500}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001501def: InstRW<[SKLWriteResGroup41], (instregex "MFENCE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001502
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001503def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
1504 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001505 let NumMicroOps = 3;
1506 let ResourceCycles = [1,2];
1507}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001508def: InstRW<[SKLWriteResGroup42], (instregex "RCL(16|32|64)r1")>;
1509def: InstRW<[SKLWriteResGroup42], (instregex "RCL(16|32|64)ri")>;
1510def: InstRW<[SKLWriteResGroup42], (instregex "RCL8r1")>;
1511def: InstRW<[SKLWriteResGroup42], (instregex "RCL8ri")>;
1512def: InstRW<[SKLWriteResGroup42], (instregex "RCR(16|32|64)r1")>;
1513def: InstRW<[SKLWriteResGroup42], (instregex "RCR(16|32|64)ri")>;
1514def: InstRW<[SKLWriteResGroup42], (instregex "RCR8r1")>;
1515def: InstRW<[SKLWriteResGroup42], (instregex "RCR8ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001516
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001517def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
1518 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001519 let NumMicroOps = 3;
1520 let ResourceCycles = [1,1,1];
1521}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001522def: InstRW<[SKLWriteResGroup43], (instregex "FNSTSWm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001523
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001524def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
1525 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001526 let NumMicroOps = 4;
1527 let ResourceCycles = [1,1,2];
1528}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001529def: InstRW<[SKLWriteResGroup44], (instregex "SETAm")>;
1530def: InstRW<[SKLWriteResGroup44], (instregex "SETBEm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001531
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001532def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
1533 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001534 let NumMicroOps = 4;
1535 let ResourceCycles = [1,1,1,1];
1536}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001537def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001538
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001539def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
1540 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541 let NumMicroOps = 4;
1542 let ResourceCycles = [1,1,1,1];
1543}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001544def: InstRW<[SKLWriteResGroup46], (instregex "CALL64pcrel32")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001545
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001546def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001547 let Latency = 4;
1548 let NumMicroOps = 1;
1549 let ResourceCycles = [1];
1550}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001551def: InstRW<[SKLWriteResGroup47], (instregex "AESDECLASTrr")>;
1552def: InstRW<[SKLWriteResGroup47], (instregex "AESDECrr")>;
1553def: InstRW<[SKLWriteResGroup47], (instregex "AESENCLASTrr")>;
1554def: InstRW<[SKLWriteResGroup47], (instregex "AESENCrr")>;
1555def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMADDUBSWrr64")>;
1556def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
1557def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHRSWrr64")>;
1558def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1559def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1560def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1561def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1562def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FPrST0")>;
1563def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FST0r")>;
1564def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FrST0")>;
1565def: InstRW<[SKLWriteResGroup47], (instregex "RCPPSr")>;
1566def: InstRW<[SKLWriteResGroup47], (instregex "RCPSSr")>;
1567def: InstRW<[SKLWriteResGroup47], (instregex "RSQRTPSr")>;
1568def: InstRW<[SKLWriteResGroup47], (instregex "RSQRTSSr")>;
1569def: InstRW<[SKLWriteResGroup47], (instregex "VAESDECLASTrr")>;
1570def: InstRW<[SKLWriteResGroup47], (instregex "VAESDECrr")>;
1571def: InstRW<[SKLWriteResGroup47], (instregex "VAESENCLASTrr")>;
1572def: InstRW<[SKLWriteResGroup47], (instregex "VAESENCrr")>;
1573def: InstRW<[SKLWriteResGroup47], (instregex "VRCPPSYr")>;
1574def: InstRW<[SKLWriteResGroup47], (instregex "VRCPPSr")>;
1575def: InstRW<[SKLWriteResGroup47], (instregex "VRCPSSr")>;
1576def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTPSYr")>;
1577def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTPSr")>;
1578def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001579
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001580def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001581 let Latency = 4;
1582 let NumMicroOps = 1;
1583 let ResourceCycles = [1];
1584}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001585def: InstRW<[SKLWriteResGroup48], (instregex "ADDPDrr")>;
1586def: InstRW<[SKLWriteResGroup48], (instregex "ADDPSrr")>;
1587def: InstRW<[SKLWriteResGroup48], (instregex "ADDSDrr")>;
1588def: InstRW<[SKLWriteResGroup48], (instregex "ADDSSrr")>;
1589def: InstRW<[SKLWriteResGroup48], (instregex "ADDSUBPDrr")>;
1590def: InstRW<[SKLWriteResGroup48], (instregex "ADDSUBPSrr")>;
1591def: InstRW<[SKLWriteResGroup48], (instregex "MULPDrr")>;
1592def: InstRW<[SKLWriteResGroup48], (instregex "MULPSrr")>;
1593def: InstRW<[SKLWriteResGroup48], (instregex "MULSDrr")>;
1594def: InstRW<[SKLWriteResGroup48], (instregex "MULSSrr")>;
1595def: InstRW<[SKLWriteResGroup48], (instregex "SUBPDrr")>;
1596def: InstRW<[SKLWriteResGroup48], (instregex "SUBPSrr")>;
1597def: InstRW<[SKLWriteResGroup48], (instregex "SUBSDrr")>;
1598def: InstRW<[SKLWriteResGroup48], (instregex "SUBSSrr")>;
1599def: InstRW<[SKLWriteResGroup48], (instregex "VADDPDYrr")>;
1600def: InstRW<[SKLWriteResGroup48], (instregex "VADDPDrr")>;
1601def: InstRW<[SKLWriteResGroup48], (instregex "VADDPSYrr")>;
1602def: InstRW<[SKLWriteResGroup48], (instregex "VADDPSrr")>;
1603def: InstRW<[SKLWriteResGroup48], (instregex "VADDSDrr")>;
1604def: InstRW<[SKLWriteResGroup48], (instregex "VADDSSrr")>;
1605def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPDYrr")>;
1606def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPDrr")>;
1607def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPSYrr")>;
1608def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPSrr")>;
1609def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PDYr")>;
1610def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PDr")>;
1611def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PSYr")>;
1612def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PSr")>;
1613def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132SDr")>;
1614def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132SSr")>;
1615def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PDYr")>;
1616def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PDr")>;
1617def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PSYr")>;
1618def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PSr")>;
1619def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213SDr")>;
1620def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213SSr")>;
1621def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PDYr")>;
1622def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PDr")>;
1623def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PSYr")>;
1624def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PSr")>;
1625def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231SDr")>;
1626def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231SSr")>;
1627def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PDYr")>;
1628def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PDr")>;
1629def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PSYr")>;
1630def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PSr")>;
1631def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PDYr")>;
1632def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PDr")>;
1633def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PSYr")>;
1634def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PSr")>;
1635def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PDYr")>;
1636def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PDr")>;
1637def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PSYr")>;
1638def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PSr")>;
1639def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PDYr")>;
1640def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PDr")>;
1641def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PSYr")>;
1642def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PSr")>;
1643def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132SDr")>;
1644def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132SSr")>;
1645def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PDYr")>;
1646def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PDr")>;
1647def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PSYr")>;
1648def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PSr")>;
1649def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213SDr")>;
1650def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213SSr")>;
1651def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PDYr")>;
1652def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PDr")>;
1653def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PSYr")>;
1654def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PSr")>;
1655def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231SDr")>;
1656def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231SSr")>;
1657def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PDYr")>;
1658def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PDr")>;
1659def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PSYr")>;
1660def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PSr")>;
1661def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PDYr")>;
1662def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PDr")>;
1663def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PSYr")>;
1664def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PSr")>;
1665def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PDYr")>;
1666def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PDr")>;
1667def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PSYr")>;
1668def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PSr")>;
1669def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PDYr")>;
1670def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PDr")>;
1671def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PSYr")>;
1672def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PSr")>;
1673def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132SDr")>;
1674def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132SSr")>;
1675def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PDYr")>;
1676def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PDr")>;
1677def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PSYr")>;
1678def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PSr")>;
1679def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213SDr")>;
1680def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213SSr")>;
1681def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PDYr")>;
1682def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PDr")>;
1683def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PSYr")>;
1684def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PSr")>;
1685def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231SDr")>;
1686def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231SSr")>;
1687def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PDYr")>;
1688def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PDr")>;
1689def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PSYr")>;
1690def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PSr")>;
1691def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132SDr")>;
1692def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132SSr")>;
1693def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PDYr")>;
1694def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PDr")>;
1695def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PSYr")>;
1696def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PSr")>;
1697def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213SDr")>;
1698def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213SSr")>;
1699def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PDYr")>;
1700def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PDr")>;
1701def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PSYr")>;
1702def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PSr")>;
1703def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231SDr")>;
1704def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231SSr")>;
1705def: InstRW<[SKLWriteResGroup48], (instregex "VMULPDYrr")>;
1706def: InstRW<[SKLWriteResGroup48], (instregex "VMULPDrr")>;
1707def: InstRW<[SKLWriteResGroup48], (instregex "VMULPSYrr")>;
1708def: InstRW<[SKLWriteResGroup48], (instregex "VMULPSrr")>;
1709def: InstRW<[SKLWriteResGroup48], (instregex "VMULSDrr")>;
1710def: InstRW<[SKLWriteResGroup48], (instregex "VMULSSrr")>;
1711def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPDYrr")>;
1712def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPDrr")>;
1713def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPSYrr")>;
1714def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPSrr")>;
1715def: InstRW<[SKLWriteResGroup48], (instregex "VSUBSDrr")>;
1716def: InstRW<[SKLWriteResGroup48], (instregex "VSUBSSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001717
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001718def SKLWriteResGroup49 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001719 let Latency = 4;
1720 let NumMicroOps = 1;
1721 let ResourceCycles = [1];
1722}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001723def: InstRW<[SKLWriteResGroup49], (instregex "CMPPDrri")>;
1724def: InstRW<[SKLWriteResGroup49], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00001725def: InstRW<[SKLWriteResGroup49], (instregex "CMPSDrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001726def: InstRW<[SKLWriteResGroup49], (instregex "CMPSSrr")>;
1727def: InstRW<[SKLWriteResGroup49], (instregex "CVTDQ2PSrr")>;
1728def: InstRW<[SKLWriteResGroup49], (instregex "CVTPS2DQrr")>;
1729def: InstRW<[SKLWriteResGroup49], (instregex "CVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001730def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)PDrr")>;
1731def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)PSrr")>;
1732def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)SDrr")>;
1733def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)SSrr")>;
1734def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)PDrr")>;
1735def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)PSrr")>;
1736def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)SDrr")>;
1737def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)SSrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001738def: InstRW<[SKLWriteResGroup49], (instregex "PHMINPOSUWrr128")>;
1739def: InstRW<[SKLWriteResGroup49], (instregex "PMADDUBSWrr")>;
1740def: InstRW<[SKLWriteResGroup49], (instregex "PMADDWDrr")>;
1741def: InstRW<[SKLWriteResGroup49], (instregex "PMULDQrr")>;
1742def: InstRW<[SKLWriteResGroup49], (instregex "PMULHRSWrr")>;
1743def: InstRW<[SKLWriteResGroup49], (instregex "PMULHUWrr")>;
1744def: InstRW<[SKLWriteResGroup49], (instregex "PMULHWrr")>;
1745def: InstRW<[SKLWriteResGroup49], (instregex "PMULLWrr")>;
1746def: InstRW<[SKLWriteResGroup49], (instregex "PMULUDQrr")>;
1747def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPDYrri")>;
1748def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPDrri")>;
1749def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPSYrri")>;
1750def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPSrri")>;
1751def: InstRW<[SKLWriteResGroup49], (instregex "VCMPSDrr")>;
1752def: InstRW<[SKLWriteResGroup49], (instregex "VCMPSSrr")>;
1753def: InstRW<[SKLWriteResGroup49], (instregex "VCVTDQ2PSYrr")>;
1754def: InstRW<[SKLWriteResGroup49], (instregex "VCVTDQ2PSrr")>;
1755def: InstRW<[SKLWriteResGroup49], (instregex "VCVTPS2DQYrr")>;
1756def: InstRW<[SKLWriteResGroup49], (instregex "VCVTPS2DQrr")>;
1757def: InstRW<[SKLWriteResGroup49], (instregex "VCVTTPS2DQYrr")>;
1758def: InstRW<[SKLWriteResGroup49], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001759def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PDYrr")>;
1760def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PDrr")>;
1761def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PSYrr")>;
1762def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PSrr")>;
1763def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)SDrr")>;
1764def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)SSrr")>;
1765def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PDYrr")>;
1766def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PDrr")>;
1767def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PSYrr")>;
1768def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PSrr")>;
1769def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)SDrr")>;
1770def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)SSrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001771def: InstRW<[SKLWriteResGroup49], (instregex "VPHMINPOSUWrr128")>;
1772def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDUBSWYrr")>;
1773def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDUBSWrr")>;
1774def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDWDYrr")>;
1775def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDWDrr")>;
1776def: InstRW<[SKLWriteResGroup49], (instregex "VPMULDQYrr")>;
1777def: InstRW<[SKLWriteResGroup49], (instregex "VPMULDQrr")>;
1778def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHRSWYrr")>;
1779def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHRSWrr")>;
1780def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHUWYrr")>;
1781def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHUWrr")>;
1782def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHWYrr")>;
1783def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHWrr")>;
1784def: InstRW<[SKLWriteResGroup49], (instregex "VPMULLWYrr")>;
1785def: InstRW<[SKLWriteResGroup49], (instregex "VPMULLWrr")>;
1786def: InstRW<[SKLWriteResGroup49], (instregex "VPMULUDQYrr")>;
1787def: InstRW<[SKLWriteResGroup49], (instregex "VPMULUDQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001789def SKLWriteResGroup50 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001790 let Latency = 4;
1791 let NumMicroOps = 2;
1792 let ResourceCycles = [2];
1793}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001794def: InstRW<[SKLWriteResGroup50], (instregex "MPSADBWrri")>;
1795def: InstRW<[SKLWriteResGroup50], (instregex "VMPSADBWYrri")>;
1796def: InstRW<[SKLWriteResGroup50], (instregex "VMPSADBWrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001797
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001798def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001799 let Latency = 4;
1800 let NumMicroOps = 2;
1801 let ResourceCycles = [1,1];
1802}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001803def: InstRW<[SKLWriteResGroup51], (instregex "IMUL64r")>;
1804def: InstRW<[SKLWriteResGroup51], (instregex "MUL64r")>;
1805def: InstRW<[SKLWriteResGroup51], (instregex "MULX64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001806
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001807def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
1808 let Latency = 4;
1809 let NumMicroOps = 4;
1810}
1811def: InstRW<[SKLWriteResGroup51_16], (instregex "IMUL16r")>;
1812def: InstRW<[SKLWriteResGroup51_16], (instregex "MUL16r")>;
1813
1814def SKLWriteResGroup52 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001815 let Latency = 4;
1816 let NumMicroOps = 2;
1817 let ResourceCycles = [1,1];
1818}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001819def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLDYrr")>;
1820def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLQYrr")>;
1821def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLWYrr")>;
1822def: InstRW<[SKLWriteResGroup52], (instregex "VPSRADYrr")>;
1823def: InstRW<[SKLWriteResGroup52], (instregex "VPSRAWYrr")>;
1824def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLDYrr")>;
1825def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLQYrr")>;
1826def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLWYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001827
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001828def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001829 let Latency = 4;
1830 let NumMicroOps = 3;
1831 let ResourceCycles = [1,1,1];
1832}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001833def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP16m")>;
1834def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP32m")>;
1835def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP64m")>;
1836def: InstRW<[SKLWriteResGroup53], (instregex "IST_F16m")>;
1837def: InstRW<[SKLWriteResGroup53], (instregex "IST_F32m")>;
1838def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP16m")>;
1839def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP32m")>;
1840def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP64m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001841
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001842def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001843 let Latency = 4;
1844 let NumMicroOps = 4;
1845 let ResourceCycles = [4];
1846}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def: InstRW<[SKLWriteResGroup54], (instregex "FNCLEX")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001848
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001849def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001850 let Latency = 4;
1851 let NumMicroOps = 4;
1852 let ResourceCycles = [1,3];
1853}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def: InstRW<[SKLWriteResGroup55], (instregex "PAUSE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001855
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001856def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001857 let Latency = 4;
1858 let NumMicroOps = 4;
1859 let ResourceCycles = [1,3];
1860}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001861def: InstRW<[SKLWriteResGroup56], (instregex "VZEROUPPER")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001862
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001863def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001864 let Latency = 4;
1865 let NumMicroOps = 4;
1866 let ResourceCycles = [1,1,2];
1867}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001868def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001869
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001870def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
1871 let Latency = 5;
1872 let NumMicroOps = 1;
1873 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001874}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001875def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64from64rm")>;
1876def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64rm")>;
1877def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64to64rm")>;
1878def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVQ64rm")>;
1879def: InstRW<[SKLWriteResGroup58], (instregex "MOV(16|32|64)rm")>;
1880def: InstRW<[SKLWriteResGroup58], (instregex "MOV64toPQIrm")>;
1881def: InstRW<[SKLWriteResGroup58], (instregex "MOV8rm")>;
1882def: InstRW<[SKLWriteResGroup58], (instregex "MOVDDUPrm")>;
1883def: InstRW<[SKLWriteResGroup58], (instregex "MOVDI2PDIrm")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001884def: InstRW<[SKLWriteResGroup58], (instregex "MOVQI2PQIrm")>;
1885def: InstRW<[SKLWriteResGroup58], (instregex "MOVSDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001886def: InstRW<[SKLWriteResGroup58], (instregex "MOVSSrm")>;
1887def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16")>;
1888def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm32")>;
1889def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm8")>;
1890def: InstRW<[SKLWriteResGroup58], (instregex "MOVZX(16|32|64)rm16")>;
1891def: InstRW<[SKLWriteResGroup58], (instregex "MOVZX(16|32|64)rm8")>;
1892def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHNTA")>;
1893def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT0")>;
1894def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT1")>;
1895def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT2")>;
1896def: InstRW<[SKLWriteResGroup58], (instregex "VMOV64toPQIrm")>;
1897def: InstRW<[SKLWriteResGroup58], (instregex "VMOVDDUPrm")>;
1898def: InstRW<[SKLWriteResGroup58], (instregex "VMOVDI2PDIrm")>;
1899def: InstRW<[SKLWriteResGroup58], (instregex "VMOVQI2PQIrm")>;
1900def: InstRW<[SKLWriteResGroup58], (instregex "VMOVSDrm")>;
1901def: InstRW<[SKLWriteResGroup58], (instregex "VMOVSSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001902
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001903def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001904 let Latency = 5;
1905 let NumMicroOps = 2;
1906 let ResourceCycles = [1,1];
1907}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001908def: InstRW<[SKLWriteResGroup59], (instregex "CVTDQ2PDrr")>;
1909def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr")>;
1910def: InstRW<[SKLWriteResGroup59], (instregex "VCVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001911
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001912def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001913 let Latency = 5;
1914 let NumMicroOps = 2;
1915 let ResourceCycles = [1,1];
1916}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001917def: InstRW<[SKLWriteResGroup60], (instregex "CVTPD2DQrr")>;
1918def: InstRW<[SKLWriteResGroup60], (instregex "CVTPD2PSrr")>;
1919def: InstRW<[SKLWriteResGroup60], (instregex "CVTPS2PDrr")>;
1920def: InstRW<[SKLWriteResGroup60], (instregex "CVTSD2SSrr")>;
1921def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SD64rr")>;
1922def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SDrr")>;
1923def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SSrr")>;
1924def: InstRW<[SKLWriteResGroup60], (instregex "CVTSS2SDrr")>;
1925def: InstRW<[SKLWriteResGroup60], (instregex "CVTTPD2DQrr")>;
1926def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTPD2PIirr")>;
1927def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTPS2PIirr")>;
1928def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTTPD2PIirr")>;
1929def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTTPS2PIirr")>;
1930def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPD2DQrr")>;
1931def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPD2PSrr")>;
1932def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPH2PSrr")>;
1933def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPS2PDrr")>;
1934def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPS2PHrr")>;
1935def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSD2SSrr")>;
1936def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SD64rr")>;
1937def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SDrr")>;
1938def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SSrr")>;
1939def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSS2SDrr")>;
1940def: InstRW<[SKLWriteResGroup60], (instregex "VCVTTPD2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001941
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001942def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001943 let Latency = 5;
1944 let NumMicroOps = 3;
1945 let ResourceCycles = [1,1,1];
1946}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001947def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001948
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001949def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001950 let Latency = 5;
1951 let NumMicroOps = 3;
1952 let ResourceCycles = [1,1,1];
1953}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001954def: InstRW<[SKLWriteResGroup62], (instregex "IMUL32r")>;
1955def: InstRW<[SKLWriteResGroup62], (instregex "MUL32r")>;
1956def: InstRW<[SKLWriteResGroup62], (instregex "MULX32rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001957
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001958def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001959 let Latency = 5;
1960 let NumMicroOps = 5;
1961 let ResourceCycles = [1,4];
1962}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001963def: InstRW<[SKLWriteResGroup63], (instregex "XSETBV")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001964
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001965def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001966 let Latency = 5;
1967 let NumMicroOps = 5;
1968 let ResourceCycles = [2,3];
1969}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001970def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(16|32|64)rr")>;
1971def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001972
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001973def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001974 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001975 let NumMicroOps = 6;
1976 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001977}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001978def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF16")>;
1979def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001980
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001981def SKLWriteResGroup66 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001982 let Latency = 6;
1983 let NumMicroOps = 1;
1984 let ResourceCycles = [1];
1985}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001986def: InstRW<[SKLWriteResGroup66], (instregex "PCLMULQDQrr")>;
1987def: InstRW<[SKLWriteResGroup66], (instregex "VPCLMULQDQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001988
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001989def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1990 let Latency = 6;
1991 let NumMicroOps = 1;
1992 let ResourceCycles = [1];
1993}
1994def: InstRW<[SKLWriteResGroup67], (instregex "LDDQUrm")>;
1995def: InstRW<[SKLWriteResGroup67], (instregex "MOVAPDrm")>;
1996def: InstRW<[SKLWriteResGroup67], (instregex "MOVAPSrm")>;
1997def: InstRW<[SKLWriteResGroup67], (instregex "MOVDQArm")>;
1998def: InstRW<[SKLWriteResGroup67], (instregex "MOVDQUrm")>;
1999def: InstRW<[SKLWriteResGroup67], (instregex "MOVNTDQArm")>;
2000def: InstRW<[SKLWriteResGroup67], (instregex "MOVSHDUPrm")>;
2001def: InstRW<[SKLWriteResGroup67], (instregex "MOVSLDUPrm")>;
2002def: InstRW<[SKLWriteResGroup67], (instregex "MOVUPDrm")>;
2003def: InstRW<[SKLWriteResGroup67], (instregex "MOVUPSrm")>;
2004def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm")>;
2005def: InstRW<[SKLWriteResGroup67], (instregex "VLDDQUrm")>;
2006def: InstRW<[SKLWriteResGroup67], (instregex "VMOVAPDrm")>;
2007def: InstRW<[SKLWriteResGroup67], (instregex "VMOVAPSrm")>;
2008def: InstRW<[SKLWriteResGroup67], (instregex "VMOVDQArm")>;
2009def: InstRW<[SKLWriteResGroup67], (instregex "VMOVDQUrm")>;
2010def: InstRW<[SKLWriteResGroup67], (instregex "VMOVNTDQArm")>;
2011def: InstRW<[SKLWriteResGroup67], (instregex "VMOVSHDUPrm")>;
2012def: InstRW<[SKLWriteResGroup67], (instregex "VMOVSLDUPrm")>;
2013def: InstRW<[SKLWriteResGroup67], (instregex "VMOVUPDrm")>;
2014def: InstRW<[SKLWriteResGroup67], (instregex "VMOVUPSrm")>;
2015def: InstRW<[SKLWriteResGroup67], (instregex "VPBROADCASTDrm")>;
2016def: InstRW<[SKLWriteResGroup67], (instregex "VPBROADCASTQrm")>;
2017
2018def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002019 let Latency = 6;
2020 let NumMicroOps = 2;
2021 let ResourceCycles = [2];
2022}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002023def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002024
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002025def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002026 let Latency = 6;
2027 let NumMicroOps = 2;
2028 let ResourceCycles = [1,1];
2029}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002030def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm")>;
2031def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSWirm")>;
2032def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDUSBirm")>;
2033def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDUSWirm")>;
2034def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PAVGBirm")>;
2035def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PAVGWirm")>;
2036def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQBirm")>;
2037def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQDirm")>;
2038def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQWirm")>;
2039def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTBirm")>;
2040def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTDirm")>;
2041def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTWirm")>;
2042def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMAXSWirm")>;
2043def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMAXUBirm")>;
2044def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMINSWirm")>;
2045def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMINUBirm")>;
2046def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLDrm")>;
2047def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLQrm")>;
2048def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLWrm")>;
2049def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRADrm")>;
2050def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRAWrm")>;
2051def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLDrm")>;
2052def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLQrm")>;
2053def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLWrm")>;
2054def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBSBirm")>;
2055def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBSWirm")>;
2056def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBUSBirm")>;
2057def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002058
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002059def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002060 let Latency = 6;
2061 let NumMicroOps = 2;
2062 let ResourceCycles = [1,1];
2063}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002064def: InstRW<[SKLWriteResGroup70], (instregex "CVTSD2SI64rr")>;
2065def: InstRW<[SKLWriteResGroup70], (instregex "CVTSD2SIrr")>;
2066def: InstRW<[SKLWriteResGroup70], (instregex "CVTSS2SI64rr")>;
2067def: InstRW<[SKLWriteResGroup70], (instregex "CVTSS2SIrr")>;
2068def: InstRW<[SKLWriteResGroup70], (instregex "CVTTSD2SI64rr")>;
2069def: InstRW<[SKLWriteResGroup70], (instregex "CVTTSD2SIrr")>;
2070def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSD2SI64rr")>;
2071def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSD2SIrr")>;
2072def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSS2SI64rr")>;
2073def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSS2SIrr")>;
2074def: InstRW<[SKLWriteResGroup70], (instregex "VCVTTSD2SI64rr")>;
2075def: InstRW<[SKLWriteResGroup70], (instregex "VCVTTSD2SIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002076
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002077def SKLWriteResGroup71 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2078 let Latency = 6;
2079 let NumMicroOps = 2;
2080 let ResourceCycles = [1,1];
2081}
2082def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PALIGNR64irm")>;
2083def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PINSRWirmi")>;
2084def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PSHUFBrm64")>;
2085def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PSHUFWmi")>;
2086def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHBWirm")>;
2087def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHDQirm")>;
2088def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHWDirm")>;
2089def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLBWirm")>;
2090def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLDQirm")>;
2091def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLWDirm")>;
2092def: InstRW<[SKLWriteResGroup71], (instregex "MOVHPDrm")>;
2093def: InstRW<[SKLWriteResGroup71], (instregex "MOVHPSrm")>;
2094def: InstRW<[SKLWriteResGroup71], (instregex "MOVLPDrm")>;
2095def: InstRW<[SKLWriteResGroup71], (instregex "MOVLPSrm")>;
2096def: InstRW<[SKLWriteResGroup71], (instregex "PINSRBrm")>;
2097def: InstRW<[SKLWriteResGroup71], (instregex "PINSRDrm")>;
2098def: InstRW<[SKLWriteResGroup71], (instregex "PINSRQrm")>;
2099def: InstRW<[SKLWriteResGroup71], (instregex "PINSRWrmi")>;
2100def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBDrm")>;
2101def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBQrm")>;
2102def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBWrm")>;
2103def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXDQrm")>;
2104def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXWDrm")>;
2105def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXWQrm")>;
2106def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBDrm")>;
2107def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBQrm")>;
2108def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBWrm")>;
2109def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXDQrm")>;
2110def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXWDrm")>;
2111def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXWQrm")>;
2112def: InstRW<[SKLWriteResGroup71], (instregex "VMOVHPDrm")>;
2113def: InstRW<[SKLWriteResGroup71], (instregex "VMOVHPSrm")>;
2114def: InstRW<[SKLWriteResGroup71], (instregex "VMOVLPDrm")>;
2115def: InstRW<[SKLWriteResGroup71], (instregex "VMOVLPSrm")>;
2116def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRBrm")>;
2117def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRDrm")>;
2118def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRQrm")>;
2119def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRWrmi")>;
2120def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBDrm")>;
2121def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBQrm")>;
2122def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBWrm")>;
2123def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXDQrm")>;
2124def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXWDrm")>;
2125def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXWQrm")>;
2126def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBDrm")>;
2127def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBQrm")>;
2128def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBWrm")>;
2129def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXDQrm")>;
2130def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXWDrm")>;
2131def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXWQrm")>;
2132
2133def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
2134 let Latency = 6;
2135 let NumMicroOps = 2;
2136 let ResourceCycles = [1,1];
2137}
2138def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64")>;
2139def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
2140
2141def SKLWriteResGroup73 : SchedWriteRes<[SKLPort23,SKLPort05]> {
2142 let Latency = 6;
2143 let NumMicroOps = 2;
2144 let ResourceCycles = [1,1];
2145}
2146def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSBrm64")>;
2147def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSDrm64")>;
2148def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSWrm64")>;
2149def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDBirm")>;
2150def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDDirm")>;
2151def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDQirm")>;
2152def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDWirm")>;
2153def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PANDNirm")>;
2154def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PANDirm")>;
2155def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PORirm")>;
2156def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNBrm64")>;
2157def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNDrm64")>;
2158def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNWrm64")>;
2159def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBBirm")>;
2160def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBDirm")>;
2161def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBQirm")>;
2162def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBWirm")>;
2163def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PXORirm")>;
2164
2165def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
2166 let Latency = 6;
2167 let NumMicroOps = 2;
2168 let ResourceCycles = [1,1];
2169}
2170def: InstRW<[SKLWriteResGroup74], (instregex "ADC(16|32|64)rm")>;
2171def: InstRW<[SKLWriteResGroup74], (instregex "ADC8rm")>;
2172def: InstRW<[SKLWriteResGroup74], (instregex "ADCX32rm")>;
2173def: InstRW<[SKLWriteResGroup74], (instregex "ADCX64rm")>;
2174def: InstRW<[SKLWriteResGroup74], (instregex "ADOX32rm")>;
2175def: InstRW<[SKLWriteResGroup74], (instregex "ADOX64rm")>;
2176def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
2177def: InstRW<[SKLWriteResGroup74], (instregex "CMOVAE(16|32|64)rm")>;
2178def: InstRW<[SKLWriteResGroup74], (instregex "CMOVB(16|32|64)rm")>;
2179def: InstRW<[SKLWriteResGroup74], (instregex "CMOVE(16|32|64)rm")>;
2180def: InstRW<[SKLWriteResGroup74], (instregex "CMOVG(16|32|64)rm")>;
2181def: InstRW<[SKLWriteResGroup74], (instregex "CMOVGE(16|32|64)rm")>;
2182def: InstRW<[SKLWriteResGroup74], (instregex "CMOVL(16|32|64)rm")>;
2183def: InstRW<[SKLWriteResGroup74], (instregex "CMOVLE(16|32|64)rm")>;
2184def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNE(16|32|64)rm")>;
2185def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNO(16|32|64)rm")>;
2186def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNP(16|32|64)rm")>;
2187def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNS(16|32|64)rm")>;
2188def: InstRW<[SKLWriteResGroup74], (instregex "CMOVO(16|32|64)rm")>;
2189def: InstRW<[SKLWriteResGroup74], (instregex "CMOVP(16|32|64)rm")>;
2190def: InstRW<[SKLWriteResGroup74], (instregex "CMOVS(16|32|64)rm")>;
2191def: InstRW<[SKLWriteResGroup74], (instregex "RORX32mi")>;
2192def: InstRW<[SKLWriteResGroup74], (instregex "RORX64mi")>;
2193def: InstRW<[SKLWriteResGroup74], (instregex "SARX32rm")>;
2194def: InstRW<[SKLWriteResGroup74], (instregex "SARX64rm")>;
2195def: InstRW<[SKLWriteResGroup74], (instregex "SBB(16|32|64)rm")>;
2196def: InstRW<[SKLWriteResGroup74], (instregex "SBB8rm")>;
2197def: InstRW<[SKLWriteResGroup74], (instregex "SHLX32rm")>;
2198def: InstRW<[SKLWriteResGroup74], (instregex "SHLX64rm")>;
2199def: InstRW<[SKLWriteResGroup74], (instregex "SHRX32rm")>;
2200def: InstRW<[SKLWriteResGroup74], (instregex "SHRX64rm")>;
2201
2202def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
2203 let Latency = 6;
2204 let NumMicroOps = 2;
2205 let ResourceCycles = [1,1];
2206}
2207def: InstRW<[SKLWriteResGroup75], (instregex "ANDN32rm")>;
2208def: InstRW<[SKLWriteResGroup75], (instregex "ANDN64rm")>;
2209def: InstRW<[SKLWriteResGroup75], (instregex "BLSI32rm")>;
2210def: InstRW<[SKLWriteResGroup75], (instregex "BLSI64rm")>;
2211def: InstRW<[SKLWriteResGroup75], (instregex "BLSMSK32rm")>;
2212def: InstRW<[SKLWriteResGroup75], (instregex "BLSMSK64rm")>;
2213def: InstRW<[SKLWriteResGroup75], (instregex "BLSR32rm")>;
2214def: InstRW<[SKLWriteResGroup75], (instregex "BLSR64rm")>;
2215def: InstRW<[SKLWriteResGroup75], (instregex "BZHI32rm")>;
2216def: InstRW<[SKLWriteResGroup75], (instregex "BZHI64rm")>;
2217def: InstRW<[SKLWriteResGroup75], (instregex "MOVBE(16|32|64)rm")>;
2218
2219def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
2220 let Latency = 6;
2221 let NumMicroOps = 2;
2222 let ResourceCycles = [1,1];
2223}
2224def: InstRW<[SKLWriteResGroup76], (instregex "ADD(16|32|64)rm")>;
2225def: InstRW<[SKLWriteResGroup76], (instregex "ADD8rm")>;
2226def: InstRW<[SKLWriteResGroup76], (instregex "AND(16|32|64)rm")>;
2227def: InstRW<[SKLWriteResGroup76], (instregex "AND8rm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002228def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002229def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)mr")>;
2230def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)rm")>;
2231def: InstRW<[SKLWriteResGroup76], (instregex "CMP8mi")>;
2232def: InstRW<[SKLWriteResGroup76], (instregex "CMP8mr")>;
2233def: InstRW<[SKLWriteResGroup76], (instregex "CMP8rm")>;
2234def: InstRW<[SKLWriteResGroup76], (instregex "OR(16|32|64)rm")>;
2235def: InstRW<[SKLWriteResGroup76], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002236def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002237def: InstRW<[SKLWriteResGroup76], (instregex "SUB(16|32|64)rm")>;
2238def: InstRW<[SKLWriteResGroup76], (instregex "SUB8rm")>;
2239def: InstRW<[SKLWriteResGroup76], (instregex "TEST(16|32|64)mr")>;
2240def: InstRW<[SKLWriteResGroup76], (instregex "TEST8mi")>;
2241def: InstRW<[SKLWriteResGroup76], (instregex "TEST8mr")>;
2242def: InstRW<[SKLWriteResGroup76], (instregex "XOR(16|32|64)rm")>;
2243def: InstRW<[SKLWriteResGroup76], (instregex "XOR8rm")>;
2244
2245def SKLWriteResGroup77 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002246 let Latency = 6;
2247 let NumMicroOps = 3;
2248 let ResourceCycles = [2,1];
2249}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002250def: InstRW<[SKLWriteResGroup77], (instregex "HADDPDrr")>;
2251def: InstRW<[SKLWriteResGroup77], (instregex "HADDPSrr")>;
2252def: InstRW<[SKLWriteResGroup77], (instregex "HSUBPDrr")>;
2253def: InstRW<[SKLWriteResGroup77], (instregex "HSUBPSrr")>;
2254def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPDYrr")>;
2255def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPDrr")>;
2256def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPSYrr")>;
2257def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPSrr")>;
2258def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPDYrr")>;
2259def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPDrr")>;
2260def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPSYrr")>;
2261def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002262
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002263def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002264 let Latency = 6;
2265 let NumMicroOps = 3;
2266 let ResourceCycles = [2,1];
2267}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002268def: InstRW<[SKLWriteResGroup78], (instregex "CVTSI2SS64rr")>;
2269def: InstRW<[SKLWriteResGroup78], (instregex "VCVTSI2SS64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002270
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002271def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002272 let Latency = 6;
2273 let NumMicroOps = 4;
2274 let ResourceCycles = [1,2,1];
2275}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002276def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL")>;
2277def: InstRW<[SKLWriteResGroup79], (instregex "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002278
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002279def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002280 let Latency = 6;
2281 let NumMicroOps = 4;
2282 let ResourceCycles = [1,1,1,1];
2283}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002284def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002285
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002286def SKLWriteResGroup81 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
2287 let Latency = 6;
2288 let NumMicroOps = 4;
2289 let ResourceCycles = [1,1,1,1];
2290}
2291def: InstRW<[SKLWriteResGroup81], (instregex "VCVTPS2PHmr")>;
2292
2293def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2294 let Latency = 6;
2295 let NumMicroOps = 4;
2296 let ResourceCycles = [1,1,1,1];
2297}
2298def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8")>;
2299def: InstRW<[SKLWriteResGroup82], (instregex "BTR(16|32|64)mi8")>;
2300def: InstRW<[SKLWriteResGroup82], (instregex "BTS(16|32|64)mi8")>;
2301def: InstRW<[SKLWriteResGroup82], (instregex "SAR(16|32|64)m1")>;
2302def: InstRW<[SKLWriteResGroup82], (instregex "SAR(16|32|64)mi")>;
2303def: InstRW<[SKLWriteResGroup82], (instregex "SAR8m1")>;
2304def: InstRW<[SKLWriteResGroup82], (instregex "SAR8mi")>;
2305def: InstRW<[SKLWriteResGroup82], (instregex "SHL(16|32|64)m1")>;
2306def: InstRW<[SKLWriteResGroup82], (instregex "SHL(16|32|64)mi")>;
2307def: InstRW<[SKLWriteResGroup82], (instregex "SHL8m1")>;
2308def: InstRW<[SKLWriteResGroup82], (instregex "SHL8mi")>;
2309def: InstRW<[SKLWriteResGroup82], (instregex "SHR(16|32|64)m1")>;
2310def: InstRW<[SKLWriteResGroup82], (instregex "SHR(16|32|64)mi")>;
2311def: InstRW<[SKLWriteResGroup82], (instregex "SHR8m1")>;
2312def: InstRW<[SKLWriteResGroup82], (instregex "SHR8mi")>;
2313
2314def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2315 let Latency = 6;
2316 let NumMicroOps = 4;
2317 let ResourceCycles = [1,1,1,1];
2318}
Craig Topper1a88c502017-12-10 09:14:39 +00002319def: InstRW<[SKLWriteResGroup83], (instregex "ADD(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002320def: InstRW<[SKLWriteResGroup83], (instregex "ADD(16|32|64)mr")>;
2321def: InstRW<[SKLWriteResGroup83], (instregex "ADD8mi")>;
2322def: InstRW<[SKLWriteResGroup83], (instregex "ADD8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002323def: InstRW<[SKLWriteResGroup83], (instregex "AND(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002324def: InstRW<[SKLWriteResGroup83], (instregex "AND(16|32|64)mr")>;
2325def: InstRW<[SKLWriteResGroup83], (instregex "AND8mi")>;
2326def: InstRW<[SKLWriteResGroup83], (instregex "AND8mr")>;
2327def: InstRW<[SKLWriteResGroup83], (instregex "DEC(16|32|64)m")>;
2328def: InstRW<[SKLWriteResGroup83], (instregex "DEC8m")>;
2329def: InstRW<[SKLWriteResGroup83], (instregex "INC(16|32|64)m")>;
2330def: InstRW<[SKLWriteResGroup83], (instregex "INC8m")>;
2331def: InstRW<[SKLWriteResGroup83], (instregex "NEG(16|32|64)m")>;
2332def: InstRW<[SKLWriteResGroup83], (instregex "NEG8m")>;
2333def: InstRW<[SKLWriteResGroup83], (instregex "NOT(16|32|64)m")>;
2334def: InstRW<[SKLWriteResGroup83], (instregex "NOT8m")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002335def: InstRW<[SKLWriteResGroup83], (instregex "OR(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002336def: InstRW<[SKLWriteResGroup83], (instregex "OR(16|32|64)mr")>;
2337def: InstRW<[SKLWriteResGroup83], (instregex "OR8mi")>;
2338def: InstRW<[SKLWriteResGroup83], (instregex "OR8mr")>;
2339def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm")>;
2340def: InstRW<[SKLWriteResGroup83], (instregex "PUSH(16|32|64)rmm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002341def: InstRW<[SKLWriteResGroup83], (instregex "SUB(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002342def: InstRW<[SKLWriteResGroup83], (instregex "SUB(16|32|64)mr")>;
2343def: InstRW<[SKLWriteResGroup83], (instregex "SUB8mi")>;
2344def: InstRW<[SKLWriteResGroup83], (instregex "SUB8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002345def: InstRW<[SKLWriteResGroup83], (instregex "XOR(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002346def: InstRW<[SKLWriteResGroup83], (instregex "XOR(16|32|64)mr")>;
2347def: InstRW<[SKLWriteResGroup83], (instregex "XOR8mi")>;
2348def: InstRW<[SKLWriteResGroup83], (instregex "XOR8mr")>;
2349
2350def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002351 let Latency = 6;
2352 let NumMicroOps = 6;
2353 let ResourceCycles = [1,5];
2354}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002355def: InstRW<[SKLWriteResGroup84], (instregex "STD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002356
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002357def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
2358 let Latency = 7;
2359 let NumMicroOps = 1;
2360 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002361}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002362def: InstRW<[SKLWriteResGroup85], (instregex "LD_F32m")>;
2363def: InstRW<[SKLWriteResGroup85], (instregex "LD_F64m")>;
2364def: InstRW<[SKLWriteResGroup85], (instregex "LD_F80m")>;
2365def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTF128")>;
2366def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTI128")>;
2367def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTSDYrm")>;
2368def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTSSYrm")>;
2369def: InstRW<[SKLWriteResGroup85], (instregex "VLDDQUYrm")>;
2370def: InstRW<[SKLWriteResGroup85], (instregex "VMOVAPDYrm")>;
2371def: InstRW<[SKLWriteResGroup85], (instregex "VMOVAPSYrm")>;
2372def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDDUPYrm")>;
2373def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDQAYrm")>;
2374def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDQUYrm")>;
2375def: InstRW<[SKLWriteResGroup85], (instregex "VMOVNTDQAYrm")>;
2376def: InstRW<[SKLWriteResGroup85], (instregex "VMOVSHDUPYrm")>;
2377def: InstRW<[SKLWriteResGroup85], (instregex "VMOVSLDUPYrm")>;
2378def: InstRW<[SKLWriteResGroup85], (instregex "VMOVUPDYrm")>;
2379def: InstRW<[SKLWriteResGroup85], (instregex "VMOVUPSYrm")>;
2380def: InstRW<[SKLWriteResGroup85], (instregex "VPBROADCASTDYrm")>;
2381def: InstRW<[SKLWriteResGroup85], (instregex "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002382
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002383def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002384 let Latency = 7;
2385 let NumMicroOps = 2;
2386 let ResourceCycles = [1,1];
2387}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002388def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002389
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002390def SKLWriteResGroup87 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002391 let Latency = 7;
2392 let NumMicroOps = 2;
2393 let ResourceCycles = [1,1];
2394}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002395def: InstRW<[SKLWriteResGroup87], (instregex "COMISDrm")>;
2396def: InstRW<[SKLWriteResGroup87], (instregex "COMISSrm")>;
2397def: InstRW<[SKLWriteResGroup87], (instregex "UCOMISDrm")>;
2398def: InstRW<[SKLWriteResGroup87], (instregex "UCOMISSrm")>;
2399def: InstRW<[SKLWriteResGroup87], (instregex "VCOMISDrm")>;
2400def: InstRW<[SKLWriteResGroup87], (instregex "VCOMISSrm")>;
2401def: InstRW<[SKLWriteResGroup87], (instregex "VUCOMISDrm")>;
2402def: InstRW<[SKLWriteResGroup87], (instregex "VUCOMISSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002403
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002404def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2405 let Latency = 7;
2406 let NumMicroOps = 2;
2407 let ResourceCycles = [1,1];
2408}
2409def: InstRW<[SKLWriteResGroup88], (instregex "INSERTPSrm")>;
2410def: InstRW<[SKLWriteResGroup88], (instregex "PACKSSDWrm")>;
2411def: InstRW<[SKLWriteResGroup88], (instregex "PACKSSWBrm")>;
2412def: InstRW<[SKLWriteResGroup88], (instregex "PACKUSDWrm")>;
2413def: InstRW<[SKLWriteResGroup88], (instregex "PACKUSWBrm")>;
2414def: InstRW<[SKLWriteResGroup88], (instregex "PALIGNRrmi")>;
2415def: InstRW<[SKLWriteResGroup88], (instregex "PBLENDWrmi")>;
2416def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFBrm")>;
2417def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFDmi")>;
2418def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFHWmi")>;
2419def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFLWmi")>;
2420def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHBWrm")>;
2421def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHDQrm")>;
2422def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHQDQrm")>;
2423def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHWDrm")>;
2424def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLBWrm")>;
2425def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLDQrm")>;
2426def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLQDQrm")>;
2427def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLWDrm")>;
2428def: InstRW<[SKLWriteResGroup88], (instregex "SHUFPDrmi")>;
2429def: InstRW<[SKLWriteResGroup88], (instregex "SHUFPSrmi")>;
2430def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKHPDrm")>;
2431def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKHPSrm")>;
2432def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKLPDrm")>;
2433def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKLPSrm")>;
2434def: InstRW<[SKLWriteResGroup88], (instregex "VINSERTPSrm")>;
2435def: InstRW<[SKLWriteResGroup88], (instregex "VPACKSSDWrm")>;
2436def: InstRW<[SKLWriteResGroup88], (instregex "VPACKSSWBrm")>;
2437def: InstRW<[SKLWriteResGroup88], (instregex "VPACKUSDWrm")>;
2438def: InstRW<[SKLWriteResGroup88], (instregex "VPACKUSWBrm")>;
2439def: InstRW<[SKLWriteResGroup88], (instregex "VPALIGNRrmi")>;
2440def: InstRW<[SKLWriteResGroup88], (instregex "VPBLENDWrmi")>;
2441def: InstRW<[SKLWriteResGroup88], (instregex "VPBROADCASTBrm")>;
2442def: InstRW<[SKLWriteResGroup88], (instregex "VPBROADCASTWrm")>;
2443def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPDmi")>;
2444def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPDrm")>;
2445def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPSmi")>;
2446def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPSrm")>;
2447def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFBrm")>;
2448def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFDmi")>;
2449def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFHWmi")>;
2450def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFLWmi")>;
2451def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHBWrm")>;
2452def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHDQrm")>;
2453def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHQDQrm")>;
2454def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHWDrm")>;
2455def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLBWrm")>;
2456def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLDQrm")>;
2457def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLQDQrm")>;
2458def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLWDrm")>;
2459def: InstRW<[SKLWriteResGroup88], (instregex "VSHUFPDrmi")>;
2460def: InstRW<[SKLWriteResGroup88], (instregex "VSHUFPSrmi")>;
2461def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKHPDrm")>;
2462def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKHPSrm")>;
2463def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKLPDrm")>;
2464def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKLPSrm")>;
2465
2466def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort015]> {
2467 let Latency = 7;
2468 let NumMicroOps = 2;
2469 let ResourceCycles = [1,1];
2470}
2471def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2DQYrr")>;
2472def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr")>;
2473def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPH2PSYrr")>;
2474def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2PDYrr")>;
2475def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2PHYrr")>;
2476def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPD2DQYrr")>;
2477
2478def SKLWriteResGroup90 : SchedWriteRes<[SKLPort01,SKLPort23]> {
2479 let Latency = 7;
2480 let NumMicroOps = 2;
2481 let ResourceCycles = [1,1];
2482}
2483def: InstRW<[SKLWriteResGroup90], (instregex "PABSBrm")>;
2484def: InstRW<[SKLWriteResGroup90], (instregex "PABSDrm")>;
2485def: InstRW<[SKLWriteResGroup90], (instregex "PABSWrm")>;
2486def: InstRW<[SKLWriteResGroup90], (instregex "PADDSBrm")>;
2487def: InstRW<[SKLWriteResGroup90], (instregex "PADDSWrm")>;
2488def: InstRW<[SKLWriteResGroup90], (instregex "PADDUSBrm")>;
2489def: InstRW<[SKLWriteResGroup90], (instregex "PADDUSWrm")>;
2490def: InstRW<[SKLWriteResGroup90], (instregex "PAVGBrm")>;
2491def: InstRW<[SKLWriteResGroup90], (instregex "PAVGWrm")>;
2492def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQBrm")>;
2493def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQDrm")>;
2494def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQQrm")>;
2495def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQWrm")>;
2496def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTBrm")>;
2497def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTDrm")>;
2498def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTWrm")>;
2499def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSBrm")>;
2500def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSDrm")>;
2501def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSWrm")>;
2502def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUBrm")>;
2503def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUDrm")>;
2504def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUWrm")>;
2505def: InstRW<[SKLWriteResGroup90], (instregex "PMINSBrm")>;
2506def: InstRW<[SKLWriteResGroup90], (instregex "PMINSDrm")>;
2507def: InstRW<[SKLWriteResGroup90], (instregex "PMINSWrm")>;
2508def: InstRW<[SKLWriteResGroup90], (instregex "PMINUBrm")>;
2509def: InstRW<[SKLWriteResGroup90], (instregex "PMINUDrm")>;
2510def: InstRW<[SKLWriteResGroup90], (instregex "PMINUWrm")>;
2511def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNBrm128")>;
2512def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNDrm128")>;
2513def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNWrm128")>;
2514def: InstRW<[SKLWriteResGroup90], (instregex "PSLLDrm")>;
2515def: InstRW<[SKLWriteResGroup90], (instregex "PSLLQrm")>;
2516def: InstRW<[SKLWriteResGroup90], (instregex "PSLLWrm")>;
2517def: InstRW<[SKLWriteResGroup90], (instregex "PSRADrm")>;
2518def: InstRW<[SKLWriteResGroup90], (instregex "PSRAWrm")>;
2519def: InstRW<[SKLWriteResGroup90], (instregex "PSRLDrm")>;
2520def: InstRW<[SKLWriteResGroup90], (instregex "PSRLQrm")>;
2521def: InstRW<[SKLWriteResGroup90], (instregex "PSRLWrm")>;
2522def: InstRW<[SKLWriteResGroup90], (instregex "PSUBSBrm")>;
2523def: InstRW<[SKLWriteResGroup90], (instregex "PSUBSWrm")>;
2524def: InstRW<[SKLWriteResGroup90], (instregex "PSUBUSBrm")>;
2525def: InstRW<[SKLWriteResGroup90], (instregex "PSUBUSWrm")>;
2526def: InstRW<[SKLWriteResGroup90], (instregex "VPABSBrm")>;
2527def: InstRW<[SKLWriteResGroup90], (instregex "VPABSDrm")>;
2528def: InstRW<[SKLWriteResGroup90], (instregex "VPABSWrm")>;
2529def: InstRW<[SKLWriteResGroup90], (instregex "VPADDSBrm")>;
2530def: InstRW<[SKLWriteResGroup90], (instregex "VPADDSWrm")>;
2531def: InstRW<[SKLWriteResGroup90], (instregex "VPADDUSBrm")>;
2532def: InstRW<[SKLWriteResGroup90], (instregex "VPADDUSWrm")>;
2533def: InstRW<[SKLWriteResGroup90], (instregex "VPAVGBrm")>;
2534def: InstRW<[SKLWriteResGroup90], (instregex "VPAVGWrm")>;
2535def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQBrm")>;
2536def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQDrm")>;
2537def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQQrm")>;
2538def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQWrm")>;
2539def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTBrm")>;
2540def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTDrm")>;
2541def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTWrm")>;
2542def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSBrm")>;
2543def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSDrm")>;
2544def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSWrm")>;
2545def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUBrm")>;
2546def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUDrm")>;
2547def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUWrm")>;
2548def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSBrm")>;
2549def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSDrm")>;
2550def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSWrm")>;
2551def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUBrm")>;
2552def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUDrm")>;
2553def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUWrm")>;
2554def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNBrm128")>;
2555def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNDrm128")>;
2556def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNWrm128")>;
2557def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLDrm")>;
2558def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLQrm")>;
2559def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLVDrm")>;
2560def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLVQrm")>;
2561def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLWrm")>;
2562def: InstRW<[SKLWriteResGroup90], (instregex "VPSRADrm")>;
2563def: InstRW<[SKLWriteResGroup90], (instregex "VPSRAVDrm")>;
2564def: InstRW<[SKLWriteResGroup90], (instregex "VPSRAWrm")>;
2565def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLDrm")>;
2566def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLQrm")>;
2567def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLVDrm")>;
2568def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLVQrm")>;
2569def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLWrm")>;
2570def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBSBrm")>;
2571def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBSWrm")>;
2572def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBUSBrm")>;
2573def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBUSWrm")>;
2574
2575def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
2576 let Latency = 7;
2577 let NumMicroOps = 2;
2578 let ResourceCycles = [1,1];
2579}
2580def: InstRW<[SKLWriteResGroup91], (instregex "ANDNPDrm")>;
2581def: InstRW<[SKLWriteResGroup91], (instregex "ANDNPSrm")>;
2582def: InstRW<[SKLWriteResGroup91], (instregex "ANDPDrm")>;
2583def: InstRW<[SKLWriteResGroup91], (instregex "ANDPSrm")>;
2584def: InstRW<[SKLWriteResGroup91], (instregex "BLENDPDrmi")>;
2585def: InstRW<[SKLWriteResGroup91], (instregex "BLENDPSrmi")>;
2586def: InstRW<[SKLWriteResGroup91], (instregex "ORPDrm")>;
2587def: InstRW<[SKLWriteResGroup91], (instregex "ORPSrm")>;
2588def: InstRW<[SKLWriteResGroup91], (instregex "PADDBrm")>;
2589def: InstRW<[SKLWriteResGroup91], (instregex "PADDDrm")>;
2590def: InstRW<[SKLWriteResGroup91], (instregex "PADDQrm")>;
2591def: InstRW<[SKLWriteResGroup91], (instregex "PADDWrm")>;
2592def: InstRW<[SKLWriteResGroup91], (instregex "PANDNrm")>;
2593def: InstRW<[SKLWriteResGroup91], (instregex "PANDrm")>;
2594def: InstRW<[SKLWriteResGroup91], (instregex "PORrm")>;
2595def: InstRW<[SKLWriteResGroup91], (instregex "PSUBBrm")>;
2596def: InstRW<[SKLWriteResGroup91], (instregex "PSUBDrm")>;
2597def: InstRW<[SKLWriteResGroup91], (instregex "PSUBQrm")>;
2598def: InstRW<[SKLWriteResGroup91], (instregex "PSUBWrm")>;
2599def: InstRW<[SKLWriteResGroup91], (instregex "PXORrm")>;
2600def: InstRW<[SKLWriteResGroup91], (instregex "VANDNPDrm")>;
2601def: InstRW<[SKLWriteResGroup91], (instregex "VANDNPSrm")>;
2602def: InstRW<[SKLWriteResGroup91], (instregex "VANDPDrm")>;
2603def: InstRW<[SKLWriteResGroup91], (instregex "VANDPSrm")>;
2604def: InstRW<[SKLWriteResGroup91], (instregex "VBLENDPDrmi")>;
2605def: InstRW<[SKLWriteResGroup91], (instregex "VBLENDPSrmi")>;
2606def: InstRW<[SKLWriteResGroup91], (instregex "VINSERTF128rm")>;
2607def: InstRW<[SKLWriteResGroup91], (instregex "VINSERTI128rm")>;
2608def: InstRW<[SKLWriteResGroup91], (instregex "VMASKMOVPDrm")>;
2609def: InstRW<[SKLWriteResGroup91], (instregex "VMASKMOVPSrm")>;
2610def: InstRW<[SKLWriteResGroup91], (instregex "VORPDrm")>;
2611def: InstRW<[SKLWriteResGroup91], (instregex "VORPSrm")>;
2612def: InstRW<[SKLWriteResGroup91], (instregex "VPADDBrm")>;
2613def: InstRW<[SKLWriteResGroup91], (instregex "VPADDDrm")>;
2614def: InstRW<[SKLWriteResGroup91], (instregex "VPADDQrm")>;
2615def: InstRW<[SKLWriteResGroup91], (instregex "VPADDWrm")>;
2616def: InstRW<[SKLWriteResGroup91], (instregex "VPANDNrm")>;
2617def: InstRW<[SKLWriteResGroup91], (instregex "VPANDrm")>;
2618def: InstRW<[SKLWriteResGroup91], (instregex "VPBLENDDrmi")>;
2619def: InstRW<[SKLWriteResGroup91], (instregex "VPMASKMOVDrm")>;
2620def: InstRW<[SKLWriteResGroup91], (instregex "VPMASKMOVQrm")>;
2621def: InstRW<[SKLWriteResGroup91], (instregex "VPORrm")>;
2622def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBBrm")>;
2623def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBDrm")>;
2624def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBQrm")>;
2625def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBWrm")>;
2626def: InstRW<[SKLWriteResGroup91], (instregex "VPXORrm")>;
2627def: InstRW<[SKLWriteResGroup91], (instregex "VXORPDrm")>;
2628def: InstRW<[SKLWriteResGroup91], (instregex "VXORPSrm")>;
2629def: InstRW<[SKLWriteResGroup91], (instregex "XORPDrm")>;
2630def: InstRW<[SKLWriteResGroup91], (instregex "XORPSrm")>;
2631
2632def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2633 let Latency = 7;
2634 let NumMicroOps = 3;
2635 let ResourceCycles = [2,1];
2636}
2637def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm")>;
2638def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSWBirm")>;
2639def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKUSWBirm")>;
2640
2641def SKLWriteResGroup93 : SchedWriteRes<[SKLPort23,SKLPort06]> {
2642 let Latency = 7;
2643 let NumMicroOps = 3;
2644 let ResourceCycles = [1,2];
2645}
2646def: InstRW<[SKLWriteResGroup93], (instregex "CMOVA(16|32|64)rm")>;
2647def: InstRW<[SKLWriteResGroup93], (instregex "CMOVBE(16|32|64)rm")>;
2648
2649def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
2650 let Latency = 7;
2651 let NumMicroOps = 3;
2652 let ResourceCycles = [1,2];
2653}
2654def: InstRW<[SKLWriteResGroup94], (instregex "LEAVE64")>;
2655def: InstRW<[SKLWriteResGroup94], (instregex "SCASB")>;
2656def: InstRW<[SKLWriteResGroup94], (instregex "SCASL")>;
2657def: InstRW<[SKLWriteResGroup94], (instregex "SCASQ")>;
2658def: InstRW<[SKLWriteResGroup94], (instregex "SCASW")>;
2659
2660def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002661 let Latency = 7;
2662 let NumMicroOps = 3;
2663 let ResourceCycles = [1,1,1];
2664}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002665def: InstRW<[SKLWriteResGroup95], (instregex "CVTTSS2SI64rr")>;
2666def: InstRW<[SKLWriteResGroup95], (instregex "CVTTSS2SIrr")>;
2667def: InstRW<[SKLWriteResGroup95], (instregex "VCVTTSS2SI64rr")>;
2668def: InstRW<[SKLWriteResGroup95], (instregex "VCVTTSS2SIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002669
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002670def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002671 let Latency = 7;
2672 let NumMicroOps = 3;
2673 let ResourceCycles = [1,1,1];
2674}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002675def: InstRW<[SKLWriteResGroup96], (instregex "FLDCW16m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002676
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002677def SKLWriteResGroup97 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002678 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002679 let NumMicroOps = 3;
2680 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002681}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002682def: InstRW<[SKLWriteResGroup97], (instregex "LDMXCSR")>;
2683def: InstRW<[SKLWriteResGroup97], (instregex "VLDMXCSR")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002684
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002685def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002686 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002687 let NumMicroOps = 3;
2688 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002689}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002690def: InstRW<[SKLWriteResGroup98], (instregex "LRETQ")>;
2691def: InstRW<[SKLWriteResGroup98], (instregex "RETQ")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002692
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002693def SKLWriteResGroup99 : SchedWriteRes<[SKLPort23,SKLPort06,SKLPort15]> {
2694 let Latency = 7;
2695 let NumMicroOps = 3;
2696 let ResourceCycles = [1,1,1];
2697}
2698def: InstRW<[SKLWriteResGroup99], (instregex "BEXTR32rm")>;
2699def: InstRW<[SKLWriteResGroup99], (instregex "BEXTR64rm")>;
2700
2701def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2702 let Latency = 7;
2703 let NumMicroOps = 5;
2704 let ResourceCycles = [1,1,1,2];
2705}
2706def: InstRW<[SKLWriteResGroup100], (instregex "ROL(16|32|64)m1")>;
2707def: InstRW<[SKLWriteResGroup100], (instregex "ROL(16|32|64)mi")>;
2708def: InstRW<[SKLWriteResGroup100], (instregex "ROL8m1")>;
2709def: InstRW<[SKLWriteResGroup100], (instregex "ROL8mi")>;
2710def: InstRW<[SKLWriteResGroup100], (instregex "ROR(16|32|64)m1")>;
2711def: InstRW<[SKLWriteResGroup100], (instregex "ROR(16|32|64)mi")>;
2712def: InstRW<[SKLWriteResGroup100], (instregex "ROR8m1")>;
2713def: InstRW<[SKLWriteResGroup100], (instregex "ROR8mi")>;
2714
2715def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2716 let Latency = 7;
2717 let NumMicroOps = 5;
2718 let ResourceCycles = [1,1,1,2];
2719}
2720def: InstRW<[SKLWriteResGroup101], (instregex "XADD(16|32|64)rm")>;
2721def: InstRW<[SKLWriteResGroup101], (instregex "XADD8rm")>;
2722
2723def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
2724 let Latency = 7;
2725 let NumMicroOps = 5;
2726 let ResourceCycles = [1,1,1,1,1];
2727}
2728def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
2729def: InstRW<[SKLWriteResGroup102], (instregex "FARCALL64")>;
2730
2731def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002732 let Latency = 7;
2733 let NumMicroOps = 7;
2734 let ResourceCycles = [1,3,1,2];
2735}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002736def: InstRW<[SKLWriteResGroup103], (instregex "LOOP")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002737
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002738def SKLWriteResGroup104 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002739 let Latency = 8;
2740 let NumMicroOps = 2;
2741 let ResourceCycles = [2];
2742}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002743def: InstRW<[SKLWriteResGroup104], (instregex "AESIMCrr")>;
2744def: InstRW<[SKLWriteResGroup104], (instregex "VAESIMCrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002746def SKLWriteResGroup105 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002747 let Latency = 8;
2748 let NumMicroOps = 2;
2749 let ResourceCycles = [2];
2750}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002751def: InstRW<[SKLWriteResGroup105], (instregex "PMULLDrr")>;
2752def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDPDr")>;
2753def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDPSr")>;
2754def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDSDr")>;
2755def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDSSr")>;
2756def: InstRW<[SKLWriteResGroup105], (instregex "VPMULLDYrr")>;
2757def: InstRW<[SKLWriteResGroup105], (instregex "VPMULLDrr")>;
2758def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDPDr")>;
2759def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDPSr")>;
2760def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDSDr")>;
2761def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDSSr")>;
2762def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDYPDr")>;
2763def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDYPSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002764
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002765def SKLWriteResGroup106 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002766 let Latency = 8;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002767 let NumMicroOps = 2;
2768 let ResourceCycles = [1,1];
2769}
2770def: InstRW<[SKLWriteResGroup106], (instregex "VTESTPDrm")>;
2771def: InstRW<[SKLWriteResGroup106], (instregex "VTESTPSrm")>;
2772
2773def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
2774 let Latency = 8;
2775 let NumMicroOps = 2;
2776 let ResourceCycles = [1,1];
2777}
2778def: InstRW<[SKLWriteResGroup107], (instregex "BSF(16|32|64)rm")>;
2779def: InstRW<[SKLWriteResGroup107], (instregex "BSR(16|32|64)rm")>;
2780def: InstRW<[SKLWriteResGroup107], (instregex "IMUL64m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002781def: InstRW<[SKLWriteResGroup107], (instregex "IMUL(32|64)rm(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002782def: InstRW<[SKLWriteResGroup107], (instregex "IMUL8m")>;
2783def: InstRW<[SKLWriteResGroup107], (instregex "LZCNT(16|32|64)rm")>;
2784def: InstRW<[SKLWriteResGroup107], (instregex "MUL(16|32|64)m")>;
2785def: InstRW<[SKLWriteResGroup107], (instregex "MUL8m")>;
2786def: InstRW<[SKLWriteResGroup107], (instregex "PDEP32rm")>;
2787def: InstRW<[SKLWriteResGroup107], (instregex "PDEP64rm")>;
2788def: InstRW<[SKLWriteResGroup107], (instregex "PEXT32rm")>;
2789def: InstRW<[SKLWriteResGroup107], (instregex "PEXT64rm")>;
2790def: InstRW<[SKLWriteResGroup107], (instregex "POPCNT(16|32|64)rm")>;
2791def: InstRW<[SKLWriteResGroup107], (instregex "TZCNT(16|32|64)rm")>;
2792
2793def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2794 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002795 let NumMicroOps = 3;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002796 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002797}
Craig Topper391c6f92017-12-10 01:24:08 +00002798def: InstRW<[SKLWriteResGroup107_16], (instregex "IMUL16rm(i8)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002799
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002800def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2801 let Latency = 3;
2802 let NumMicroOps = 5;
2803}
2804def: InstRW<[SKLWriteResGroup107_16_2], (instregex "IMUL16m")>;
2805def: InstRW<[SKLWriteResGroup107_16_2], (instregex "MUL16m")>;
2806
2807def SKLWriteResGroup107_32 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2808 let Latency = 3;
2809 let NumMicroOps = 3;
2810 let ResourceCycles = [1,1,1];
2811}
2812def: InstRW<[SKLWriteResGroup107_32], (instregex "IMUL32m")>;
2813def: InstRW<[SKLWriteResGroup107_32], (instregex "MUL32m")>;
2814
2815def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2816 let Latency = 8;
2817 let NumMicroOps = 2;
2818 let ResourceCycles = [1,1];
2819}
2820def: InstRW<[SKLWriteResGroup108], (instregex "FCOM32m")>;
2821def: InstRW<[SKLWriteResGroup108], (instregex "FCOM64m")>;
2822def: InstRW<[SKLWriteResGroup108], (instregex "FCOMP32m")>;
2823def: InstRW<[SKLWriteResGroup108], (instregex "FCOMP64m")>;
2824def: InstRW<[SKLWriteResGroup108], (instregex "MMX_PSADBWirm")>;
2825def: InstRW<[SKLWriteResGroup108], (instregex "VPACKSSDWYrm")>;
2826def: InstRW<[SKLWriteResGroup108], (instregex "VPACKSSWBYrm")>;
2827def: InstRW<[SKLWriteResGroup108], (instregex "VPACKUSDWYrm")>;
2828def: InstRW<[SKLWriteResGroup108], (instregex "VPACKUSWBYrm")>;
2829def: InstRW<[SKLWriteResGroup108], (instregex "VPALIGNRYrmi")>;
2830def: InstRW<[SKLWriteResGroup108], (instregex "VPBLENDWYrmi")>;
2831def: InstRW<[SKLWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
2832def: InstRW<[SKLWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
2833def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPDYmi")>;
2834def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPDYrm")>;
2835def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPSYmi")>;
2836def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPSYrm")>;
2837def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXBDYrm")>;
2838def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXBQYrm")>;
2839def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXWQYrm")>;
2840def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFBYrm")>;
2841def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFDYmi")>;
2842def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFHWYmi")>;
2843def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFLWYmi")>;
2844def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHBWYrm")>;
2845def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHDQYrm")>;
2846def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHQDQYrm")>;
2847def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHWDYrm")>;
2848def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLBWYrm")>;
2849def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLDQYrm")>;
2850def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLQDQYrm")>;
2851def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLWDYrm")>;
2852def: InstRW<[SKLWriteResGroup108], (instregex "VSHUFPDYrmi")>;
2853def: InstRW<[SKLWriteResGroup108], (instregex "VSHUFPSYrmi")>;
2854def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKHPDYrm")>;
2855def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKHPSYrm")>;
2856def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKLPDYrm")>;
2857def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKLPSYrm")>;
2858
2859def SKLWriteResGroup109 : SchedWriteRes<[SKLPort01,SKLPort23]> {
2860 let Latency = 8;
2861 let NumMicroOps = 2;
2862 let ResourceCycles = [1,1];
2863}
2864def: InstRW<[SKLWriteResGroup109], (instregex "VPABSBYrm")>;
2865def: InstRW<[SKLWriteResGroup109], (instregex "VPABSDYrm")>;
2866def: InstRW<[SKLWriteResGroup109], (instregex "VPABSWYrm")>;
2867def: InstRW<[SKLWriteResGroup109], (instregex "VPADDSBYrm")>;
2868def: InstRW<[SKLWriteResGroup109], (instregex "VPADDSWYrm")>;
2869def: InstRW<[SKLWriteResGroup109], (instregex "VPADDUSBYrm")>;
2870def: InstRW<[SKLWriteResGroup109], (instregex "VPADDUSWYrm")>;
2871def: InstRW<[SKLWriteResGroup109], (instregex "VPAVGBYrm")>;
2872def: InstRW<[SKLWriteResGroup109], (instregex "VPAVGWYrm")>;
2873def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQBYrm")>;
2874def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQDYrm")>;
2875def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQQYrm")>;
2876def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQWYrm")>;
2877def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTBYrm")>;
2878def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTDYrm")>;
2879def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTWYrm")>;
2880def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSBYrm")>;
2881def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSDYrm")>;
2882def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSWYrm")>;
2883def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUBYrm")>;
2884def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUDYrm")>;
2885def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUWYrm")>;
2886def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSBYrm")>;
2887def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSDYrm")>;
2888def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSWYrm")>;
2889def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUBYrm")>;
2890def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUDYrm")>;
2891def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUWYrm")>;
2892def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNBYrm256")>;
2893def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNDYrm256")>;
2894def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNWYrm256")>;
2895def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLDYrm")>;
2896def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLQYrm")>;
2897def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLVDYrm")>;
2898def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLVQYrm")>;
2899def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLWYrm")>;
2900def: InstRW<[SKLWriteResGroup109], (instregex "VPSRADYrm")>;
2901def: InstRW<[SKLWriteResGroup109], (instregex "VPSRAVDYrm")>;
2902def: InstRW<[SKLWriteResGroup109], (instregex "VPSRAWYrm")>;
2903def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLDYrm")>;
2904def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLQYrm")>;
2905def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLVDYrm")>;
2906def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLVQYrm")>;
2907def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLWYrm")>;
2908def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBSBYrm")>;
2909def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBSWYrm")>;
2910def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBUSBYrm")>;
2911def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBUSWYrm")>;
2912
2913def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
2914 let Latency = 8;
2915 let NumMicroOps = 2;
2916 let ResourceCycles = [1,1];
2917}
2918def: InstRW<[SKLWriteResGroup110], (instregex "VANDNPDYrm")>;
2919def: InstRW<[SKLWriteResGroup110], (instregex "VANDNPSYrm")>;
2920def: InstRW<[SKLWriteResGroup110], (instregex "VANDPDYrm")>;
2921def: InstRW<[SKLWriteResGroup110], (instregex "VANDPSYrm")>;
2922def: InstRW<[SKLWriteResGroup110], (instregex "VBLENDPDYrmi")>;
2923def: InstRW<[SKLWriteResGroup110], (instregex "VBLENDPSYrmi")>;
2924def: InstRW<[SKLWriteResGroup110], (instregex "VMASKMOVPDYrm")>;
2925def: InstRW<[SKLWriteResGroup110], (instregex "VMASKMOVPSYrm")>;
2926def: InstRW<[SKLWriteResGroup110], (instregex "VORPDYrm")>;
2927def: InstRW<[SKLWriteResGroup110], (instregex "VORPSYrm")>;
2928def: InstRW<[SKLWriteResGroup110], (instregex "VPADDBYrm")>;
2929def: InstRW<[SKLWriteResGroup110], (instregex "VPADDDYrm")>;
2930def: InstRW<[SKLWriteResGroup110], (instregex "VPADDQYrm")>;
2931def: InstRW<[SKLWriteResGroup110], (instregex "VPADDWYrm")>;
2932def: InstRW<[SKLWriteResGroup110], (instregex "VPANDNYrm")>;
2933def: InstRW<[SKLWriteResGroup110], (instregex "VPANDYrm")>;
2934def: InstRW<[SKLWriteResGroup110], (instregex "VPBLENDDYrmi")>;
2935def: InstRW<[SKLWriteResGroup110], (instregex "VPMASKMOVDYrm")>;
2936def: InstRW<[SKLWriteResGroup110], (instregex "VPMASKMOVQYrm")>;
2937def: InstRW<[SKLWriteResGroup110], (instregex "VPORYrm")>;
2938def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBBYrm")>;
2939def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBDYrm")>;
2940def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBQYrm")>;
2941def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBWYrm")>;
2942def: InstRW<[SKLWriteResGroup110], (instregex "VPXORYrm")>;
2943def: InstRW<[SKLWriteResGroup110], (instregex "VXORPDYrm")>;
2944def: InstRW<[SKLWriteResGroup110], (instregex "VXORPSYrm")>;
2945
2946def SKLWriteResGroup111 : SchedWriteRes<[SKLPort23,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002947 let Latency = 8;
2948 let NumMicroOps = 3;
2949 let ResourceCycles = [1,2];
2950}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002951def: InstRW<[SKLWriteResGroup111], (instregex "BLENDVPDrm0")>;
2952def: InstRW<[SKLWriteResGroup111], (instregex "BLENDVPSrm0")>;
2953def: InstRW<[SKLWriteResGroup111], (instregex "PBLENDVBrm0")>;
2954def: InstRW<[SKLWriteResGroup111], (instregex "VBLENDVPDrm")>;
2955def: InstRW<[SKLWriteResGroup111], (instregex "VBLENDVPSrm")>;
2956def: InstRW<[SKLWriteResGroup111], (instregex "VPBLENDVBYrm")>;
2957def: InstRW<[SKLWriteResGroup111], (instregex "VPBLENDVBrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002958
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002959def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
2960 let Latency = 8;
2961 let NumMicroOps = 4;
2962 let ResourceCycles = [1,2,1];
2963}
2964def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PHADDSWrm64")>;
2965def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PHSUBSWrm64")>;
2966
2967def SKLWriteResGroup113 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort05]> {
2968 let Latency = 8;
2969 let NumMicroOps = 4;
2970 let ResourceCycles = [2,1,1];
2971}
2972def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHADDWrm64")>;
2973def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHADDrm64")>;
2974def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHSUBDrm64")>;
2975def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHSUBWrm64")>;
2976
2977def SKLWriteResGroup114 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
2978 let Latency = 8;
2979 let NumMicroOps = 4;
2980 let ResourceCycles = [1,1,1,1];
2981}
2982def: InstRW<[SKLWriteResGroup114], (instregex "VCVTPS2PHYmr")>;
2983
2984def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
2985 let Latency = 8;
2986 let NumMicroOps = 5;
2987 let ResourceCycles = [1,1,3];
2988}
2989def: InstRW<[SKLWriteResGroup115], (instregex "ROR(16|32|64)mCL")>;
2990def: InstRW<[SKLWriteResGroup115], (instregex "ROR8mCL")>;
2991
2992def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
2993 let Latency = 8;
2994 let NumMicroOps = 5;
2995 let ResourceCycles = [1,1,1,2];
2996}
2997def: InstRW<[SKLWriteResGroup116], (instregex "RCL(16|32|64)m1")>;
2998def: InstRW<[SKLWriteResGroup116], (instregex "RCL(16|32|64)mi")>;
2999def: InstRW<[SKLWriteResGroup116], (instregex "RCL8m1")>;
3000def: InstRW<[SKLWriteResGroup116], (instregex "RCL8mi")>;
3001def: InstRW<[SKLWriteResGroup116], (instregex "RCR(16|32|64)m1")>;
3002def: InstRW<[SKLWriteResGroup116], (instregex "RCR(16|32|64)mi")>;
3003def: InstRW<[SKLWriteResGroup116], (instregex "RCR8m1")>;
3004def: InstRW<[SKLWriteResGroup116], (instregex "RCR8mi")>;
3005
3006def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
3007 let Latency = 8;
3008 let NumMicroOps = 6;
3009 let ResourceCycles = [1,1,1,3];
3010}
3011def: InstRW<[SKLWriteResGroup117], (instregex "ROL(16|32|64)mCL")>;
3012def: InstRW<[SKLWriteResGroup117], (instregex "ROL8mCL")>;
3013def: InstRW<[SKLWriteResGroup117], (instregex "SAR(16|32|64)mCL")>;
3014def: InstRW<[SKLWriteResGroup117], (instregex "SAR8mCL")>;
3015def: InstRW<[SKLWriteResGroup117], (instregex "SHL(16|32|64)mCL")>;
3016def: InstRW<[SKLWriteResGroup117], (instregex "SHL8mCL")>;
3017def: InstRW<[SKLWriteResGroup117], (instregex "SHR(16|32|64)mCL")>;
3018def: InstRW<[SKLWriteResGroup117], (instregex "SHR8mCL")>;
3019
3020def SKLWriteResGroup118 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
3021 let Latency = 8;
3022 let NumMicroOps = 6;
3023 let ResourceCycles = [1,1,1,3];
3024}
Craig Topper1a88c502017-12-10 09:14:39 +00003025def: InstRW<[SKLWriteResGroup118], (instregex "ADC(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003026def: InstRW<[SKLWriteResGroup118], (instregex "ADC8mi")>;
3027
3028def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3029 let Latency = 8;
3030 let NumMicroOps = 6;
3031 let ResourceCycles = [1,1,1,2,1];
3032}
3033def: InstRW<[SKLWriteResGroup119], (instregex "ADC(16|32|64)mr")>;
3034def: InstRW<[SKLWriteResGroup119], (instregex "ADC8mr")>;
3035def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(16|32|64)rm")>;
3036def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG8rm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00003037def: InstRW<[SKLWriteResGroup119], (instregex "SBB(16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003038def: InstRW<[SKLWriteResGroup119], (instregex "SBB(16|32|64)mr")>;
3039def: InstRW<[SKLWriteResGroup119], (instregex "SBB8mi")>;
3040def: InstRW<[SKLWriteResGroup119], (instregex "SBB8mr")>;
3041
3042def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3043 let Latency = 9;
3044 let NumMicroOps = 2;
3045 let ResourceCycles = [1,1];
3046}
3047def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
3048def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMADDUBSWrm64")>;
3049def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMADDWDirm")>;
3050def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHRSWrm64")>;
3051def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHUWirm")>;
3052def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHWirm")>;
3053def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULLWirm")>;
3054def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULUDQirm")>;
3055def: InstRW<[SKLWriteResGroup120], (instregex "RCPSSm")>;
3056def: InstRW<[SKLWriteResGroup120], (instregex "RSQRTSSm")>;
3057def: InstRW<[SKLWriteResGroup120], (instregex "VRCPSSm")>;
3058def: InstRW<[SKLWriteResGroup120], (instregex "VRSQRTSSm")>;
3059def: InstRW<[SKLWriteResGroup120], (instregex "VTESTPDYrm")>;
3060def: InstRW<[SKLWriteResGroup120], (instregex "VTESTPSYrm")>;
3061
3062def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3063 let Latency = 9;
3064 let NumMicroOps = 2;
3065 let ResourceCycles = [1,1];
3066}
3067def: InstRW<[SKLWriteResGroup121], (instregex "PCMPGTQrm")>;
3068def: InstRW<[SKLWriteResGroup121], (instregex "PSADBWrm")>;
3069def: InstRW<[SKLWriteResGroup121], (instregex "VPCMPGTQrm")>;
3070def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXBWYrm")>;
3071def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXDQYrm")>;
3072def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXWDYrm")>;
3073def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVZXWDYrm")>;
3074def: InstRW<[SKLWriteResGroup121], (instregex "VPSADBWrm")>;
3075
3076def SKLWriteResGroup122 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3077 let Latency = 9;
3078 let NumMicroOps = 2;
3079 let ResourceCycles = [1,1];
3080}
3081def: InstRW<[SKLWriteResGroup122], (instregex "ADDSDrm")>;
3082def: InstRW<[SKLWriteResGroup122], (instregex "ADDSSrm")>;
3083def: InstRW<[SKLWriteResGroup122], (instregex "MULSDrm")>;
3084def: InstRW<[SKLWriteResGroup122], (instregex "MULSSrm")>;
3085def: InstRW<[SKLWriteResGroup122], (instregex "SUBSDrm")>;
3086def: InstRW<[SKLWriteResGroup122], (instregex "SUBSSrm")>;
3087def: InstRW<[SKLWriteResGroup122], (instregex "VADDSDrm")>;
3088def: InstRW<[SKLWriteResGroup122], (instregex "VADDSSrm")>;
3089def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD132SDm")>;
3090def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD132SSm")>;
3091def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD213SDm")>;
3092def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD213SSm")>;
3093def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD231SDm")>;
3094def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD231SSm")>;
3095def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB132SDm")>;
3096def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB132SSm")>;
3097def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB213SDm")>;
3098def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB213SSm")>;
3099def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB231SDm")>;
3100def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB231SSm")>;
3101def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD132SDm")>;
3102def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD132SSm")>;
3103def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD213SDm")>;
3104def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD213SSm")>;
3105def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD231SDm")>;
3106def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD231SSm")>;
3107def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB132SDm")>;
3108def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB132SSm")>;
3109def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB213SDm")>;
3110def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB213SSm")>;
3111def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB231SDm")>;
3112def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB231SSm")>;
3113def: InstRW<[SKLWriteResGroup122], (instregex "VMULSDrm")>;
3114def: InstRW<[SKLWriteResGroup122], (instregex "VMULSSrm")>;
3115def: InstRW<[SKLWriteResGroup122], (instregex "VSUBSDrm")>;
3116def: InstRW<[SKLWriteResGroup122], (instregex "VSUBSSrm")>;
3117
3118def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3119 let Latency = 9;
3120 let NumMicroOps = 2;
3121 let ResourceCycles = [1,1];
3122}
Craig Topper6c659102017-12-10 09:14:37 +00003123def: InstRW<[SKLWriteResGroup123], (instregex "CMPSDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003124def: InstRW<[SKLWriteResGroup123], (instregex "CMPSSrm")>;
3125def: InstRW<[SKLWriteResGroup123], (instregex "CVTPS2PDrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003126def: InstRW<[SKLWriteResGroup123], (instregex "MAX(C?)SDrm")>;
3127def: InstRW<[SKLWriteResGroup123], (instregex "MAX(C?)SSrm")>;
3128def: InstRW<[SKLWriteResGroup123], (instregex "MIN(C?)SDrm")>;
3129def: InstRW<[SKLWriteResGroup123], (instregex "MIN(C?)SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003130def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVTPS2PIirm")>;
3131def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVTTPS2PIirm")>;
3132def: InstRW<[SKLWriteResGroup123], (instregex "VCMPSDrm")>;
3133def: InstRW<[SKLWriteResGroup123], (instregex "VCMPSSrm")>;
3134def: InstRW<[SKLWriteResGroup123], (instregex "VCVTPH2PSrm")>;
3135def: InstRW<[SKLWriteResGroup123], (instregex "VCVTPS2PDrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003136def: InstRW<[SKLWriteResGroup123], (instregex "VMAX(C?)SDrm")>;
3137def: InstRW<[SKLWriteResGroup123], (instregex "VMAX(C?)SSrm")>;
3138def: InstRW<[SKLWriteResGroup123], (instregex "VMIN(C?)SDrm")>;
3139def: InstRW<[SKLWriteResGroup123], (instregex "VMIN(C?)SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003140
3141def SKLWriteResGroup124 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003142 let Latency = 9;
3143 let NumMicroOps = 3;
3144 let ResourceCycles = [1,2];
3145}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003146def: InstRW<[SKLWriteResGroup124], (instregex "DPPDrri")>;
3147def: InstRW<[SKLWriteResGroup124], (instregex "VDPPDrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003148
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003149def SKLWriteResGroup125 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3150 let Latency = 9;
3151 let NumMicroOps = 3;
3152 let ResourceCycles = [1,2];
3153}
3154def: InstRW<[SKLWriteResGroup125], (instregex "VBLENDVPDYrm")>;
3155def: InstRW<[SKLWriteResGroup125], (instregex "VBLENDVPSYrm")>;
3156
3157def SKLWriteResGroup126 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3158 let Latency = 9;
3159 let NumMicroOps = 3;
3160 let ResourceCycles = [1,1,1];
3161}
3162def: InstRW<[SKLWriteResGroup126], (instregex "PTESTrm")>;
3163def: InstRW<[SKLWriteResGroup126], (instregex "VPTESTrm")>;
3164
3165def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
3166 let Latency = 9;
3167 let NumMicroOps = 3;
3168 let ResourceCycles = [1,1,1];
3169}
3170def: InstRW<[SKLWriteResGroup127], (instregex "MULX64rm")>;
3171
3172def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003173 let Latency = 9;
3174 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003175 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003176}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003177def: InstRW<[SKLWriteResGroup128], (instregex "PHADDSWrm128")>;
3178def: InstRW<[SKLWriteResGroup128], (instregex "PHSUBSWrm128")>;
3179def: InstRW<[SKLWriteResGroup128], (instregex "VPHADDSWrm128")>;
3180def: InstRW<[SKLWriteResGroup128], (instregex "VPHSUBSWrm128")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003181
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003182def SKLWriteResGroup129 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3183 let Latency = 9;
3184 let NumMicroOps = 4;
3185 let ResourceCycles = [2,1,1];
3186}
3187def: InstRW<[SKLWriteResGroup129], (instregex "PHADDDrm")>;
3188def: InstRW<[SKLWriteResGroup129], (instregex "PHADDWrm")>;
3189def: InstRW<[SKLWriteResGroup129], (instregex "PHSUBDrm")>;
3190def: InstRW<[SKLWriteResGroup129], (instregex "PHSUBWrm")>;
3191def: InstRW<[SKLWriteResGroup129], (instregex "VPHADDDrm")>;
3192def: InstRW<[SKLWriteResGroup129], (instregex "VPHADDWrm")>;
3193def: InstRW<[SKLWriteResGroup129], (instregex "VPHSUBDrm")>;
3194def: InstRW<[SKLWriteResGroup129], (instregex "VPHSUBWrm")>;
3195
3196def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
3197 let Latency = 9;
3198 let NumMicroOps = 4;
3199 let ResourceCycles = [1,1,1,1];
3200}
3201def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8")>;
3202def: InstRW<[SKLWriteResGroup130], (instregex "SHRD(16|32|64)mri8")>;
3203
3204def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
3205 let Latency = 9;
3206 let NumMicroOps = 5;
3207 let ResourceCycles = [1,2,1,1];
3208}
3209def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm")>;
3210def: InstRW<[SKLWriteResGroup131], (instregex "LSL(16|32|64)rm")>;
3211
3212def SKLWriteResGroup132 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3213 let Latency = 10;
3214 let NumMicroOps = 2;
3215 let ResourceCycles = [1,1];
3216}
3217def: InstRW<[SKLWriteResGroup132], (instregex "AESDECLASTrm")>;
3218def: InstRW<[SKLWriteResGroup132], (instregex "AESDECrm")>;
3219def: InstRW<[SKLWriteResGroup132], (instregex "AESENCLASTrm")>;
3220def: InstRW<[SKLWriteResGroup132], (instregex "AESENCrm")>;
3221def: InstRW<[SKLWriteResGroup132], (instregex "RCPPSm")>;
3222def: InstRW<[SKLWriteResGroup132], (instregex "RSQRTPSm")>;
3223def: InstRW<[SKLWriteResGroup132], (instregex "VAESDECLASTrm")>;
3224def: InstRW<[SKLWriteResGroup132], (instregex "VAESDECrm")>;
3225def: InstRW<[SKLWriteResGroup132], (instregex "VAESENCLASTrm")>;
3226def: InstRW<[SKLWriteResGroup132], (instregex "VAESENCrm")>;
3227def: InstRW<[SKLWriteResGroup132], (instregex "VRCPPSm")>;
3228def: InstRW<[SKLWriteResGroup132], (instregex "VRSQRTPSm")>;
3229
3230def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3231 let Latency = 10;
3232 let NumMicroOps = 2;
3233 let ResourceCycles = [1,1];
3234}
3235def: InstRW<[SKLWriteResGroup133], (instregex "ADD_F32m")>;
3236def: InstRW<[SKLWriteResGroup133], (instregex "ADD_F64m")>;
3237def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F16m")>;
3238def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F32m")>;
3239def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F64m")>;
3240def: InstRW<[SKLWriteResGroup133], (instregex "SUBR_F32m")>;
3241def: InstRW<[SKLWriteResGroup133], (instregex "SUBR_F64m")>;
3242def: InstRW<[SKLWriteResGroup133], (instregex "SUB_F32m")>;
3243def: InstRW<[SKLWriteResGroup133], (instregex "SUB_F64m")>;
3244def: InstRW<[SKLWriteResGroup133], (instregex "VPCMPGTQYrm")>;
3245def: InstRW<[SKLWriteResGroup133], (instregex "VPERM2F128rm")>;
3246def: InstRW<[SKLWriteResGroup133], (instregex "VPERM2I128rm")>;
3247def: InstRW<[SKLWriteResGroup133], (instregex "VPERMDYrm")>;
3248def: InstRW<[SKLWriteResGroup133], (instregex "VPERMPDYmi")>;
3249def: InstRW<[SKLWriteResGroup133], (instregex "VPERMPSYrm")>;
3250def: InstRW<[SKLWriteResGroup133], (instregex "VPERMQYmi")>;
3251def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBDYrm")>;
3252def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBQYrm")>;
3253def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBWYrm")>;
3254def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXDQYrm")>;
3255def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXWQYrm")>;
3256def: InstRW<[SKLWriteResGroup133], (instregex "VPSADBWYrm")>;
3257
3258def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3259 let Latency = 10;
3260 let NumMicroOps = 2;
3261 let ResourceCycles = [1,1];
3262}
3263def: InstRW<[SKLWriteResGroup134], (instregex "ADDPDrm")>;
3264def: InstRW<[SKLWriteResGroup134], (instregex "ADDPSrm")>;
3265def: InstRW<[SKLWriteResGroup134], (instregex "ADDSUBPDrm")>;
3266def: InstRW<[SKLWriteResGroup134], (instregex "ADDSUBPSrm")>;
3267def: InstRW<[SKLWriteResGroup134], (instregex "MULPDrm")>;
3268def: InstRW<[SKLWriteResGroup134], (instregex "MULPSrm")>;
3269def: InstRW<[SKLWriteResGroup134], (instregex "SUBPDrm")>;
3270def: InstRW<[SKLWriteResGroup134], (instregex "SUBPSrm")>;
3271def: InstRW<[SKLWriteResGroup134], (instregex "VADDPDrm")>;
3272def: InstRW<[SKLWriteResGroup134], (instregex "VADDPSrm")>;
3273def: InstRW<[SKLWriteResGroup134], (instregex "VADDSUBPDrm")>;
3274def: InstRW<[SKLWriteResGroup134], (instregex "VADDSUBPSrm")>;
3275def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD132PDm")>;
3276def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD132PSm")>;
3277def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD213PDm")>;
3278def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD213PSm")>;
3279def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD231PDm")>;
3280def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD231PSm")>;
3281def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB132PDm")>;
3282def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB132PSm")>;
3283def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB213PDm")>;
3284def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB213PSm")>;
3285def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB231PDm")>;
3286def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB231PSm")>;
3287def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB132PDm")>;
3288def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB132PSm")>;
3289def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB213PDm")>;
3290def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB213PSm")>;
3291def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB231PDm")>;
3292def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB231PSm")>;
3293def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD132PDm")>;
3294def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD132PSm")>;
3295def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD213PDm")>;
3296def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD213PSm")>;
3297def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD231PDm")>;
3298def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD231PSm")>;
3299def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD132PDm")>;
3300def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD132PSm")>;
3301def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD213PDm")>;
3302def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD213PSm")>;
3303def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD231PDm")>;
3304def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD231PSm")>;
3305def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB132PDm")>;
3306def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB132PSm")>;
3307def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB213PDm")>;
3308def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB213PSm")>;
3309def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB231PDm")>;
3310def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB231PSm")>;
3311def: InstRW<[SKLWriteResGroup134], (instregex "VMULPDrm")>;
3312def: InstRW<[SKLWriteResGroup134], (instregex "VMULPSrm")>;
3313def: InstRW<[SKLWriteResGroup134], (instregex "VSUBPDrm")>;
3314def: InstRW<[SKLWriteResGroup134], (instregex "VSUBPSrm")>;
3315
3316def SKLWriteResGroup135 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3317 let Latency = 10;
3318 let NumMicroOps = 2;
3319 let ResourceCycles = [1,1];
3320}
3321def: InstRW<[SKLWriteResGroup135], (instregex "CMPPDrmi")>;
3322def: InstRW<[SKLWriteResGroup135], (instregex "CMPPSrmi")>;
3323def: InstRW<[SKLWriteResGroup135], (instregex "CVTDQ2PSrm")>;
3324def: InstRW<[SKLWriteResGroup135], (instregex "CVTPS2DQrm")>;
3325def: InstRW<[SKLWriteResGroup135], (instregex "CVTSS2SDrm")>;
3326def: InstRW<[SKLWriteResGroup135], (instregex "CVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003327def: InstRW<[SKLWriteResGroup135], (instregex "MAX(C?)PDrm")>;
3328def: InstRW<[SKLWriteResGroup135], (instregex "MAX(C?)PSrm")>;
3329def: InstRW<[SKLWriteResGroup135], (instregex "MIN(C?)PDrm")>;
3330def: InstRW<[SKLWriteResGroup135], (instregex "MIN(C?)PSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003331def: InstRW<[SKLWriteResGroup135], (instregex "PHMINPOSUWrm128")>;
3332def: InstRW<[SKLWriteResGroup135], (instregex "PMADDUBSWrm")>;
3333def: InstRW<[SKLWriteResGroup135], (instregex "PMADDWDrm")>;
3334def: InstRW<[SKLWriteResGroup135], (instregex "PMULDQrm")>;
3335def: InstRW<[SKLWriteResGroup135], (instregex "PMULHRSWrm")>;
3336def: InstRW<[SKLWriteResGroup135], (instregex "PMULHUWrm")>;
3337def: InstRW<[SKLWriteResGroup135], (instregex "PMULHWrm")>;
3338def: InstRW<[SKLWriteResGroup135], (instregex "PMULLWrm")>;
3339def: InstRW<[SKLWriteResGroup135], (instregex "PMULUDQrm")>;
3340def: InstRW<[SKLWriteResGroup135], (instregex "VCMPPDrmi")>;
3341def: InstRW<[SKLWriteResGroup135], (instregex "VCMPPSrmi")>;
3342def: InstRW<[SKLWriteResGroup135], (instregex "VCVTDQ2PSrm")>;
3343def: InstRW<[SKLWriteResGroup135], (instregex "VCVTPH2PSYrm")>;
3344def: InstRW<[SKLWriteResGroup135], (instregex "VCVTPS2DQrm")>;
3345def: InstRW<[SKLWriteResGroup135], (instregex "VCVTSS2SDrm")>;
3346def: InstRW<[SKLWriteResGroup135], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003347def: InstRW<[SKLWriteResGroup135], (instregex "VMAX(C?)PDrm")>;
3348def: InstRW<[SKLWriteResGroup135], (instregex "VMAX(C?)PSrm")>;
3349def: InstRW<[SKLWriteResGroup135], (instregex "VMIN(C?)PDrm")>;
3350def: InstRW<[SKLWriteResGroup135], (instregex "VMIN(C?)PSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003351def: InstRW<[SKLWriteResGroup135], (instregex "VPHMINPOSUWrm128")>;
3352def: InstRW<[SKLWriteResGroup135], (instregex "VPMADDUBSWrm")>;
3353def: InstRW<[SKLWriteResGroup135], (instregex "VPMADDWDrm")>;
3354def: InstRW<[SKLWriteResGroup135], (instregex "VPMULDQrm")>;
3355def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHRSWrm")>;
3356def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHUWrm")>;
3357def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHWrm")>;
3358def: InstRW<[SKLWriteResGroup135], (instregex "VPMULLWrm")>;
3359def: InstRW<[SKLWriteResGroup135], (instregex "VPMULUDQrm")>;
3360
3361def SKLWriteResGroup136 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003362 let Latency = 10;
3363 let NumMicroOps = 3;
3364 let ResourceCycles = [3];
3365}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003366def: InstRW<[SKLWriteResGroup136], (instregex "PCMPISTRIrr")>;
3367def: InstRW<[SKLWriteResGroup136], (instregex "PCMPISTRM128rr")>;
3368def: InstRW<[SKLWriteResGroup136], (instregex "VPCMPISTRIrr")>;
3369def: InstRW<[SKLWriteResGroup136], (instregex "VPCMPISTRM128rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003370
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003371def SKLWriteResGroup137 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3372 let Latency = 10;
3373 let NumMicroOps = 3;
3374 let ResourceCycles = [2,1];
3375}
3376def: InstRW<[SKLWriteResGroup137], (instregex "MPSADBWrmi")>;
3377def: InstRW<[SKLWriteResGroup137], (instregex "VMPSADBWrmi")>;
3378
3379def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3380 let Latency = 10;
3381 let NumMicroOps = 3;
3382 let ResourceCycles = [1,1,1];
3383}
3384def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
3385def: InstRW<[SKLWriteResGroup138], (instregex "VPTESTYrm")>;
3386
3387def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3388 let Latency = 10;
3389 let NumMicroOps = 3;
3390 let ResourceCycles = [1,1,1];
3391}
3392def: InstRW<[SKLWriteResGroup139], (instregex "CVTSD2SSrm")>;
3393def: InstRW<[SKLWriteResGroup139], (instregex "VCVTSD2SSrm")>;
3394
3395def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003396 let Latency = 10;
3397 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003398 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003399}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003400def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWrm256")>;
3401def: InstRW<[SKLWriteResGroup140], (instregex "VPHSUBSWrm256")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003402
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003403def SKLWriteResGroup141 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3404 let Latency = 10;
3405 let NumMicroOps = 4;
3406 let ResourceCycles = [2,1,1];
3407}
3408def: InstRW<[SKLWriteResGroup141], (instregex "VPHADDDYrm")>;
3409def: InstRW<[SKLWriteResGroup141], (instregex "VPHADDWYrm")>;
3410def: InstRW<[SKLWriteResGroup141], (instregex "VPHSUBDYrm")>;
3411def: InstRW<[SKLWriteResGroup141], (instregex "VPHSUBWYrm")>;
3412
3413def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
3414 let Latency = 10;
3415 let NumMicroOps = 4;
3416 let ResourceCycles = [1,1,1,1];
3417}
3418def: InstRW<[SKLWriteResGroup142], (instregex "MULX32rm")>;
3419
3420def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3421 let Latency = 10;
3422 let NumMicroOps = 8;
3423 let ResourceCycles = [1,1,1,1,1,3];
3424}
3425def: InstRW<[SKLWriteResGroup143], (instregex "ADD8mi")>;
3426def: InstRW<[SKLWriteResGroup143], (instregex "AND8mi")>;
3427def: InstRW<[SKLWriteResGroup143], (instregex "OR8mi")>;
3428def: InstRW<[SKLWriteResGroup143], (instregex "SUB8mi")>;
3429def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(16|32|64)rm")>;
3430def: InstRW<[SKLWriteResGroup143], (instregex "XCHG8rm")>;
3431def: InstRW<[SKLWriteResGroup143], (instregex "XOR8mi")>;
3432
3433def SKLWriteResGroup144 : SchedWriteRes<[SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003434 let Latency = 10;
3435 let NumMicroOps = 10;
3436 let ResourceCycles = [9,1];
3437}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003438def: InstRW<[SKLWriteResGroup144], (instregex "MMX_EMMS")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003439
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003440def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003441 let Latency = 11;
3442 let NumMicroOps = 1;
3443 let ResourceCycles = [1];
3444}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003445def: InstRW<[SKLWriteResGroup145], (instregex "DIVPSrr")>;
3446def: InstRW<[SKLWriteResGroup145], (instregex "DIVSSrr")>;
3447def: InstRW<[SKLWriteResGroup145], (instregex "VDIVPSYrr")>;
3448def: InstRW<[SKLWriteResGroup145], (instregex "VDIVPSrr")>;
3449def: InstRW<[SKLWriteResGroup145], (instregex "VDIVSSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003450
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003451def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003452 let Latency = 11;
3453 let NumMicroOps = 2;
3454 let ResourceCycles = [1,1];
3455}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003456def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F32m")>;
3457def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F64m")>;
3458def: InstRW<[SKLWriteResGroup146], (instregex "VRCPPSYm")>;
3459def: InstRW<[SKLWriteResGroup146], (instregex "VRSQRTPSYm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003460
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003461def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3462 let Latency = 11;
3463 let NumMicroOps = 2;
3464 let ResourceCycles = [1,1];
3465}
3466def: InstRW<[SKLWriteResGroup147], (instregex "VADDPDYrm")>;
3467def: InstRW<[SKLWriteResGroup147], (instregex "VADDPSYrm")>;
3468def: InstRW<[SKLWriteResGroup147], (instregex "VADDSUBPDYrm")>;
3469def: InstRW<[SKLWriteResGroup147], (instregex "VADDSUBPSYrm")>;
3470def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD132PDYm")>;
3471def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD132PSYm")>;
3472def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD213PDYm")>;
3473def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD213PSYm")>;
3474def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD231PDYm")>;
3475def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD231PSYm")>;
3476def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB132PDYm")>;
3477def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB132PSYm")>;
3478def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB213PDYm")>;
3479def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB213PSYm")>;
3480def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB231PDYm")>;
3481def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB231PSYm")>;
3482def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB132PDYm")>;
3483def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB132PSYm")>;
3484def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB213PDYm")>;
3485def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB213PSYm")>;
3486def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB231PDYm")>;
3487def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB231PSYm")>;
3488def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD132PDYm")>;
3489def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD132PSYm")>;
3490def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD213PDYm")>;
3491def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD213PSYm")>;
3492def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD231PDYm")>;
3493def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD231PSYm")>;
3494def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD132PDYm")>;
3495def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD132PSYm")>;
3496def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD213PDYm")>;
3497def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD213PSYm")>;
3498def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD231PDYm")>;
3499def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD231PSYm")>;
3500def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB132PDYm")>;
3501def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB132PSYm")>;
3502def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB213PDYm")>;
3503def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB213PSYm")>;
3504def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB231PDYm")>;
3505def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB231PSYm")>;
3506def: InstRW<[SKLWriteResGroup147], (instregex "VMULPDYrm")>;
3507def: InstRW<[SKLWriteResGroup147], (instregex "VMULPSYrm")>;
3508def: InstRW<[SKLWriteResGroup147], (instregex "VSUBPDYrm")>;
3509def: InstRW<[SKLWriteResGroup147], (instregex "VSUBPSYrm")>;
3510
3511def SKLWriteResGroup148 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3512 let Latency = 11;
3513 let NumMicroOps = 2;
3514 let ResourceCycles = [1,1];
3515}
3516def: InstRW<[SKLWriteResGroup148], (instregex "VCMPPDYrmi")>;
3517def: InstRW<[SKLWriteResGroup148], (instregex "VCMPPSYrmi")>;
3518def: InstRW<[SKLWriteResGroup148], (instregex "VCVTDQ2PSYrm")>;
3519def: InstRW<[SKLWriteResGroup148], (instregex "VCVTPS2DQYrm")>;
3520def: InstRW<[SKLWriteResGroup148], (instregex "VCVTPS2PDYrm")>;
3521def: InstRW<[SKLWriteResGroup148], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003522def: InstRW<[SKLWriteResGroup148], (instregex "VMAX(C?)PDYrm")>;
3523def: InstRW<[SKLWriteResGroup148], (instregex "VMAX(C?)PSYrm")>;
3524def: InstRW<[SKLWriteResGroup148], (instregex "VMIN(C?)PDYrm")>;
3525def: InstRW<[SKLWriteResGroup148], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003526def: InstRW<[SKLWriteResGroup148], (instregex "VPMADDUBSWYrm")>;
3527def: InstRW<[SKLWriteResGroup148], (instregex "VPMADDWDYrm")>;
3528def: InstRW<[SKLWriteResGroup148], (instregex "VPMULDQYrm")>;
3529def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHRSWYrm")>;
3530def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHUWYrm")>;
3531def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHWYrm")>;
3532def: InstRW<[SKLWriteResGroup148], (instregex "VPMULLWYrm")>;
3533def: InstRW<[SKLWriteResGroup148], (instregex "VPMULUDQYrm")>;
3534
3535def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3536 let Latency = 11;
3537 let NumMicroOps = 3;
3538 let ResourceCycles = [2,1];
3539}
3540def: InstRW<[SKLWriteResGroup149], (instregex "FICOM16m")>;
3541def: InstRW<[SKLWriteResGroup149], (instregex "FICOM32m")>;
3542def: InstRW<[SKLWriteResGroup149], (instregex "FICOMP16m")>;
3543def: InstRW<[SKLWriteResGroup149], (instregex "FICOMP32m")>;
3544def: InstRW<[SKLWriteResGroup149], (instregex "VMPSADBWYrmi")>;
3545
3546def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3547 let Latency = 11;
3548 let NumMicroOps = 3;
3549 let ResourceCycles = [1,1,1];
3550}
3551def: InstRW<[SKLWriteResGroup150], (instregex "CVTDQ2PDrm")>;
3552def: InstRW<[SKLWriteResGroup150], (instregex "VCVTDQ2PDrm")>;
3553
3554def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort015]> {
3555 let Latency = 11;
3556 let NumMicroOps = 3;
3557 let ResourceCycles = [1,1,1];
3558}
3559def: InstRW<[SKLWriteResGroup151], (instregex "CVTSD2SI64rm")>;
3560def: InstRW<[SKLWriteResGroup151], (instregex "CVTSD2SIrm")>;
3561def: InstRW<[SKLWriteResGroup151], (instregex "CVTSS2SI64rm")>;
3562def: InstRW<[SKLWriteResGroup151], (instregex "CVTSS2SIrm")>;
3563def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSD2SI64rm")>;
3564def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSD2SIrm")>;
3565def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSS2SIrm")>;
3566def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSD2SI64rm")>;
3567def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSD2SIrm")>;
3568def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSS2SI64rm")>;
3569def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSS2SIrm")>;
3570def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSD2SI64rm")>;
3571def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSD2SIrm")>;
3572def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSS2SI64rm")>;
3573def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSS2SIrm")>;
3574
3575def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3576 let Latency = 11;
3577 let NumMicroOps = 3;
3578 let ResourceCycles = [1,1,1];
3579}
3580def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2DQrm")>;
3581def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm")>;
3582def: InstRW<[SKLWriteResGroup152], (instregex "CVTTPD2DQrm")>;
3583def: InstRW<[SKLWriteResGroup152], (instregex "MMX_CVTPD2PIirm")>;
3584def: InstRW<[SKLWriteResGroup152], (instregex "MMX_CVTTPD2PIirm")>;
3585
3586def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3587 let Latency = 11;
3588 let NumMicroOps = 6;
3589 let ResourceCycles = [1,1,1,2,1];
3590}
3591def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL")>;
3592def: InstRW<[SKLWriteResGroup153], (instregex "SHRD(16|32|64)mrCL")>;
3593
3594def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003595 let Latency = 11;
3596 let NumMicroOps = 7;
3597 let ResourceCycles = [2,3,2];
3598}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003599def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL")>;
3600def: InstRW<[SKLWriteResGroup154], (instregex "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003601
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003602def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003603 let Latency = 11;
3604 let NumMicroOps = 9;
3605 let ResourceCycles = [1,5,1,2];
3606}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003607def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003608
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003609def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003610 let Latency = 11;
3611 let NumMicroOps = 11;
3612 let ResourceCycles = [2,9];
3613}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003614def: InstRW<[SKLWriteResGroup156], (instregex "LOOPE")>;
3615def: InstRW<[SKLWriteResGroup156], (instregex "LOOPNE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003616
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003617def SKLWriteResGroup157 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003618 let Latency = 12;
3619 let NumMicroOps = 1;
3620 let ResourceCycles = [1];
3621}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003622def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTPSYr")>;
3623def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTPSr")>;
3624def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003625
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003626def SKLWriteResGroup158 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003627 let Latency = 12;
3628 let NumMicroOps = 2;
3629 let ResourceCycles = [1,1];
3630}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003631def: InstRW<[SKLWriteResGroup158], (instregex "PCLMULQDQrm")>;
3632def: InstRW<[SKLWriteResGroup158], (instregex "VPCLMULQDQrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003633
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003634def SKLWriteResGroup159 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
3635 let Latency = 12;
3636 let NumMicroOps = 4;
3637 let ResourceCycles = [2,1,1];
3638}
3639def: InstRW<[SKLWriteResGroup159], (instregex "HADDPDrm")>;
3640def: InstRW<[SKLWriteResGroup159], (instregex "HADDPSrm")>;
3641def: InstRW<[SKLWriteResGroup159], (instregex "HSUBPDrm")>;
3642def: InstRW<[SKLWriteResGroup159], (instregex "HSUBPSrm")>;
3643def: InstRW<[SKLWriteResGroup159], (instregex "VHADDPDrm")>;
3644def: InstRW<[SKLWriteResGroup159], (instregex "VHADDPSrm")>;
3645def: InstRW<[SKLWriteResGroup159], (instregex "VHSUBPDrm")>;
3646def: InstRW<[SKLWriteResGroup159], (instregex "VHSUBPSrm")>;
3647
3648def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
3649 let Latency = 12;
3650 let NumMicroOps = 4;
3651 let ResourceCycles = [1,1,1,1];
3652}
3653def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
3654
3655def SKLWriteResGroup161 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003656 let Latency = 13;
3657 let NumMicroOps = 1;
3658 let ResourceCycles = [1];
3659}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003660def: InstRW<[SKLWriteResGroup161], (instregex "SQRTPSr")>;
3661def: InstRW<[SKLWriteResGroup161], (instregex "SQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003662
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003663def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003664 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003665 let NumMicroOps = 3;
3666 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003667}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003668def: InstRW<[SKLWriteResGroup162], (instregex "ADD_FI16m")>;
3669def: InstRW<[SKLWriteResGroup162], (instregex "ADD_FI32m")>;
3670def: InstRW<[SKLWriteResGroup162], (instregex "SUBR_FI16m")>;
3671def: InstRW<[SKLWriteResGroup162], (instregex "SUBR_FI32m")>;
3672def: InstRW<[SKLWriteResGroup162], (instregex "SUB_FI16m")>;
3673def: InstRW<[SKLWriteResGroup162], (instregex "SUB_FI32m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003674
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003675def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3676 let Latency = 13;
3677 let NumMicroOps = 3;
3678 let ResourceCycles = [1,1,1];
3679}
3680def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
3681
3682def SKLWriteResGroup164 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003683 let Latency = 13;
3684 let NumMicroOps = 4;
3685 let ResourceCycles = [1,3];
3686}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003687def: InstRW<[SKLWriteResGroup164], (instregex "DPPSrri")>;
3688def: InstRW<[SKLWriteResGroup164], (instregex "VDPPSYrri")>;
3689def: InstRW<[SKLWriteResGroup164], (instregex "VDPPSrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003690
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003691def SKLWriteResGroup165 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003692 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003693 let NumMicroOps = 4;
3694 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003695}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003696def: InstRW<[SKLWriteResGroup165], (instregex "VHADDPDYrm")>;
3697def: InstRW<[SKLWriteResGroup165], (instregex "VHADDPSYrm")>;
3698def: InstRW<[SKLWriteResGroup165], (instregex "VHSUBPDYrm")>;
3699def: InstRW<[SKLWriteResGroup165], (instregex "VHSUBPSYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003700
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003701def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003702 let Latency = 14;
3703 let NumMicroOps = 1;
3704 let ResourceCycles = [1];
3705}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003706def: InstRW<[SKLWriteResGroup166], (instregex "DIVPDrr")>;
3707def: InstRW<[SKLWriteResGroup166], (instregex "DIVSDrr")>;
3708def: InstRW<[SKLWriteResGroup166], (instregex "VDIVPDYrr")>;
3709def: InstRW<[SKLWriteResGroup166], (instregex "VDIVPDrr")>;
3710def: InstRW<[SKLWriteResGroup166], (instregex "VDIVSDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003711
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003712def SKLWriteResGroup167 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003713 let Latency = 14;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003714 let NumMicroOps = 3;
3715 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003716}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003717def: InstRW<[SKLWriteResGroup167], (instregex "AESIMCrm")>;
3718def: InstRW<[SKLWriteResGroup167], (instregex "VAESIMCrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003719
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003720def SKLWriteResGroup168 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3721 let Latency = 14;
3722 let NumMicroOps = 3;
3723 let ResourceCycles = [1,2];
3724}
3725def: InstRW<[SKLWriteResGroup168], (instregex "PMULLDrm")>;
3726def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDPDm")>;
3727def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDPSm")>;
3728def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDSDm")>;
3729def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDSSm")>;
3730def: InstRW<[SKLWriteResGroup168], (instregex "VPMULLDrm")>;
3731def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDPDm")>;
3732def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDPSm")>;
3733def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDSDm")>;
3734def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDSSm")>;
3735
3736def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3737 let Latency = 14;
3738 let NumMicroOps = 3;
3739 let ResourceCycles = [1,1,1];
3740}
3741def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI16m")>;
3742def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI32m")>;
3743
3744def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003745 let Latency = 14;
3746 let NumMicroOps = 10;
3747 let ResourceCycles = [2,4,1,3];
3748}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003749def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003750
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003751def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003752 let Latency = 15;
3753 let NumMicroOps = 1;
3754 let ResourceCycles = [1];
3755}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003756def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FPrST0")>;
3757def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FST0r")>;
3758def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FrST0")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003759
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003760def SKLWriteResGroup172 : SchedWriteRes<[SKLPort23,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003761 let Latency = 15;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003762 let NumMicroOps = 3;
3763 let ResourceCycles = [1,2];
3764}
3765def: InstRW<[SKLWriteResGroup172], (instregex "VPMULLDYrm")>;
3766def: InstRW<[SKLWriteResGroup172], (instregex "VROUNDYPDm")>;
3767def: InstRW<[SKLWriteResGroup172], (instregex "VROUNDYPSm")>;
3768
3769def SKLWriteResGroup173 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3770 let Latency = 15;
3771 let NumMicroOps = 4;
3772 let ResourceCycles = [1,1,2];
3773}
3774def: InstRW<[SKLWriteResGroup173], (instregex "DPPDrmi")>;
3775def: InstRW<[SKLWriteResGroup173], (instregex "VDPPDrmi")>;
3776
3777def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3778 let Latency = 15;
3779 let NumMicroOps = 10;
3780 let ResourceCycles = [1,1,1,5,1,1];
3781}
3782def: InstRW<[SKLWriteResGroup174], (instregex "RCL(16|32|64)mCL")>;
3783def: InstRW<[SKLWriteResGroup174], (instregex "RCL8mCL")>;
3784
3785def SKLWriteResGroup175 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3786 let Latency = 16;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003787 let NumMicroOps = 2;
3788 let ResourceCycles = [1,1];
3789}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003790def: InstRW<[SKLWriteResGroup175], (instregex "DIVSSrm")>;
3791def: InstRW<[SKLWriteResGroup175], (instregex "VDIVSSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003792
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003793def SKLWriteResGroup176 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3794 let Latency = 16;
3795 let NumMicroOps = 4;
3796 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003797}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003798def: InstRW<[SKLWriteResGroup176], (instregex "PCMPISTRIrm")>;
3799def: InstRW<[SKLWriteResGroup176], (instregex "PCMPISTRM128rm")>;
3800def: InstRW<[SKLWriteResGroup176], (instregex "VPCMPISTRIrm")>;
3801def: InstRW<[SKLWriteResGroup176], (instregex "VPCMPISTRM128rm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003802
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003803def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3804 let Latency = 16;
3805 let NumMicroOps = 14;
3806 let ResourceCycles = [1,1,1,4,2,5];
3807}
3808def: InstRW<[SKLWriteResGroup177], (instregex "CMPXCHG8B")>;
3809
3810def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003811 let Latency = 16;
3812 let NumMicroOps = 16;
3813 let ResourceCycles = [16];
3814}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003815def: InstRW<[SKLWriteResGroup178], (instregex "VZEROALL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003816
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003817def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3818 let Latency = 17;
3819 let NumMicroOps = 2;
3820 let ResourceCycles = [1,1];
3821}
3822def: InstRW<[SKLWriteResGroup179], (instregex "DIVPSrm")>;
3823def: InstRW<[SKLWriteResGroup179], (instregex "VDIVPSrm")>;
3824def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTSSm")>;
3825
3826def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003827 let Latency = 17;
3828 let NumMicroOps = 15;
3829 let ResourceCycles = [2,1,2,4,2,4];
3830}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003831def: InstRW<[SKLWriteResGroup180], (instregex "XCH_F")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003832
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003833def SKLWriteResGroup181 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003834 let Latency = 18;
3835 let NumMicroOps = 1;
3836 let ResourceCycles = [1];
3837}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003838def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTPDYr")>;
3839def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTPDr")>;
3840def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTSDr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003841
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003842def SKLWriteResGroup182 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003843 let Latency = 18;
3844 let NumMicroOps = 2;
3845 let ResourceCycles = [1,1];
3846}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003847def: InstRW<[SKLWriteResGroup182], (instregex "SQRTSSm")>;
3848def: InstRW<[SKLWriteResGroup182], (instregex "VDIVPSYrm")>;
3849def: InstRW<[SKLWriteResGroup182], (instregex "VSQRTPSm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003850
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003851def SKLWriteResGroup183 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003852 let Latency = 18;
3853 let NumMicroOps = 8;
3854 let ResourceCycles = [4,3,1];
3855}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003856def: InstRW<[SKLWriteResGroup183], (instregex "PCMPESTRIrr")>;
3857def: InstRW<[SKLWriteResGroup183], (instregex "VPCMPESTRIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003858
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003859def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003860 let Latency = 18;
3861 let NumMicroOps = 8;
3862 let ResourceCycles = [1,1,1,5];
3863}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003864def: InstRW<[SKLWriteResGroup184], (instregex "CPUID")>;
3865def: InstRW<[SKLWriteResGroup184], (instregex "RDTSC")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003866
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003867def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003868 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003869 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003870 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003871}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003872def: InstRW<[SKLWriteResGroup185], (instregex "RCR(16|32|64)mCL")>;
3873def: InstRW<[SKLWriteResGroup185], (instregex "RCR8mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003874
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003875def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3876 let Latency = 19;
3877 let NumMicroOps = 2;
3878 let ResourceCycles = [1,1];
3879}
3880def: InstRW<[SKLWriteResGroup186], (instregex "DIVSDrm")>;
3881def: InstRW<[SKLWriteResGroup186], (instregex "SQRTPSm")>;
3882def: InstRW<[SKLWriteResGroup186], (instregex "VDIVSDrm")>;
3883def: InstRW<[SKLWriteResGroup186], (instregex "VSQRTPSYm")>;
3884
3885def SKLWriteResGroup187 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3886 let Latency = 19;
3887 let NumMicroOps = 5;
3888 let ResourceCycles = [1,1,3];
3889}
3890def: InstRW<[SKLWriteResGroup187], (instregex "DPPSrmi")>;
3891def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSrmi")>;
3892
3893def SKLWriteResGroup188 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015,SKLPort0156]> {
3894 let Latency = 19;
3895 let NumMicroOps = 9;
3896 let ResourceCycles = [4,3,1,1];
3897}
3898def: InstRW<[SKLWriteResGroup188], (instregex "PCMPESTRM128rr")>;
3899def: InstRW<[SKLWriteResGroup188], (instregex "VPCMPESTRM128rr")>;
3900
3901def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003902 let Latency = 20;
3903 let NumMicroOps = 1;
3904 let ResourceCycles = [1];
3905}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003906def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FPrST0")>;
3907def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FST0r")>;
3908def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FrST0")>;
3909def: InstRW<[SKLWriteResGroup189], (instregex "SQRTPDr")>;
3910def: InstRW<[SKLWriteResGroup189], (instregex "SQRTSDr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003911
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003912def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003913 let Latency = 20;
3914 let NumMicroOps = 2;
3915 let ResourceCycles = [1,1];
3916}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003917def: InstRW<[SKLWriteResGroup190], (instregex "DIVPDrm")>;
3918def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003919
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003920def SKLWriteResGroup191 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3921 let Latency = 20;
3922 let NumMicroOps = 5;
3923 let ResourceCycles = [1,1,3];
3924}
3925def: InstRW<[SKLWriteResGroup191], (instregex "VDPPSYrmi")>;
3926
3927def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3928 let Latency = 20;
3929 let NumMicroOps = 8;
3930 let ResourceCycles = [1,1,1,1,1,1,2];
3931}
3932def: InstRW<[SKLWriteResGroup192], (instregex "INSB")>;
3933def: InstRW<[SKLWriteResGroup192], (instregex "INSL")>;
3934def: InstRW<[SKLWriteResGroup192], (instregex "INSW")>;
3935
3936def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003937 let Latency = 20;
3938 let NumMicroOps = 10;
3939 let ResourceCycles = [1,2,7];
3940}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003941def: InstRW<[SKLWriteResGroup193], (instregex "MWAITrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003942
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003943def SKLWriteResGroup194 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003944 let Latency = 20;
3945 let NumMicroOps = 11;
3946 let ResourceCycles = [3,6,2];
3947}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003948def: InstRW<[SKLWriteResGroup194], (instregex "AESKEYGENASSIST128rr")>;
3949def: InstRW<[SKLWriteResGroup194], (instregex "VAESKEYGENASSIST128rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003950
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003951def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3952 let Latency = 21;
3953 let NumMicroOps = 2;
3954 let ResourceCycles = [1,1];
3955}
3956def: InstRW<[SKLWriteResGroup195], (instregex "VDIVPDYrm")>;
3957
3958def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3959 let Latency = 22;
3960 let NumMicroOps = 2;
3961 let ResourceCycles = [1,1];
3962}
3963def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F32m")>;
3964def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F64m")>;
3965
3966def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3967 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003968 let NumMicroOps = 5;
3969 let ResourceCycles = [1,2,1,1];
3970}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003971def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPSrm")>;
3972def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPDrm")>;
3973def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPDrm")>;
3974def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPSrm")>;
3975def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDDrm")>;
3976def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDQrm")>;
3977def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQDrm")>;
3978def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQQrm")>;
3979def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDDrm")>;
3980def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQDrm")>;
3981def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDQrm")>;
3982def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQQrm")>;
3983def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPSrm")>;
3984def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPSrm")>;
3985def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPDrm")>;
3986def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPDrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003987
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003988def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3989 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003990 let NumMicroOps = 5;
3991 let ResourceCycles = [1,2,1,1];
3992}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003993def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPSYrm")>;
3994def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPDYrm")>;
3995def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPSYrm")>;
3996def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDDYrm")>;
3997def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDQYrm")>;
3998def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQDYrm")>;
3999def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQQYrm")>;
4000def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDDYrm")>;
4001def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQDYrm")>;
4002def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDQYrm")>;
4003def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQQYrm")>;
4004def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPSYrm")>;
4005def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPSYrm")>;
4006def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPDYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004007
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004008def SKLWriteResGroup197 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004009 let Latency = 23;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004010 let NumMicroOps = 2;
4011 let ResourceCycles = [1,1];
4012}
4013def: InstRW<[SKLWriteResGroup197], (instregex "VSQRTSDm")>;
4014
4015def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
4016 let Latency = 23;
4017 let NumMicroOps = 19;
4018 let ResourceCycles = [2,1,4,1,1,4,6];
4019}
4020def: InstRW<[SKLWriteResGroup198], (instregex "CMPXCHG16B")>;
4021
4022def SKLWriteResGroup199 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4023 let Latency = 24;
4024 let NumMicroOps = 2;
4025 let ResourceCycles = [1,1];
4026}
4027def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDm")>;
4028
4029def SKLWriteResGroup200 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
4030 let Latency = 24;
4031 let NumMicroOps = 9;
4032 let ResourceCycles = [4,3,1,1];
4033}
4034def: InstRW<[SKLWriteResGroup200], (instregex "PCMPESTRIrm")>;
4035def: InstRW<[SKLWriteResGroup200], (instregex "VPCMPESTRIrm")>;
4036
4037def SKLWriteResGroup201 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4038 let Latency = 25;
4039 let NumMicroOps = 2;
4040 let ResourceCycles = [1,1];
4041}
4042def: InstRW<[SKLWriteResGroup201], (instregex "SQRTSDm")>;
4043def: InstRW<[SKLWriteResGroup201], (instregex "VSQRTPDYm")>;
4044
4045def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
4046 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004047 let NumMicroOps = 3;
4048 let ResourceCycles = [1,1,1];
4049}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004050def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI16m")>;
4051def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI32m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004052
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004053def SKLWriteResGroup203 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015,SKLPort0156]> {
4054 let Latency = 25;
4055 let NumMicroOps = 10;
4056 let ResourceCycles = [4,3,1,1,1];
4057}
4058def: InstRW<[SKLWriteResGroup203], (instregex "PCMPESTRM128rm")>;
4059def: InstRW<[SKLWriteResGroup203], (instregex "VPCMPESTRM128rm")>;
4060
4061def SKLWriteResGroup204 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
4062 let Latency = 25;
4063 let NumMicroOps = 11;
4064 let ResourceCycles = [3,6,1,1];
4065}
4066def: InstRW<[SKLWriteResGroup204], (instregex "AESKEYGENASSIST128rm")>;
4067def: InstRW<[SKLWriteResGroup204], (instregex "VAESKEYGENASSIST128rm")>;
4068
4069def SKLWriteResGroup205 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4070 let Latency = 26;
4071 let NumMicroOps = 2;
4072 let ResourceCycles = [1,1];
4073}
4074def: InstRW<[SKLWriteResGroup205], (instregex "SQRTPDm")>;
4075
4076def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4077 let Latency = 27;
4078 let NumMicroOps = 2;
4079 let ResourceCycles = [1,1];
4080}
4081def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F32m")>;
4082def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F64m")>;
4083
4084def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
4085 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004086 let NumMicroOps = 8;
4087 let ResourceCycles = [2,4,1,1];
4088}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004089def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(16|32|64)m")>;
4090def: InstRW<[SKLWriteResGroup207], (instregex "IDIV8m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004091
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004092def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004093 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004094 let NumMicroOps = 3;
4095 let ResourceCycles = [1,1,1];
4096}
4097def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI16m")>;
4098def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI32m")>;
4099
4100def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
4101 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004102 let NumMicroOps = 23;
4103 let ResourceCycles = [1,5,3,4,10];
4104}
Craig Topper8ade4642017-12-10 09:14:41 +00004105def: InstRW<[SKLWriteResGroup209], (instregex "IN(16|32)ri")>;
4106def: InstRW<[SKLWriteResGroup209], (instregex "IN(16|32)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004107def: InstRW<[SKLWriteResGroup209], (instregex "IN8ri")>;
4108def: InstRW<[SKLWriteResGroup209], (instregex "IN8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004109
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004110def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
4111 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004112 let NumMicroOps = 23;
4113 let ResourceCycles = [1,5,2,1,4,10];
4114}
Craig Topper8ade4642017-12-10 09:14:41 +00004115def: InstRW<[SKLWriteResGroup210], (instregex "OUT(16|32)ir")>;
4116def: InstRW<[SKLWriteResGroup210], (instregex "OUT(16|32)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004117def: InstRW<[SKLWriteResGroup210], (instregex "OUT8ir")>;
4118def: InstRW<[SKLWriteResGroup210], (instregex "OUT8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004119
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004120def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
4121 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004122 let NumMicroOps = 31;
4123 let ResourceCycles = [1,8,1,21];
4124}
Craig Topper391c6f92017-12-10 01:24:08 +00004125def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004126
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004127def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
4128 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004129 let NumMicroOps = 18;
4130 let ResourceCycles = [1,1,2,3,1,1,1,8];
4131}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004132def: InstRW<[SKLWriteResGroup212], (instregex "VMCLEARm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004133
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004134def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4135 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004136 let NumMicroOps = 39;
4137 let ResourceCycles = [1,10,1,1,26];
4138}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004139def: InstRW<[SKLWriteResGroup213], (instregex "XSAVE64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004140
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004141def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004142 let Latency = 42;
4143 let NumMicroOps = 22;
4144 let ResourceCycles = [2,20];
4145}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004146def: InstRW<[SKLWriteResGroup214], (instregex "RDTSCP")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004147
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004148def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4149 let Latency = 42;
4150 let NumMicroOps = 40;
4151 let ResourceCycles = [1,11,1,1,26];
4152}
Craig Topper391c6f92017-12-10 01:24:08 +00004153def: InstRW<[SKLWriteResGroup215], (instregex "^XSAVE$", "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004154
4155def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4156 let Latency = 46;
4157 let NumMicroOps = 44;
4158 let ResourceCycles = [1,11,1,1,30];
4159}
4160def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
4161
4162def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
4163 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004164 let NumMicroOps = 64;
4165 let ResourceCycles = [2,8,5,10,39];
4166}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004167def: InstRW<[SKLWriteResGroup217], (instregex "FLDENVm")>;
4168def: InstRW<[SKLWriteResGroup217], (instregex "FLDENVm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004169
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004170def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
4171 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004172 let NumMicroOps = 88;
4173 let ResourceCycles = [4,4,31,1,2,1,45];
4174}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004175def: InstRW<[SKLWriteResGroup218], (instregex "FXRSTOR64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004176
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004177def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
4178 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004179 let NumMicroOps = 90;
4180 let ResourceCycles = [4,2,33,1,2,1,47];
4181}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004182def: InstRW<[SKLWriteResGroup219], (instregex "FXRSTOR")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004183
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004184def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004185 let Latency = 75;
4186 let NumMicroOps = 15;
4187 let ResourceCycles = [6,3,6];
4188}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004189def: InstRW<[SKLWriteResGroup220], (instregex "FNINIT")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004190
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004191def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004192 let Latency = 76;
4193 let NumMicroOps = 32;
4194 let ResourceCycles = [7,2,8,3,1,11];
4195}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004196def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004197
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004198def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004199 let Latency = 102;
4200 let NumMicroOps = 66;
4201 let ResourceCycles = [4,2,4,8,14,34];
4202}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004203def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004204
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004205def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
4206 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004207 let NumMicroOps = 100;
4208 let ResourceCycles = [9,1,11,16,1,11,21,30];
4209}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004210def: InstRW<[SKLWriteResGroup223], (instregex "FSTENVm")>;
4211def: InstRW<[SKLWriteResGroup223], (instregex "FSTENVm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004212
4213} // SchedModel