blob: 5728728dc3384c06227ec311c05f462a3073913b [file] [log] [blame]
Daniel Dunbar40eb7f02010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chengb2531002011-07-25 19:33:48 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000011#include "MCTargetDesc/X86FixupKinds.h"
Jim Grosbach664d1482013-11-16 00:52:57 +000012#include "llvm/ADT/StringSwitch.h"
Craig Topperb25fda92012-03-17 18:46:09 +000013#include "llvm/MC/MCAsmBackend.h"
Rafael Espindolaf0e24d42010-12-17 16:59:53 +000014#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbar358b29c2010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Pete Cooper3de83e42015-05-15 21:58:42 +000017#include "llvm/MC/MCInst.h"
Daniel Dunbar73b87132010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar86face82010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Pete Cooper3de83e42015-05-15 21:58:42 +000020#include "llvm/MC/MCRegisterInfo.h"
Michael J. Spencerf8270bd2010-07-27 06:46:15 +000021#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarc5084cc2010-03-19 09:29:03 +000022#include "llvm/MC/MCSectionELF.h"
Daniel Dunbarfe8d8662010-03-15 21:56:50 +000023#include "llvm/MC/MCSectionMachO.h"
Wesley Peck18510902010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
Charles Davis8bdfafd2013-09-01 04:28:48 +000026#include "llvm/Support/MachO.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000028#include "llvm/Support/raw_ostream.h"
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000029using namespace llvm;
30
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000031static unsigned getFixupKindLog2Size(unsigned Kind) {
32 switch (Kind) {
Rafael Espindola83752532014-04-21 21:00:58 +000033 default:
34 llvm_unreachable("invalid fixup kind!");
Rafael Espindola8a3a7922010-11-28 14:17:56 +000035 case FK_PCRel_1:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000036 case FK_SecRel_1:
Rafael Espindola83752532014-04-21 21:00:58 +000037 case FK_Data_1:
38 return 0;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000039 case FK_PCRel_2:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000040 case FK_SecRel_2:
Rafael Espindola83752532014-04-21 21:00:58 +000041 case FK_Data_2:
42 return 1;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000043 case FK_PCRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000044 case X86::reloc_riprel_4byte:
Rafael Espindola52bd3302016-05-28 15:51:38 +000045 case X86::reloc_riprel_4byte_relax:
46 case X86::reloc_riprel_4byte_relax_rex:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000047 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindola70d6e0e2010-09-30 03:11:42 +000048 case X86::reloc_signed_4byte:
Rafael Espindolaa29971f2016-07-06 21:19:11 +000049 case X86::reloc_signed_4byte_relax:
Rafael Espindola800fd352010-10-24 17:35:42 +000050 case X86::reloc_global_offset_table:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000051 case FK_SecRel_4:
Rafael Espindola83752532014-04-21 21:00:58 +000052 case FK_Data_4:
53 return 2;
Rafael Espindola2ac83552010-12-27 00:36:05 +000054 case FK_PCRel_8:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000055 case FK_SecRel_8:
Rafael Espindola83752532014-04-21 21:00:58 +000056 case FK_Data_8:
Rafael Espindola6c76d1d2014-04-21 21:15:45 +000057 case X86::reloc_global_offset_table8:
Rafael Espindola83752532014-04-21 21:00:58 +000058 return 3;
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000059 }
60}
61
Chris Lattnerac588122010-07-07 22:27:31 +000062namespace {
Daniel Dunbar8888a962010-12-16 16:09:19 +000063
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000064class X86ELFObjectWriter : public MCELFObjectTargetWriter {
65public:
Rafael Espindola1ad40952011-12-21 17:00:36 +000066 X86ELFObjectWriter(bool is64Bit, uint8_t OSABI, uint16_t EMachine,
67 bool HasRelocationAddend, bool foobar)
68 : MCELFObjectTargetWriter(is64Bit, OSABI, EMachine, HasRelocationAddend) {}
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000069};
70
Evan Cheng5928e692011-07-25 23:24:55 +000071class X86AsmBackend : public MCAsmBackend {
Alexey Volkov302309f2014-07-04 07:14:56 +000072 const StringRef CPU;
Rafael Espindolaa834e302013-11-25 20:50:03 +000073 bool HasNopl;
Hans Wennborg7c3077c2016-02-19 21:26:31 +000074 const uint64_t MaxNopLength;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000075public:
Hans Wennborg7c3077c2016-02-19 21:26:31 +000076 X86AsmBackend(const Target &T, StringRef CPU)
Andrey Turetskiy9df334c2016-04-11 10:07:36 +000077 : MCAsmBackend(), CPU(CPU),
78 MaxNopLength((CPU == "slm" || CPU == "lakemont") ? 7 : 15) {
Rafael Espindolaa834e302013-11-25 20:50:03 +000079 HasNopl = CPU != "generic" && CPU != "i386" && CPU != "i486" &&
80 CPU != "i586" && CPU != "pentium" && CPU != "pentium-mmx" &&
81 CPU != "i686" && CPU != "k6" && CPU != "k6-2" && CPU != "k6-3" &&
82 CPU != "geode" && CPU != "winchip-c6" && CPU != "winchip2" &&
83 CPU != "c3" && CPU != "c3-2";
84 }
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000085
Craig Topper39012cc2014-03-09 18:03:14 +000086 unsigned getNumFixupKinds() const override {
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000087 return X86::NumTargetFixupKinds;
88 }
89
Craig Topper39012cc2014-03-09 18:03:14 +000090 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000091 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
Rafael Espindola2d39bb32016-05-28 11:13:34 +000092 {"reloc_riprel_4byte", 0, 32, MCFixupKindInfo::FKF_IsPCRel},
93 {"reloc_riprel_4byte_movq_load", 0, 32, MCFixupKindInfo::FKF_IsPCRel},
Rafael Espindola52bd3302016-05-28 15:51:38 +000094 {"reloc_riprel_4byte_relax", 0, 32, MCFixupKindInfo::FKF_IsPCRel},
95 {"reloc_riprel_4byte_relax_rex", 0, 32, MCFixupKindInfo::FKF_IsPCRel},
Rafael Espindola2d39bb32016-05-28 11:13:34 +000096 {"reloc_signed_4byte", 0, 32, 0},
Rafael Espindolaa29971f2016-07-06 21:19:11 +000097 {"reloc_signed_4byte_relax", 0, 32, 0},
Rafael Espindola2d39bb32016-05-28 11:13:34 +000098 {"reloc_global_offset_table", 0, 32, 0},
99 {"reloc_global_offset_table8", 0, 64, 0},
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +0000100 };
101
102 if (Kind < FirstTargetFixupKind)
Evan Cheng5928e692011-07-25 23:24:55 +0000103 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +0000104
105 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
106 "Invalid kind!");
107 return Infos[Kind - FirstTargetFixupKind];
108 }
109
Jim Grosbachaba3de92012-01-18 18:52:16 +0000110 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Rafael Espindola5904e122014-03-29 06:26:49 +0000111 uint64_t Value, bool IsPCRel) const override {
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000112 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000113
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000114 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000115 "Invalid fixup offset!");
Jason W Kime4df09f2011-08-04 00:38:45 +0000116
Jason W Kim239370c2011-08-05 00:53:03 +0000117 // Check that uppper bits are either all zeros or all ones.
118 // Specifically ignore overflow/underflow as long as the leakage is
119 // limited to the lower bits. This is to remain compatible with
120 // other assemblers.
Eli Friedmana5abd032011-10-13 23:27:48 +0000121 assert(isIntN(Size * 8 + 1, Value) &&
Jason W Kim239370c2011-08-05 00:53:03 +0000122 "Value does not fit in the Fixup field");
Jason W Kime4df09f2011-08-04 00:38:45 +0000123
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000124 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000125 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000126 }
Daniel Dunbare0c43572010-03-23 01:39:09 +0000127
Craig Topper39012cc2014-03-09 18:03:14 +0000128 bool mayNeedRelaxation(const MCInst &Inst) const override;
Daniel Dunbar86face82010-03-23 03:13:05 +0000129
Craig Topper39012cc2014-03-09 18:03:14 +0000130 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000131 const MCRelaxableFragment *DF,
Craig Topper39012cc2014-03-09 18:03:14 +0000132 const MCAsmLayout &Layout) const override;
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000133
Craig Topper39012cc2014-03-09 18:03:14 +0000134 void relaxInstruction(const MCInst &Inst, MCInst &Res) const override;
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000135
Craig Topper39012cc2014-03-09 18:03:14 +0000136 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const override;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000137};
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000138} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000139
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000140static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000141 switch (Op) {
142 default:
143 return Op;
144
145 case X86::JAE_1: return X86::JAE_4;
146 case X86::JA_1: return X86::JA_4;
147 case X86::JBE_1: return X86::JBE_4;
148 case X86::JB_1: return X86::JB_4;
149 case X86::JE_1: return X86::JE_4;
150 case X86::JGE_1: return X86::JGE_4;
151 case X86::JG_1: return X86::JG_4;
152 case X86::JLE_1: return X86::JLE_4;
153 case X86::JL_1: return X86::JL_4;
154 case X86::JMP_1: return X86::JMP_4;
155 case X86::JNE_1: return X86::JNE_4;
156 case X86::JNO_1: return X86::JNO_4;
157 case X86::JNP_1: return X86::JNP_4;
158 case X86::JNS_1: return X86::JNS_4;
159 case X86::JO_1: return X86::JO_4;
160 case X86::JP_1: return X86::JP_4;
161 case X86::JS_1: return X86::JS_4;
162 }
163}
164
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000165static unsigned getRelaxedOpcodeArith(unsigned Op) {
166 switch (Op) {
167 default:
168 return Op;
169
170 // IMUL
171 case X86::IMUL16rri8: return X86::IMUL16rri;
172 case X86::IMUL16rmi8: return X86::IMUL16rmi;
173 case X86::IMUL32rri8: return X86::IMUL32rri;
174 case X86::IMUL32rmi8: return X86::IMUL32rmi;
175 case X86::IMUL64rri8: return X86::IMUL64rri32;
176 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
177
178 // AND
179 case X86::AND16ri8: return X86::AND16ri;
180 case X86::AND16mi8: return X86::AND16mi;
181 case X86::AND32ri8: return X86::AND32ri;
182 case X86::AND32mi8: return X86::AND32mi;
183 case X86::AND64ri8: return X86::AND64ri32;
184 case X86::AND64mi8: return X86::AND64mi32;
185
186 // OR
187 case X86::OR16ri8: return X86::OR16ri;
188 case X86::OR16mi8: return X86::OR16mi;
189 case X86::OR32ri8: return X86::OR32ri;
190 case X86::OR32mi8: return X86::OR32mi;
191 case X86::OR64ri8: return X86::OR64ri32;
192 case X86::OR64mi8: return X86::OR64mi32;
193
194 // XOR
195 case X86::XOR16ri8: return X86::XOR16ri;
196 case X86::XOR16mi8: return X86::XOR16mi;
197 case X86::XOR32ri8: return X86::XOR32ri;
198 case X86::XOR32mi8: return X86::XOR32mi;
199 case X86::XOR64ri8: return X86::XOR64ri32;
200 case X86::XOR64mi8: return X86::XOR64mi32;
201
202 // ADD
203 case X86::ADD16ri8: return X86::ADD16ri;
204 case X86::ADD16mi8: return X86::ADD16mi;
205 case X86::ADD32ri8: return X86::ADD32ri;
206 case X86::ADD32mi8: return X86::ADD32mi;
207 case X86::ADD64ri8: return X86::ADD64ri32;
208 case X86::ADD64mi8: return X86::ADD64mi32;
209
Quentin Colombet2cb8a512015-12-14 23:12:40 +0000210 // ADC
211 case X86::ADC16ri8: return X86::ADC16ri;
212 case X86::ADC16mi8: return X86::ADC16mi;
213 case X86::ADC32ri8: return X86::ADC32ri;
214 case X86::ADC32mi8: return X86::ADC32mi;
215 case X86::ADC64ri8: return X86::ADC64ri32;
216 case X86::ADC64mi8: return X86::ADC64mi32;
217
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000218 // SUB
219 case X86::SUB16ri8: return X86::SUB16ri;
220 case X86::SUB16mi8: return X86::SUB16mi;
221 case X86::SUB32ri8: return X86::SUB32ri;
222 case X86::SUB32mi8: return X86::SUB32mi;
223 case X86::SUB64ri8: return X86::SUB64ri32;
224 case X86::SUB64mi8: return X86::SUB64mi32;
225
Quentin Colombet25b43f32015-12-15 00:09:23 +0000226 // SBB
227 case X86::SBB16ri8: return X86::SBB16ri;
228 case X86::SBB16mi8: return X86::SBB16mi;
229 case X86::SBB32ri8: return X86::SBB32ri;
230 case X86::SBB32mi8: return X86::SBB32mi;
231 case X86::SBB64ri8: return X86::SBB64ri32;
232 case X86::SBB64mi8: return X86::SBB64mi32;
233
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000234 // CMP
235 case X86::CMP16ri8: return X86::CMP16ri;
236 case X86::CMP16mi8: return X86::CMP16mi;
237 case X86::CMP32ri8: return X86::CMP32ri;
238 case X86::CMP32mi8: return X86::CMP32mi;
239 case X86::CMP64ri8: return X86::CMP64ri32;
240 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola625ccf82010-12-18 01:01:34 +0000241
242 // PUSH
David Woodhouse8bceb5d2014-01-08 12:58:32 +0000243 case X86::PUSH32i8: return X86::PUSHi32;
244 case X86::PUSH16i8: return X86::PUSHi16;
245 case X86::PUSH64i8: return X86::PUSH64i32;
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000246 }
247}
248
249static unsigned getRelaxedOpcode(unsigned Op) {
250 unsigned R = getRelaxedOpcodeArith(Op);
251 if (R != Op)
252 return R;
253 return getRelaxedOpcodeBranch(Op);
254}
255
Jim Grosbachaba3de92012-01-18 18:52:16 +0000256bool X86AsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000257 // Branches can always be relaxed.
258 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
259 return true;
260
Daniel Dunbara19838e2010-05-26 17:45:29 +0000261 // Check if this instruction is ever relaxable.
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000262 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbara19838e2010-05-26 17:45:29 +0000263 return false;
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000264
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000265
Michael Kuperstein21a3c182015-07-01 10:54:42 +0000266 // Check if the relaxable operand has an expression. For the current set of
267 // relaxable instructions, the relaxable operand is always the last operand.
268 unsigned RelaxableOp = Inst.getNumOperands() - 1;
269 if (Inst.getOperand(RelaxableOp).isExpr())
270 return true;
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000271
Michael Kuperstein21a3c182015-07-01 10:54:42 +0000272 return false;
Daniel Dunbar86face82010-03-23 03:13:05 +0000273}
274
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000275bool X86AsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
276 uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000277 const MCRelaxableFragment *DF,
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000278 const MCAsmLayout &Layout) const {
279 // Relax if the value is too big for a (signed) i8.
280 return int64_t(Value) != int64_t(int8_t(Value));
281}
282
Daniel Dunbare0c43572010-03-23 01:39:09 +0000283// FIXME: Can tblgen help at all here to verify there aren't other instructions
284// we can relax?
Jim Grosbachaba3de92012-01-18 18:52:16 +0000285void X86AsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000286 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000287 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000288
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000289 if (RelaxedOp == Inst.getOpcode()) {
Alp Tokere69170a2014-06-26 22:52:05 +0000290 SmallString<256> Tmp;
291 raw_svector_ostream OS(Tmp);
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000292 Inst.dump_pretty(OS);
Daniel Dunbar3627af52010-05-26 15:18:13 +0000293 OS << "\n";
Chris Lattner2104b8d2010-04-07 22:58:41 +0000294 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000295 }
296
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000297 Res = Inst;
Daniel Dunbare0c43572010-03-23 01:39:09 +0000298 Res.setOpcode(RelaxedOp);
299}
300
Eli Benderskyb2022f32012-12-13 00:24:56 +0000301/// \brief Write a sequence of optimal nops to the output, covering \p Count
302/// bytes.
303/// \return - true on success, false on failure
Jim Grosbachaba3de92012-01-18 18:52:16 +0000304bool X86AsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Hans Wennborg7c3077c2016-02-19 21:26:31 +0000305 static const uint8_t Nops[10][10] = {
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000306 // nop
307 {0x90},
308 // xchg %ax,%ax
309 {0x66, 0x90},
310 // nopl (%[re]ax)
311 {0x0f, 0x1f, 0x00},
312 // nopl 0(%[re]ax)
313 {0x0f, 0x1f, 0x40, 0x00},
314 // nopl 0(%[re]ax,%[re]ax,1)
315 {0x0f, 0x1f, 0x44, 0x00, 0x00},
316 // nopw 0(%[re]ax,%[re]ax,1)
317 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
318 // nopl 0L(%[re]ax)
319 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
320 // nopl 0L(%[re]ax,%[re]ax,1)
321 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
322 // nopw 0L(%[re]ax,%[re]ax,1)
323 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
324 // nopw %cs:0L(%[re]ax,%[re]ax,1)
325 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000326 };
327
Hans Wennborg7c3077c2016-02-19 21:26:31 +0000328 // This CPU doesn't support long nops. If needed add more.
329 // FIXME: Can we get this from the subtarget somehow?
330 // FIXME: We could generated something better than plain 0x90.
331 if (!HasNopl) {
332 for (uint64_t i = 0; i < Count; ++i)
333 OW->write8(0x90);
334 return true;
335 }
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000336
Hans Wennborg7c3077c2016-02-19 21:26:31 +0000337 // 15 is the longest single nop instruction. Emit as many 15-byte nops as
338 // needed, then emit a nop of the remaining length.
David Sehr4c8979c2013-03-05 00:02:23 +0000339 do {
Alexey Volkov302309f2014-07-04 07:14:56 +0000340 const uint8_t ThisNopLength = (uint8_t) std::min(Count, MaxNopLength);
David Sehr4c8979c2013-03-05 00:02:23 +0000341 const uint8_t Prefixes = ThisNopLength <= 10 ? 0 : ThisNopLength - 10;
342 for (uint8_t i = 0; i < Prefixes; i++)
Jim Grosbach36e60e92015-06-04 22:24:41 +0000343 OW->write8(0x66);
David Sehr4c8979c2013-03-05 00:02:23 +0000344 const uint8_t Rest = ThisNopLength - Prefixes;
345 for (uint8_t i = 0; i < Rest; i++)
Jim Grosbach36e60e92015-06-04 22:24:41 +0000346 OW->write8(Nops[Rest - 1][i]);
David Sehr4c8979c2013-03-05 00:02:23 +0000347 Count -= ThisNopLength;
348 } while (Count != 0);
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000349
350 return true;
351}
352
Daniel Dunbare0c43572010-03-23 01:39:09 +0000353/* *** */
354
Chris Lattnerac588122010-07-07 22:27:31 +0000355namespace {
Bill Wendling184d5d32013-09-11 20:38:09 +0000356
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000357class ELFX86AsmBackend : public X86AsmBackend {
358public:
Rafael Espindola1ad40952011-12-21 17:00:36 +0000359 uint8_t OSABI;
David Blaikie9f380a32015-03-16 18:06:57 +0000360 ELFX86AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
361 : X86AsmBackend(T, CPU), OSABI(OSABI) {}
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000362};
363
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000364class ELFX86_32AsmBackend : public ELFX86AsmBackend {
365public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000366 ELFX86_32AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
367 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000368
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000369 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Michael Liao83a77c32012-10-30 17:33:39 +0000370 return createX86ELFObjectWriter(OS, /*IsELF64*/ false, OSABI, ELF::EM_386);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000371 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000372};
373
Zinovy Niscad431c2014-07-10 13:03:26 +0000374class ELFX86_X32AsmBackend : public ELFX86AsmBackend {
375public:
376 ELFX86_X32AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
377 : ELFX86AsmBackend(T, OSABI, CPU) {}
378
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000379 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Zinovy Niscad431c2014-07-10 13:03:26 +0000380 return createX86ELFObjectWriter(OS, /*IsELF64*/ false, OSABI,
381 ELF::EM_X86_64);
382 }
383};
384
Michael Kupersteina3b79dd2015-11-04 11:21:50 +0000385class ELFX86_IAMCUAsmBackend : public ELFX86AsmBackend {
386public:
387 ELFX86_IAMCUAsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
388 : ELFX86AsmBackend(T, OSABI, CPU) {}
389
390 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
391 return createX86ELFObjectWriter(OS, /*IsELF64*/ false, OSABI,
392 ELF::EM_IAMCU);
393 }
394};
395
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000396class ELFX86_64AsmBackend : public ELFX86AsmBackend {
397public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000398 ELFX86_64AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
399 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000400
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000401 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Michael Liao83a77c32012-10-30 17:33:39 +0000402 return createX86ELFObjectWriter(OS, /*IsELF64*/ true, OSABI, ELF::EM_X86_64);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000403 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000404};
405
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000406class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencer377aa202010-08-21 05:58:13 +0000407 bool Is64Bit;
Rafael Espindola4262a222010-10-16 18:23:53 +0000408
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000409public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000410 WindowsX86AsmBackend(const Target &T, bool is64Bit, StringRef CPU)
411 : X86AsmBackend(T, CPU)
Michael J. Spencer377aa202010-08-21 05:58:13 +0000412 , Is64Bit(is64Bit) {
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000413 }
414
David Majnemerce108422016-01-19 23:05:27 +0000415 Optional<MCFixupKind> getFixupKind(StringRef Name) const override {
416 return StringSwitch<Optional<MCFixupKind>>(Name)
417 .Case("dir32", FK_Data_4)
418 .Case("secrel32", FK_SecRel_4)
419 .Case("secidx", FK_SecRel_2)
420 .Default(MCAsmBackend::getFixupKind(Name));
421 }
422
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000423 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Rafael Espindola908d2ed2011-12-24 02:14:02 +0000424 return createX86WinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000425 }
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000426};
427
Bill Wendling184d5d32013-09-11 20:38:09 +0000428namespace CU {
429
430 /// Compact unwind encoding values.
431 enum CompactUnwindEncodings {
432 /// [RE]BP based frame where [RE]BP is pused on the stack immediately after
433 /// the return address, then [RE]SP is moved to [RE]BP.
434 UNWIND_MODE_BP_FRAME = 0x01000000,
435
436 /// A frameless function with a small constant stack size.
437 UNWIND_MODE_STACK_IMMD = 0x02000000,
438
439 /// A frameless function with a large constant stack size.
440 UNWIND_MODE_STACK_IND = 0x03000000,
441
442 /// No compact unwind encoding is available.
443 UNWIND_MODE_DWARF = 0x04000000,
444
445 /// Mask for encoding the frame registers.
446 UNWIND_BP_FRAME_REGISTERS = 0x00007FFF,
447
448 /// Mask for encoding the frameless registers.
449 UNWIND_FRAMELESS_STACK_REG_PERMUTATION = 0x000003FF
450 };
451
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000452} // end CU namespace
Bill Wendling184d5d32013-09-11 20:38:09 +0000453
Daniel Dunbar77c41412010-03-11 01:34:21 +0000454class DarwinX86AsmBackend : public X86AsmBackend {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000455 const MCRegisterInfo &MRI;
456
457 /// \brief Number of registers that can be saved in a compact unwind encoding.
458 enum { CU_NUM_SAVED_REGS = 6 };
459
460 mutable unsigned SavedRegs[CU_NUM_SAVED_REGS];
461 bool Is64Bit;
462
463 unsigned OffsetSize; ///< Offset of a "push" instruction.
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000464 unsigned MoveInstrSize; ///< Size of a "move" instruction.
Sanjay Patela065eb42014-08-29 15:32:09 +0000465 unsigned StackDivide; ///< Amount to adjust stack size by.
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000466protected:
Alexander Potapenkoc5785672014-09-03 07:37:20 +0000467 /// \brief Size of a "push" instruction for the given register.
468 unsigned PushInstrSize(unsigned Reg) const {
469 switch (Reg) {
470 case X86::EBX:
471 case X86::ECX:
472 case X86::EDX:
473 case X86::EDI:
474 case X86::ESI:
475 case X86::EBP:
476 case X86::RBX:
477 case X86::RBP:
478 return 1;
479 case X86::R12:
480 case X86::R13:
481 case X86::R14:
482 case X86::R15:
483 return 2;
484 }
485 return 1;
486 }
487
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000488 /// \brief Implementation of algorithm to generate the compact unwind encoding
489 /// for the CFI instructions.
490 uint32_t
491 generateCompactUnwindEncodingImpl(ArrayRef<MCCFIInstruction> Instrs) const {
492 if (Instrs.empty()) return 0;
493
494 // Reset the saved registers.
495 unsigned SavedRegIdx = 0;
496 memset(SavedRegs, 0, sizeof(SavedRegs));
497
498 bool HasFP = false;
499
500 // Encode that we are using EBP/RBP as the frame pointer.
501 uint32_t CompactUnwindEncoding = 0;
502
503 unsigned SubtractInstrIdx = Is64Bit ? 3 : 2;
504 unsigned InstrOffset = 0;
505 unsigned StackAdjust = 0;
506 unsigned StackSize = 0;
507 unsigned PrevStackSize = 0;
508 unsigned NumDefCFAOffsets = 0;
509
510 for (unsigned i = 0, e = Instrs.size(); i != e; ++i) {
511 const MCCFIInstruction &Inst = Instrs[i];
512
513 switch (Inst.getOperation()) {
514 default:
Jim Grosbach2fca51d2013-11-08 22:33:06 +0000515 // Any other CFI directives indicate a frame that we aren't prepared
516 // to represent via compact unwind, so just bail out.
517 return 0;
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000518 case MCCFIInstruction::OpDefCfaRegister: {
519 // Defines a frame pointer. E.g.
520 //
521 // movq %rsp, %rbp
522 // L0:
523 // .cfi_def_cfa_register %rbp
524 //
525 HasFP = true;
526 assert(MRI.getLLVMRegNum(Inst.getRegister(), true) ==
527 (Is64Bit ? X86::RBP : X86::EBP) && "Invalid frame pointer!");
528
529 // Reset the counts.
530 memset(SavedRegs, 0, sizeof(SavedRegs));
531 StackAdjust = 0;
532 SavedRegIdx = 0;
533 InstrOffset += MoveInstrSize;
534 break;
535 }
536 case MCCFIInstruction::OpDefCfaOffset: {
537 // Defines a new offset for the CFA. E.g.
538 //
539 // With frame:
Michael Liao5bf95782014-12-04 05:20:33 +0000540 //
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000541 // pushq %rbp
542 // L0:
543 // .cfi_def_cfa_offset 16
544 //
545 // Without frame:
546 //
547 // subq $72, %rsp
548 // L0:
549 // .cfi_def_cfa_offset 80
550 //
551 PrevStackSize = StackSize;
552 StackSize = std::abs(Inst.getOffset()) / StackDivide;
553 ++NumDefCFAOffsets;
554 break;
555 }
556 case MCCFIInstruction::OpOffset: {
557 // Defines a "push" of a callee-saved register. E.g.
558 //
559 // pushq %r15
560 // pushq %r14
561 // pushq %rbx
562 // L0:
563 // subq $120, %rsp
564 // L1:
565 // .cfi_offset %rbx, -40
566 // .cfi_offset %r14, -32
567 // .cfi_offset %r15, -24
568 //
569 if (SavedRegIdx == CU_NUM_SAVED_REGS)
570 // If there are too many saved registers, we cannot use a compact
571 // unwind encoding.
572 return CU::UNWIND_MODE_DWARF;
573
574 unsigned Reg = MRI.getLLVMRegNum(Inst.getRegister(), true);
575 SavedRegs[SavedRegIdx++] = Reg;
576 StackAdjust += OffsetSize;
Alexander Potapenkoc5785672014-09-03 07:37:20 +0000577 InstrOffset += PushInstrSize(Reg);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000578 break;
579 }
580 }
581 }
582
583 StackAdjust /= StackDivide;
584
585 if (HasFP) {
586 if ((StackAdjust & 0xFF) != StackAdjust)
587 // Offset was too big for a compact unwind encoding.
588 return CU::UNWIND_MODE_DWARF;
589
590 // Get the encoding of the saved registers when we have a frame pointer.
591 uint32_t RegEnc = encodeCompactUnwindRegistersWithFrame();
592 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
593
594 CompactUnwindEncoding |= CU::UNWIND_MODE_BP_FRAME;
595 CompactUnwindEncoding |= (StackAdjust & 0xFF) << 16;
596 CompactUnwindEncoding |= RegEnc & CU::UNWIND_BP_FRAME_REGISTERS;
597 } else {
598 // If the amount of the stack allocation is the size of a register, then
599 // we "push" the RAX/EAX register onto the stack instead of adjusting the
600 // stack pointer with a SUB instruction. We don't support the push of the
601 // RAX/EAX register with compact unwind. So we check for that situation
602 // here.
603 if ((NumDefCFAOffsets == SavedRegIdx + 1 &&
604 StackSize - PrevStackSize == 1) ||
605 (Instrs.size() == 1 && NumDefCFAOffsets == 1 && StackSize == 2))
606 return CU::UNWIND_MODE_DWARF;
607
608 SubtractInstrIdx += InstrOffset;
609 ++StackAdjust;
610
611 if ((StackSize & 0xFF) == StackSize) {
612 // Frameless stack with a small stack size.
613 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IMMD;
614
615 // Encode the stack size.
616 CompactUnwindEncoding |= (StackSize & 0xFF) << 16;
617 } else {
618 if ((StackAdjust & 0x7) != StackAdjust)
619 // The extra stack adjustments are too big for us to handle.
620 return CU::UNWIND_MODE_DWARF;
621
622 // Frameless stack with an offset too large for us to encode compactly.
623 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IND;
624
625 // Encode the offset to the nnnnnn value in the 'subl $nnnnnn, ESP'
626 // instruction.
627 CompactUnwindEncoding |= (SubtractInstrIdx & 0xFF) << 16;
628
629 // Encode any extra stack stack adjustments (done via push
630 // instructions).
631 CompactUnwindEncoding |= (StackAdjust & 0x7) << 13;
632 }
633
634 // Encode the number of registers saved. (Reverse the list first.)
635 std::reverse(&SavedRegs[0], &SavedRegs[SavedRegIdx]);
636 CompactUnwindEncoding |= (SavedRegIdx & 0x7) << 10;
637
638 // Get the encoding of the saved registers when we don't have a frame
639 // pointer.
640 uint32_t RegEnc = encodeCompactUnwindRegistersWithoutFrame(SavedRegIdx);
641 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
642
643 // Encode the register encoding.
644 CompactUnwindEncoding |=
645 RegEnc & CU::UNWIND_FRAMELESS_STACK_REG_PERMUTATION;
646 }
647
648 return CompactUnwindEncoding;
649 }
650
651private:
652 /// \brief Get the compact unwind number for a given register. The number
653 /// corresponds to the enum lists in compact_unwind_encoding.h.
654 int getCompactUnwindRegNum(unsigned Reg) const {
Craig Toppere5e035a32015-12-05 07:13:35 +0000655 static const MCPhysReg CU32BitRegs[7] = {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000656 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0
657 };
Craig Toppere5e035a32015-12-05 07:13:35 +0000658 static const MCPhysReg CU64BitRegs[] = {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000659 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0
660 };
Craig Toppere5e035a32015-12-05 07:13:35 +0000661 const MCPhysReg *CURegs = Is64Bit ? CU64BitRegs : CU32BitRegs;
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000662 for (int Idx = 1; *CURegs; ++CURegs, ++Idx)
663 if (*CURegs == Reg)
664 return Idx;
665
666 return -1;
667 }
668
669 /// \brief Return the registers encoded for a compact encoding with a frame
670 /// pointer.
671 uint32_t encodeCompactUnwindRegistersWithFrame() const {
672 // Encode the registers in the order they were saved --- 3-bits per
673 // register. The list of saved registers is assumed to be in reverse
674 // order. The registers are numbered from 1 to CU_NUM_SAVED_REGS.
675 uint32_t RegEnc = 0;
676 for (int i = 0, Idx = 0; i != CU_NUM_SAVED_REGS; ++i) {
677 unsigned Reg = SavedRegs[i];
678 if (Reg == 0) break;
679
680 int CURegNum = getCompactUnwindRegNum(Reg);
681 if (CURegNum == -1) return ~0U;
682
683 // Encode the 3-bit register number in order, skipping over 3-bits for
684 // each register.
685 RegEnc |= (CURegNum & 0x7) << (Idx++ * 3);
686 }
687
688 assert((RegEnc & 0x3FFFF) == RegEnc &&
689 "Invalid compact register encoding!");
690 return RegEnc;
691 }
692
693 /// \brief Create the permutation encoding used with frameless stacks. It is
694 /// passed the number of registers to be saved and an array of the registers
695 /// saved.
696 uint32_t encodeCompactUnwindRegistersWithoutFrame(unsigned RegCount) const {
697 // The saved registers are numbered from 1 to 6. In order to encode the
698 // order in which they were saved, we re-number them according to their
699 // place in the register order. The re-numbering is relative to the last
700 // re-numbered register. E.g., if we have registers {6, 2, 4, 5} saved in
701 // that order:
702 //
703 // Orig Re-Num
704 // ---- ------
705 // 6 6
706 // 2 2
707 // 4 3
708 // 5 3
709 //
Bruno Cardoso Lopes27de9b02014-12-08 18:18:32 +0000710 for (unsigned i = 0; i < RegCount; ++i) {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000711 int CUReg = getCompactUnwindRegNum(SavedRegs[i]);
712 if (CUReg == -1) return ~0U;
713 SavedRegs[i] = CUReg;
714 }
715
716 // Reverse the list.
717 std::reverse(&SavedRegs[0], &SavedRegs[CU_NUM_SAVED_REGS]);
718
719 uint32_t RenumRegs[CU_NUM_SAVED_REGS];
720 for (unsigned i = CU_NUM_SAVED_REGS - RegCount; i < CU_NUM_SAVED_REGS; ++i){
721 unsigned Countless = 0;
722 for (unsigned j = CU_NUM_SAVED_REGS - RegCount; j < i; ++j)
723 if (SavedRegs[j] < SavedRegs[i])
724 ++Countless;
725
726 RenumRegs[i] = SavedRegs[i] - Countless - 1;
727 }
728
729 // Take the renumbered values and encode them into a 10-bit number.
730 uint32_t permutationEncoding = 0;
731 switch (RegCount) {
732 case 6:
733 permutationEncoding |= 120 * RenumRegs[0] + 24 * RenumRegs[1]
734 + 6 * RenumRegs[2] + 2 * RenumRegs[3]
735 + RenumRegs[4];
736 break;
737 case 5:
738 permutationEncoding |= 120 * RenumRegs[1] + 24 * RenumRegs[2]
739 + 6 * RenumRegs[3] + 2 * RenumRegs[4]
740 + RenumRegs[5];
741 break;
742 case 4:
743 permutationEncoding |= 60 * RenumRegs[2] + 12 * RenumRegs[3]
744 + 3 * RenumRegs[4] + RenumRegs[5];
745 break;
746 case 3:
747 permutationEncoding |= 20 * RenumRegs[3] + 4 * RenumRegs[4]
748 + RenumRegs[5];
749 break;
750 case 2:
751 permutationEncoding |= 5 * RenumRegs[4] + RenumRegs[5];
752 break;
753 case 1:
754 permutationEncoding |= RenumRegs[5];
755 break;
756 }
757
758 assert((permutationEncoding & 0x3FF) == permutationEncoding &&
759 "Invalid compact register encoding!");
760 return permutationEncoding;
761 }
762
Daniel Dunbar77c41412010-03-11 01:34:21 +0000763public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000764 DarwinX86AsmBackend(const Target &T, const MCRegisterInfo &MRI, StringRef CPU,
765 bool Is64Bit)
766 : X86AsmBackend(T, CPU), MRI(MRI), Is64Bit(Is64Bit) {
767 memset(SavedRegs, 0, sizeof(SavedRegs));
768 OffsetSize = Is64Bit ? 8 : 4;
769 MoveInstrSize = Is64Bit ? 3 : 2;
770 StackDivide = Is64Bit ? 8 : 4;
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000771 }
Daniel Dunbar77c41412010-03-11 01:34:21 +0000772};
773
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000774class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
775public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000776 DarwinX86_32AsmBackend(const Target &T, const MCRegisterInfo &MRI,
Rafael Espindoladf100c32014-06-20 22:30:31 +0000777 StringRef CPU)
778 : DarwinX86AsmBackend(T, MRI, CPU, false) {}
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000779
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000780 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000781 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
Charles Davis8bdfafd2013-09-01 04:28:48 +0000782 MachO::CPU_TYPE_I386,
783 MachO::CPU_SUBTYPE_I386_ALL);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000784 }
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000785
786 /// \brief Generate the compact unwind encoding for the CFI instructions.
Craig Topper39012cc2014-03-09 18:03:14 +0000787 uint32_t generateCompactUnwindEncoding(
788 ArrayRef<MCCFIInstruction> Instrs) const override {
Rafael Espindoladf100c32014-06-20 22:30:31 +0000789 return generateCompactUnwindEncodingImpl(Instrs);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000790 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000791};
792
793class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
Jim Grosbach664d1482013-11-16 00:52:57 +0000794 const MachO::CPUSubTypeX86 Subtype;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000795public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000796 DarwinX86_64AsmBackend(const Target &T, const MCRegisterInfo &MRI,
Rafael Espindoladf100c32014-06-20 22:30:31 +0000797 StringRef CPU, MachO::CPUSubTypeX86 st)
798 : DarwinX86AsmBackend(T, MRI, CPU, true), Subtype(st) {}
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000799
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000800 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000801 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
Jim Grosbach664d1482013-11-16 00:52:57 +0000802 MachO::CPU_TYPE_X86_64, Subtype);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000803 }
804
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000805 /// \brief Generate the compact unwind encoding for the CFI instructions.
Craig Topper39012cc2014-03-09 18:03:14 +0000806 uint32_t generateCompactUnwindEncoding(
807 ArrayRef<MCCFIInstruction> Instrs) const override {
Rafael Espindoladf100c32014-06-20 22:30:31 +0000808 return generateCompactUnwindEncodingImpl(Instrs);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000809 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000810};
811
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000812} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000813
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000814MCAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
815 const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000816 const Triple &TheTriple,
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000817 StringRef CPU) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000818 if (TheTriple.isOSBinFormatMachO())
Rafael Espindoladf100c32014-06-20 22:30:31 +0000819 return new DarwinX86_32AsmBackend(T, MRI, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000820
David Majnemerce108422016-01-19 23:05:27 +0000821 if (TheTriple.isOSWindows() && TheTriple.isOSBinFormatCOFF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000822 return new WindowsX86AsmBackend(T, false, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000823
Daniel Sanders50f17232015-09-15 16:17:27 +0000824 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Michael Kupersteina3b79dd2015-11-04 11:21:50 +0000825
826 if (TheTriple.isOSIAMCU())
827 return new ELFX86_IAMCUAsmBackend(T, OSABI, CPU);
828
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000829 return new ELFX86_32AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000830}
831
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000832MCAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
833 const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000834 const Triple &TheTriple,
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000835 StringRef CPU) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000836 if (TheTriple.isOSBinFormatMachO()) {
Jim Grosbach664d1482013-11-16 00:52:57 +0000837 MachO::CPUSubTypeX86 CS =
Daniel Sanders50f17232015-09-15 16:17:27 +0000838 StringSwitch<MachO::CPUSubTypeX86>(TheTriple.getArchName())
Jim Grosbach664d1482013-11-16 00:52:57 +0000839 .Case("x86_64h", MachO::CPU_SUBTYPE_X86_64_H)
840 .Default(MachO::CPU_SUBTYPE_X86_64_ALL);
Rafael Espindoladf100c32014-06-20 22:30:31 +0000841 return new DarwinX86_64AsmBackend(T, MRI, CPU, CS);
Jim Grosbach664d1482013-11-16 00:52:57 +0000842 }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000843
David Majnemerce108422016-01-19 23:05:27 +0000844 if (TheTriple.isOSWindows() && TheTriple.isOSBinFormatCOFF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000845 return new WindowsX86AsmBackend(T, true, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000846
Daniel Sanders50f17232015-09-15 16:17:27 +0000847 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Zinovy Niscad431c2014-07-10 13:03:26 +0000848
Daniel Sanders50f17232015-09-15 16:17:27 +0000849 if (TheTriple.getEnvironment() == Triple::GNUX32)
Zinovy Niscad431c2014-07-10 13:03:26 +0000850 return new ELFX86_X32AsmBackend(T, OSABI, CPU);
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000851 return new ELFX86_64AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000852}