blob: 8f141489923b60a3f1100280740facd792813aee [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
18#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000021#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000024#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000029
30#define GET_REGINFO_MC_DESC
31#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000032
33#define GET_INSTRINFO_MC_DESC
34#include "X86GenInstrInfo.inc"
35
Evan Cheng0711c4d2011-07-01 22:25:04 +000036#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000037#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000038
Michael J. Spencer35145f82012-03-01 22:42:52 +000039#if _MSC_VER
40#include <intrin.h>
41#endif
42
Evan Cheng24753312011-06-24 01:44:41 +000043using namespace llvm;
44
Evan Cheng13bcc6c2011-07-07 21:06:52 +000045
46std::string X86_MC::ParseX86Triple(StringRef TT) {
47 Triple TheTriple(TT);
Nick Lewycky73df7e32011-09-05 21:51:43 +000048 std::string FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000049 if (TheTriple.getArch() == Triple::x86_64)
Craig Topper3c80d622014-01-06 04:55:54 +000050 FS = "+64bit-mode,-32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000051 else if (TheTriple.getEnvironment() != Triple::CODE16)
Craig Topper3c80d622014-01-06 04:55:54 +000052 FS = "-64bit-mode,+32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000053 else
54 FS = "-64bit-mode,-32bit-mode,+16bit-mode";
55
Nick Lewycky73df7e32011-09-05 21:51:43 +000056 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000057}
58
59/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
60/// specified arguments. If we can't run cpuid on the host, return true.
61bool X86_MC::GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
62 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
63#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
64 #if defined(__GNUC__)
65 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
66 asm ("movq\t%%rbx, %%rsi\n\t"
67 "cpuid\n\t"
68 "xchgq\t%%rbx, %%rsi\n\t"
69 : "=a" (*rEAX),
70 "=S" (*rEBX),
71 "=c" (*rECX),
72 "=d" (*rEDX)
73 : "a" (value));
74 return false;
75 #elif defined(_MSC_VER)
76 int registers[4];
77 __cpuid(registers, value);
78 *rEAX = registers[0];
79 *rEBX = registers[1];
80 *rECX = registers[2];
81 *rEDX = registers[3];
82 return false;
David Blaikie46a9f012012-01-20 21:51:11 +000083 #else
84 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000085 #endif
86#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
87 #if defined(__GNUC__)
88 asm ("movl\t%%ebx, %%esi\n\t"
89 "cpuid\n\t"
90 "xchgl\t%%ebx, %%esi\n\t"
91 : "=a" (*rEAX),
92 "=S" (*rEBX),
93 "=c" (*rECX),
94 "=d" (*rEDX)
95 : "a" (value));
96 return false;
97 #elif defined(_MSC_VER)
98 __asm {
99 mov eax,value
100 cpuid
101 mov esi,rEAX
102 mov dword ptr [esi],eax
103 mov esi,rEBX
104 mov dword ptr [esi],ebx
105 mov esi,rECX
106 mov dword ptr [esi],ecx
107 mov esi,rEDX
108 mov dword ptr [esi],edx
109 }
110 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000111 #else
112 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000113 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000114#else
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000115 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000116#endif
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000117}
118
Craig Topper6c8879e2011-10-16 00:21:51 +0000119/// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return the
120/// 4 values in the specified arguments. If we can't run cpuid on the host,
121/// return true.
122bool X86_MC::GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
123 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
124#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
125 #if defined(__GNUC__)
126 // gcc desn't know cpuid would clobber ebx/rbx. Preseve it manually.
127 asm ("movq\t%%rbx, %%rsi\n\t"
128 "cpuid\n\t"
129 "xchgq\t%%rbx, %%rsi\n\t"
130 : "=a" (*rEAX),
131 "=S" (*rEBX),
132 "=c" (*rECX),
133 "=d" (*rEDX)
134 : "a" (value),
135 "c" (subleaf));
136 return false;
137 #elif defined(_MSC_VER)
Craig Toppere20793a2011-10-17 05:33:10 +0000138 // __cpuidex was added in MSVC++ 9.0 SP1
139 #if (_MSC_VER > 1500) || (_MSC_VER == 1500 && _MSC_FULL_VER >= 150030729)
140 int registers[4];
141 __cpuidex(registers, value, subleaf);
142 *rEAX = registers[0];
143 *rEBX = registers[1];
144 *rECX = registers[2];
145 *rEDX = registers[3];
146 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000147 #else
148 return true;
Craig Toppere20793a2011-10-17 05:33:10 +0000149 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000150 #else
151 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000152 #endif
153#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
154 #if defined(__GNUC__)
155 asm ("movl\t%%ebx, %%esi\n\t"
156 "cpuid\n\t"
157 "xchgl\t%%ebx, %%esi\n\t"
158 : "=a" (*rEAX),
159 "=S" (*rEBX),
160 "=c" (*rECX),
161 "=d" (*rEDX)
162 : "a" (value),
163 "c" (subleaf));
164 return false;
165 #elif defined(_MSC_VER)
166 __asm {
167 mov eax,value
168 mov ecx,subleaf
169 cpuid
170 mov esi,rEAX
171 mov dword ptr [esi],eax
172 mov esi,rEBX
173 mov dword ptr [esi],ebx
174 mov esi,rECX
175 mov dword ptr [esi],ecx
176 mov esi,rEDX
177 mov dword ptr [esi],edx
178 }
179 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000180 #else
181 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000182 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000183#else
Craig Topper6c8879e2011-10-16 00:21:51 +0000184 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000185#endif
Craig Topper6c8879e2011-10-16 00:21:51 +0000186}
187
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000188void X86_MC::DetectFamilyModel(unsigned EAX, unsigned &Family,
189 unsigned &Model) {
190 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
191 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
192 if (Family == 6 || Family == 0xf) {
193 if (Family == 0xf)
194 // Examine extended family ID if family ID is F.
195 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
196 // Examine extended model ID if family ID is 6 or F.
197 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
198 }
199}
200
Evan Chengd60fa58b2011-07-18 20:57:22 +0000201unsigned X86_MC::getDwarfRegFlavour(StringRef TT, bool isEH) {
202 Triple TheTriple(TT);
203 if (TheTriple.getArch() == Triple::x86_64)
204 return DWARFFlavour::X86_64;
205
206 if (TheTriple.isOSDarwin())
207 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
Yaron Keren070a7522014-03-31 07:59:14 +0000208 if (TheTriple.isOSCygMing())
Evan Chengd60fa58b2011-07-18 20:57:22 +0000209 // Unsupported by now, just quick fallback
210 return DWARFFlavour::X86_32_Generic;
211 return DWARFFlavour::X86_32_Generic;
212}
213
Evan Chengd60fa58b2011-07-18 20:57:22 +0000214void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
215 // FIXME: TableGen these.
216 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +0000217 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000218 MRI->mapLLVMRegToSEHReg(Reg, SEH);
219 }
220}
221
Evan Cheng4d1ca962011-07-08 01:53:10 +0000222MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
223 StringRef FS) {
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000224 std::string ArchFS = X86_MC::ParseX86Triple(TT);
225 if (!FS.empty()) {
226 if (!ArchFS.empty())
227 ArchFS = ArchFS + "," + FS.str();
228 else
229 ArchFS = FS;
230 }
231
232 std::string CPUName = CPU;
Jim Grosbacha344b6c32014-04-14 22:23:30 +0000233 if (CPUName.empty())
Evan Cheng964cb5f2011-07-08 21:14:14 +0000234 CPUName = "generic";
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000235
Evan Cheng0711c4d2011-07-01 22:25:04 +0000236 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000237 InitX86MCSubtargetInfo(X, TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000238 return X;
239}
240
Evan Cheng1705ab02011-07-14 23:50:31 +0000241static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000242 MCInstrInfo *X = new MCInstrInfo();
243 InitX86MCInstrInfo(X);
244 return X;
245}
246
Evan Chengd60fa58b2011-07-18 20:57:22 +0000247static MCRegisterInfo *createX86MCRegisterInfo(StringRef TT) {
248 Triple TheTriple(TT);
249 unsigned RA = (TheTriple.getArch() == Triple::x86_64)
250 ? X86::RIP // Should have dwarf #16.
251 : X86::EIP; // Should have dwarf #8.
252
Evan Cheng1705ab02011-07-14 23:50:31 +0000253 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000254 InitX86MCRegisterInfo(X, RA,
255 X86_MC::getDwarfRegFlavour(TT, false),
Jim Grosbach6df94842012-12-19 23:38:53 +0000256 X86_MC::getDwarfRegFlavour(TT, true),
257 RA);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000258 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000259 return X;
260}
261
Rafael Espindola227144c2013-05-13 01:16:13 +0000262static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000263 Triple TheTriple(TT);
Evan Cheng67c033e2011-07-18 22:29:13 +0000264 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000265
Evan Cheng67c033e2011-07-18 22:29:13 +0000266 MCAsmInfo *MAI;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000267 if (TheTriple.isOSBinFormatMachO()) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000268 if (is64Bit)
269 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000270 else
Evan Cheng67c033e2011-07-18 22:29:13 +0000271 MAI = new X86MCAsmInfoDarwin(TheTriple);
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000272 } else if (TheTriple.isOSBinFormatELF()) {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000273 // Force the use of an ELF container.
274 MAI = new X86ELFMCAsmInfo(TheTriple);
Yaron Keren070a7522014-03-31 07:59:14 +0000275 } else if (TheTriple.isWindowsMSVCEnvironment()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000276 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
Yaron Keren070a7522014-03-31 07:59:14 +0000277 } else if (TheTriple.isOSCygMing()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000278 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000279 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000280 // The default is ELF.
Evan Cheng67c033e2011-07-18 22:29:13 +0000281 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000282 }
283
Evan Cheng67c033e2011-07-18 22:29:13 +0000284 // Initialize initial frame state.
285 // Calculate amount of bytes used for return address storing
286 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000287
Evan Cheng67c033e2011-07-18 22:29:13 +0000288 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000289 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
290 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
291 0, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
292 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000293
294 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000295 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
296 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
297 0, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
298 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000299
300 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000301}
302
Evan Cheng63765932011-07-23 00:01:04 +0000303static MCCodeGenInfo *createX86MCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000304 CodeModel::Model CM,
305 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000306 MCCodeGenInfo *X = new MCCodeGenInfo();
307
308 Triple T(TT);
309 bool is64Bit = T.getArch() == Triple::x86_64;
310
311 if (RM == Reloc::Default) {
312 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
313 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
314 // use static relocation model by default.
315 if (T.isOSDarwin()) {
316 if (is64Bit)
317 RM = Reloc::PIC_;
318 else
319 RM = Reloc::DynamicNoPIC;
320 } else if (T.isOSWindows() && is64Bit)
321 RM = Reloc::PIC_;
322 else
323 RM = Reloc::Static;
324 }
325
326 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
327 // is defined as a model for code which may be used in static or dynamic
328 // executables but not necessarily a shared library. On X86-32 we just
329 // compile in -static mode, in x86-64 we use PIC.
330 if (RM == Reloc::DynamicNoPIC) {
331 if (is64Bit)
332 RM = Reloc::PIC_;
333 else if (!T.isOSDarwin())
334 RM = Reloc::Static;
335 }
336
337 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
338 // the Mach-O file format doesn't support it.
339 if (RM == Reloc::Static && T.isOSDarwin() && is64Bit)
340 RM = Reloc::PIC_;
341
Evan Chengefd9b422011-07-20 07:51:56 +0000342 // For static codegen, if we're not already set, use Small codegen.
343 if (CM == CodeModel::Default)
344 CM = CodeModel::Small;
345 else if (CM == CodeModel::JITDefault)
346 // 64-bit JIT places everything in the same buffer except external funcs.
347 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
348
Evan Chengecb29082011-11-16 08:38:26 +0000349 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000350 return X;
351}
352
Evan Cheng3a792252011-07-26 00:42:34 +0000353static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000354 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengb2531002011-07-25 19:33:48 +0000355 raw_ostream &_OS,
356 MCCodeEmitter *_Emitter,
Rafael Espindolae41383f2014-01-26 06:38:58 +0000357 const MCSubtargetInfo &STI,
Evan Chengb2531002011-07-25 19:33:48 +0000358 bool RelaxAll,
359 bool NoExecStack) {
360 Triple TheTriple(TT);
361
Tim Northoverd6a729b2014-01-06 14:28:05 +0000362 if (TheTriple.isOSBinFormatMachO())
Evan Cheng5928e692011-07-25 23:24:55 +0000363 return createMachOStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll);
Evan Chengb2531002011-07-25 19:33:48 +0000364
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000365 if (TheTriple.isOSWindows() && !TheTriple.isOSBinFormatELF())
Evan Cheng5928e692011-07-25 23:24:55 +0000366 return createWinCOFFStreamer(Ctx, MAB, *_Emitter, _OS, RelaxAll);
Evan Chengb2531002011-07-25 19:33:48 +0000367
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000368 return createELFStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll, NoExecStack);
Evan Chengb2531002011-07-25 19:33:48 +0000369}
370
Evan Cheng61faa552011-07-25 21:20:24 +0000371static MCInstPrinter *createX86MCInstPrinter(const Target &T,
372 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000373 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000374 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000375 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000376 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000377 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000378 return new X86ATTInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000379 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000380 return new X86IntelInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000381 return 0;
382}
383
Quentin Colombetf4828052013-05-24 22:51:52 +0000384static MCRelocationInfo *createX86MCRelocationInfo(StringRef TT,
385 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000386 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000387 if (TheTriple.isOSBinFormatMachO() && TheTriple.getArch() == Triple::x86_64)
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000388 return createX86_64MachORelocationInfo(Ctx);
389 else if (TheTriple.isOSBinFormatELF())
390 return createX86_64ELFRelocationInfo(Ctx);
391 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000392 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000393}
394
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000395static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
396 return new MCInstrAnalysis(Info);
397}
398
Evan Cheng8c886a42011-07-22 21:58:54 +0000399// Force static initialization.
400extern "C" void LLVMInitializeX86TargetMC() {
401 // Register the MC asm info.
402 RegisterMCAsmInfoFn A(TheX86_32Target, createX86MCAsmInfo);
403 RegisterMCAsmInfoFn B(TheX86_64Target, createX86MCAsmInfo);
404
405 // Register the MC codegen info.
406 RegisterMCCodeGenInfoFn C(TheX86_32Target, createX86MCCodeGenInfo);
407 RegisterMCCodeGenInfoFn D(TheX86_64Target, createX86MCCodeGenInfo);
408
409 // Register the MC instruction info.
410 TargetRegistry::RegisterMCInstrInfo(TheX86_32Target, createX86MCInstrInfo);
411 TargetRegistry::RegisterMCInstrInfo(TheX86_64Target, createX86MCInstrInfo);
412
413 // Register the MC register info.
414 TargetRegistry::RegisterMCRegInfo(TheX86_32Target, createX86MCRegisterInfo);
415 TargetRegistry::RegisterMCRegInfo(TheX86_64Target, createX86MCRegisterInfo);
416
417 // Register the MC subtarget info.
418 TargetRegistry::RegisterMCSubtargetInfo(TheX86_32Target,
419 X86_MC::createX86MCSubtargetInfo);
420 TargetRegistry::RegisterMCSubtargetInfo(TheX86_64Target,
421 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000422
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000423 // Register the MC instruction analyzer.
424 TargetRegistry::RegisterMCInstrAnalysis(TheX86_32Target,
425 createX86MCInstrAnalysis);
426 TargetRegistry::RegisterMCInstrAnalysis(TheX86_64Target,
427 createX86MCInstrAnalysis);
428
Evan Chengb2531002011-07-25 19:33:48 +0000429 // Register the code emitter.
Evan Cheng3a792252011-07-26 00:42:34 +0000430 TargetRegistry::RegisterMCCodeEmitter(TheX86_32Target,
431 createX86MCCodeEmitter);
432 TargetRegistry::RegisterMCCodeEmitter(TheX86_64Target,
433 createX86MCCodeEmitter);
Evan Chengb2531002011-07-25 19:33:48 +0000434
435 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000436 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
437 createX86_32AsmBackend);
438 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
439 createX86_64AsmBackend);
Evan Chengb2531002011-07-25 19:33:48 +0000440
441 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000442 TargetRegistry::RegisterMCObjectStreamer(TheX86_32Target,
443 createMCStreamer);
444 TargetRegistry::RegisterMCObjectStreamer(TheX86_64Target,
445 createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000446
447 // Register the MCInstPrinter.
448 TargetRegistry::RegisterMCInstPrinter(TheX86_32Target,
449 createX86MCInstPrinter);
450 TargetRegistry::RegisterMCInstPrinter(TheX86_64Target,
451 createX86MCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000452
453 // Register the MC relocation info.
454 TargetRegistry::RegisterMCRelocationInfo(TheX86_32Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000455 createX86MCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000456 TargetRegistry::RegisterMCRelocationInfo(TheX86_64Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000457 createX86MCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000458}