blob: ba378ed5fed88c6ec8f9396a03031fa3fdd0ec85 [file] [log] [blame]
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson3968c6a2010-03-23 17:23:59 +00002//
Evan Cheng2d37f192008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson3968c6a2010-03-23 17:23:59 +00007//
Evan Cheng2d37f192008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson69ba1bc2010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng2d37f192008-08-28 23:39:26 +000020}
21
Evan Chengfabdcce2008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng2d37f192008-08-28 23:39:26 +000026
Evan Chengfabdcce2008-11-13 23:36:57 +000027def DPFrm : Format<4>;
Owen Anderson04912702011-07-21 23:38:37 +000028def DPSoRegRegFrm : Format<5>;
Evan Cheng2d37f192008-08-28 23:39:26 +000029
Evan Chengfabdcce2008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng2d37f192008-08-28 23:39:26 +000035
Johnny Chen0dab68f2010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +000037
Johnny Chen0dab68f2010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson96649842010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000041
Bob Wilson96649842010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000052
Bob Wilson96649842010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng2d37f192008-08-28 23:39:26 +000055
Bob Wilson96649842010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Owen Anderson04912702011-07-21 23:38:37 +000071def DPSoRegImmFrm : Format<42>;
Johnny Chenf833fad2010-03-20 00:17:00 +000072
Evan Cheng14965762009-07-08 01:46:35 +000073// Misc flags.
74
Bill Wendlingcbb08ca2010-12-01 02:42:55 +000075// The instruction has an Rn register operand.
Evan Cheng14965762009-07-08 01:46:35 +000076// UnaryDP - Indicates this is a unary data processing instruction, i.e.
77// it doesn't have a Rn operand.
78class UnaryDP { bit isUnaryDataProc = 1; }
79
80// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
81// a 16-bit Thumb instruction if certain conditions are met.
82class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng2d37f192008-08-28 23:39:26 +000083
Evan Cheng2d37f192008-08-28 23:39:26 +000084//===----------------------------------------------------------------------===//
Bob Wilsona4d86b62010-03-18 23:57:57 +000085// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Chengb23b50d2009-06-29 07:51:04 +000086//
87
Jim Grosbachec86bac2011-01-18 19:59:19 +000088// FIXME: Once the JIT is MC-ized, these can go away.
Evan Chengb23b50d2009-06-29 07:51:04 +000089// Addressing mode.
Jim Grosbache9298992010-10-05 18:14:55 +000090class AddrMode<bits<5> val> {
91 bits<5> Value = val;
Evan Chengb23b50d2009-06-29 07:51:04 +000092}
Bill Wendlingb70dc872010-08-31 07:50:46 +000093def AddrModeNone : AddrMode<0>;
94def AddrMode1 : AddrMode<1>;
95def AddrMode2 : AddrMode<2>;
96def AddrMode3 : AddrMode<3>;
97def AddrMode4 : AddrMode<4>;
98def AddrMode5 : AddrMode<5>;
99def AddrMode6 : AddrMode<6>;
100def AddrModeT1_1 : AddrMode<7>;
101def AddrModeT1_2 : AddrMode<8>;
102def AddrModeT1_4 : AddrMode<9>;
103def AddrModeT1_s : AddrMode<10>;
104def AddrModeT2_i12 : AddrMode<11>;
105def AddrModeT2_i8 : AddrMode<12>;
106def AddrModeT2_so : AddrMode<13>;
107def AddrModeT2_pc : AddrMode<14>;
Bob Wilsondeb35af2009-07-01 23:16:05 +0000108def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000109def AddrMode_i12 : AddrMode<16>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000110
Evan Chengb23b50d2009-06-29 07:51:04 +0000111// Load / store index mode.
112class IndexMode<bits<2> val> {
113 bits<2> Value = val;
114}
115def IndexModeNone : IndexMode<0>;
116def IndexModePre : IndexMode<1>;
117def IndexModePost : IndexMode<2>;
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000118def IndexModeUpd : IndexMode<3>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000119
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000120// Instruction execution domain.
Evan Cheng04ad35b2011-02-22 19:53:14 +0000121class Domain<bits<3> val> {
122 bits<3> Value = val;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000123}
124def GenericDomain : Domain<0>;
125def VFPDomain : Domain<1>; // Instructions in VFP domain only
126def NeonDomain : Domain<2>; // Instructions in Neon domain only
127def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng97e64282011-02-23 02:35:33 +0000128def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000129
Evan Chengb23b50d2009-06-29 07:51:04 +0000130//===----------------------------------------------------------------------===//
Evan Chengcd4cdd12009-07-11 06:43:01 +0000131// ARM special operands.
132//
133
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000134// ARM imod and iflag operands, used only by the CPS instruction.
135def imod_op : Operand<i32> {
136 let PrintMethod = "printCPSIMod";
137}
138
Jim Grosbacheeaab222011-07-25 20:38:18 +0000139def ProcIFlagsOperand : AsmOperandClass {
140 let Name = "ProcIFlags";
141 let ParserMethod = "parseProcIFlagsOperand";
142}
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000143def iflags_op : Operand<i32> {
144 let PrintMethod = "printCPSIFlag";
145 let ParserMatchClass = ProcIFlagsOperand;
146}
147
Evan Chengcd4cdd12009-07-11 06:43:01 +0000148// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
149// register whose default is 0 (no register).
Jim Grosbacheeaab222011-07-25 20:38:18 +0000150def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; }
Evan Chengcd4cdd12009-07-11 06:43:01 +0000151def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
152 (ops (i32 14), (i32 zero_reg))> {
153 let PrintMethod = "printPredicateOperand";
Daniel Dunbard8042b72010-08-11 06:36:53 +0000154 let ParserMatchClass = CondCodeOperand;
Owen Andersone0152a72011-08-09 20:55:18 +0000155 let DecoderMethod = "DecodePredicateOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000156}
157
158// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Jim Grosbacheeaab222011-07-25 20:38:18 +0000159def CCOutOperand : AsmOperandClass { let Name = "CCOut"; }
Evan Chengcd4cdd12009-07-11 06:43:01 +0000160def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000161 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000162 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000163 let ParserMatchClass = CCOutOperand;
Owen Andersone0152a72011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeCCOutOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000165}
166
167// Same as cc_out except it defaults to setting CPSR.
168def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000169 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000170 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000171 let ParserMatchClass = CCOutOperand;
Owen Andersone0152a72011-08-09 20:55:18 +0000172 let DecoderMethod = "DecodeCCOutOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000173}
174
Johnny Chen9a3e2392010-03-10 18:59:38 +0000175// ARM special operands for disassembly only.
176//
Jim Grosbach0a547702011-07-22 17:44:50 +0000177def SetEndAsmOperand : AsmOperandClass {
178 let Name = "SetEndImm";
179 let ParserMethod = "parseSetEndImm";
180}
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000181def setend_op : Operand<i32> {
182 let PrintMethod = "printSetendOperand";
Jim Grosbach0a547702011-07-22 17:44:50 +0000183 let ParserMatchClass = SetEndAsmOperand;
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000184}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000185
Jim Grosbacheeaab222011-07-25 20:38:18 +0000186def MSRMaskOperand : AsmOperandClass {
187 let Name = "MSRMask";
188 let ParserMethod = "parseMSRMaskOperand";
189}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000190def msr_mask : Operand<i32> {
191 let PrintMethod = "printMSRMaskOperand";
Owen Anderson60663402011-08-11 20:21:46 +0000192 let DecoderMethod = "DecodeMSRMask";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000193 let ParserMatchClass = MSRMaskOperand;
Johnny Chen9a3e2392010-03-10 18:59:38 +0000194}
195
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000196// Shift Right Immediate - A shift right immediate is encoded differently from
197// other shift immediates. The imm6 field is encoded like so:
Bill Wendling3b1459b2011-03-01 01:00:59 +0000198//
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000199// Offset Encoding
200// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
201// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
202// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
203// 64 64 - <imm> is encoded in imm6<5:0>
204def shr_imm8 : Operand<i32> {
205 let EncoderMethod = "getShiftRight8Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000206 let DecoderMethod = "DecodeShiftRight8Imm";
Bill Wendling3b1459b2011-03-01 01:00:59 +0000207}
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000208def shr_imm16 : Operand<i32> {
209 let EncoderMethod = "getShiftRight16Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000210 let DecoderMethod = "DecodeShiftRight16Imm";
Bill Wendling3b1459b2011-03-01 01:00:59 +0000211}
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000212def shr_imm32 : Operand<i32> {
213 let EncoderMethod = "getShiftRight32Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000214 let DecoderMethod = "DecodeShiftRight32Imm";
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000215}
216def shr_imm64 : Operand<i32> {
217 let EncoderMethod = "getShiftRight64Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000218 let DecoderMethod = "DecodeShiftRight64Imm";
Bill Wendling3b1459b2011-03-01 01:00:59 +0000219}
220
Evan Chengcd4cdd12009-07-11 06:43:01 +0000221//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000222// ARM Instruction templates.
223//
224
Owen Anderson651b2302011-07-13 23:22:26 +0000225class InstTemplate<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000226 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng2d37f192008-08-28 23:39:26 +0000227 : Instruction {
228 let Namespace = "ARM";
229
Evan Cheng2d37f192008-08-28 23:39:26 +0000230 AddrMode AM = am;
Owen Anderson651b2302011-07-13 23:22:26 +0000231 int Size = sz;
Evan Cheng2d37f192008-08-28 23:39:26 +0000232 IndexMode IM = im;
233 bits<2> IndexModeBits = IM.Value;
Evan Cheng2d37f192008-08-28 23:39:26 +0000234 Format F = f;
Bob Wilson69ba1bc2010-03-17 21:13:43 +0000235 bits<6> Form = F.Value;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000236 Domain D = d;
Evan Cheng81889d012008-11-05 18:35:52 +0000237 bit isUnaryDataProc = 0;
Evan Cheng14965762009-07-08 01:46:35 +0000238 bit canXformTo16Bit = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +0000239
Chris Lattner7ff33462010-10-31 19:22:57 +0000240 // If this is a pseudo instruction, mark it isCodeGenOnly.
241 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson3968c6a2010-03-23 17:23:59 +0000242
Jim Grosbach30694dc2011-08-15 16:52:24 +0000243 // The layout of TSFlags should be kept in sync with ARMBaseInfo.h.
Jim Grosbache9298992010-10-05 18:14:55 +0000244 let TSFlags{4-0} = AM.Value;
Owen Anderson651b2302011-07-13 23:22:26 +0000245 let TSFlags{6-5} = IndexModeBits;
246 let TSFlags{12-7} = Form;
247 let TSFlags{13} = isUnaryDataProc;
248 let TSFlags{14} = canXformTo16Bit;
249 let TSFlags{17-15} = D.Value;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000250
Evan Cheng2d37f192008-08-28 23:39:26 +0000251 let Constraints = cstr;
David Goodwinb062c232009-08-06 16:52:47 +0000252 let Itinerary = itin;
Evan Cheng2d37f192008-08-28 23:39:26 +0000253}
254
Johnny Chenc28e6292009-12-15 17:24:14 +0000255class Encoding {
256 field bits<32> Inst;
257}
258
Owen Anderson651b2302011-07-13 23:22:26 +0000259class InstARM<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000260 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonc78e03c2011-07-19 21:06:00 +0000261 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding {
262 let DecoderNamespace = "ARM";
263}
Johnny Chenc28e6292009-12-15 17:24:14 +0000264
265// This Encoding-less class is used by Thumb1 to specify the encoding bits later
266// on by adding flavors to specific instructions.
Owen Anderson651b2302011-07-13 23:22:26 +0000267class InstThumb<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000268 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonc78e03c2011-07-19 21:06:00 +0000269 : InstTemplate<am, sz, im, f, d, cstr, itin> {
270 let DecoderNamespace = "Thumb";
271}
Johnny Chenc28e6292009-12-15 17:24:14 +0000272
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000273class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000274 : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo,
Jim Grosbach7c301ea2011-07-06 21:35:46 +0000275 GenericDomain, "", itin> {
Evan Cheng2d37f192008-08-28 23:39:26 +0000276 let OutOperandList = oops;
277 let InOperandList = iops;
Evan Cheng2d37f192008-08-28 23:39:26 +0000278 let Pattern = pattern;
Jim Grosbache1756822011-03-10 19:06:39 +0000279 let isCodeGenOnly = 1;
Jim Grosbach7c301ea2011-07-06 21:35:46 +0000280 let isPseudo = 1;
Evan Cheng2d37f192008-08-28 23:39:26 +0000281}
282
Jim Grosbachcfb66202010-11-18 01:15:56 +0000283// PseudoInst that's ARM-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000284class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000285 list<dag> pattern>
286 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000287 let Size = sz;
Jim Grosbachcfb66202010-11-18 01:15:56 +0000288 list<Predicate> Predicates = [IsARM];
289}
290
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000291// PseudoInst that's Thumb-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000292class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000293 list<dag> pattern>
294 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000295 let Size = sz;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000296 list<Predicate> Predicates = [IsThumb];
297}
Jim Grosbachcfb66202010-11-18 01:15:56 +0000298
Jim Grosbachd42257c2010-12-15 18:48:45 +0000299// PseudoInst that's Thumb2-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000300class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbachd42257c2010-12-15 18:48:45 +0000301 list<dag> pattern>
302 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000303 let Size = sz;
Jim Grosbachd42257c2010-12-15 18:48:45 +0000304 list<Predicate> Predicates = [IsThumb2];
305}
Jim Grosbach95dee402011-07-08 17:40:42 +0000306
Owen Anderson651b2302011-07-13 23:22:26 +0000307class ARMPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000308 InstrItinClass itin, list<dag> pattern,
309 dag Result>
310 : ARMPseudoInst<oops, iops, sz, itin, pattern>,
311 PseudoInstExpansion<Result>;
312
Owen Anderson651b2302011-07-13 23:22:26 +0000313class tPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000314 InstrItinClass itin, list<dag> pattern,
315 dag Result>
316 : tPseudoInst<oops, iops, sz, itin, pattern>,
317 PseudoInstExpansion<Result>;
318
Owen Anderson651b2302011-07-13 23:22:26 +0000319class t2PseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000320 InstrItinClass itin, list<dag> pattern,
321 dag Result>
322 : t2PseudoInst<oops, iops, sz, itin, pattern>,
323 PseudoInstExpansion<Result>;
324
Evan Cheng2d37f192008-08-28 23:39:26 +0000325// Almost all ARM instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +0000326class I<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000327 IndexMode im, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000328 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000329 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000330 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000331 bits<4> p;
332 let Inst{31-28} = p;
Evan Cheng2d37f192008-08-28 23:39:26 +0000333 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000334 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000335 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000336 let Pattern = pattern;
337 list<Predicate> Predicates = [IsARM];
338}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000339
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000340// A few are not predicable
Owen Anderson651b2302011-07-13 23:22:26 +0000341class InoP<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000342 IndexMode im, Format f, InstrItinClass itin,
343 string opc, string asm, string cstr,
344 list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000345 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
346 let OutOperandList = oops;
347 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000348 let AsmString = !strconcat(opc, asm);
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000349 let Pattern = pattern;
350 let isPredicable = 0;
351 list<Predicate> Predicates = [IsARM];
352}
Evan Cheng2d37f192008-08-28 23:39:26 +0000353
Bill Wendlingf8dfa462010-08-30 01:47:35 +0000354// Same as I except it can optionally modify CPSR. Note it's modeled as an input
355// operand since by default it's a zero register. It will become an implicit def
356// once it's "flipped".
Owen Anderson651b2302011-07-13 23:22:26 +0000357class sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000358 IndexMode im, Format f, InstrItinClass itin,
359 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000360 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000361 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000362 bits<4> p; // Predicate operand
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000363 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach5476a272010-10-11 18:51:51 +0000364 let Inst{31-28} = p;
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000365 let Inst{20} = s;
Jim Grosbach5476a272010-10-11 18:51:51 +0000366
Evan Cheng2d37f192008-08-28 23:39:26 +0000367 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000368 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilson59351842010-10-15 03:23:44 +0000369 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000370 let Pattern = pattern;
371 list<Predicate> Predicates = [IsARM];
372}
373
Evan Chenga2827232008-09-01 07:19:00 +0000374// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +0000375class XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000376 IndexMode im, Format f, InstrItinClass itin,
377 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000378 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Chenga2827232008-09-01 07:19:00 +0000379 let OutOperandList = oops;
380 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000381 let AsmString = asm;
Evan Chenga2827232008-09-01 07:19:00 +0000382 let Pattern = pattern;
383 list<Predicate> Predicates = [IsARM];
384}
385
David Goodwinb062c232009-08-06 16:52:47 +0000386class AI<dag oops, dag iops, Format f, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000388 : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000389 opc, asm, "", pattern>;
390class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
391 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000392 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000393 opc, asm, "", pattern>;
394class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000395 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000396 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Evan Cheng49d66522008-11-06 22:15:19 +0000397 asm, "", pattern>;
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000398class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000399 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000400 : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000401 opc, asm, "", pattern>;
Evan Chengfa558782008-09-01 08:25:56 +0000402
403// Ctrl flow instructions
David Goodwinb062c232009-08-06 16:52:47 +0000404class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000406 : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000407 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000408 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000409}
David Goodwinb062c232009-08-06 16:52:47 +0000410class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
411 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000412 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000413 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000414 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000415}
Evan Chengfa558782008-09-01 08:25:56 +0000416
417// BR_JT instructions
David Goodwinb062c232009-08-06 16:52:47 +0000418class JTI<dag oops, dag iops, InstrItinClass itin,
419 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000420 : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin,
Evan Cheng7095cd22008-11-07 09:06:08 +0000421 asm, "", pattern>;
Evan Cheng624844b2008-09-01 01:51:14 +0000422
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000423// Atomic load/store instructions
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000424class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
425 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000426 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000427 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000428 bits<4> Rt;
Jim Grosbachcb311932011-07-26 17:44:46 +0000429 bits<4> addr;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000430 let Inst{27-23} = 0b00011;
431 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000432 let Inst{20} = 1;
Jim Grosbachcb311932011-07-26 17:44:46 +0000433 let Inst{19-16} = addr;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000434 let Inst{15-12} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000435 let Inst{11-0} = 0b111110011111;
436}
437class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
438 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000439 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000440 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000441 bits<4> Rd;
442 bits<4> Rt;
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000443 bits<4> addr;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000444 let Inst{27-23} = 0b00011;
445 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000446 let Inst{20} = 0;
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000447 let Inst{19-16} = addr;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000448 let Inst{15-12} = Rd;
Johnny Chen098bd1b2009-12-11 19:37:26 +0000449 let Inst{11-4} = 0b11111001;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000450 let Inst{3-0} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000451}
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000452class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
Jim Grosbach15e8d742011-07-26 17:15:11 +0000453 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, $addr", pattern> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000454 bits<4> Rt;
455 bits<4> Rt2;
Jim Grosbach15e8d742011-07-26 17:15:11 +0000456 bits<4> addr;
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000457 let Inst{27-23} = 0b00010;
458 let Inst{22} = b;
459 let Inst{21-20} = 0b00;
Jim Grosbach15e8d742011-07-26 17:15:11 +0000460 let Inst{19-16} = addr;
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000461 let Inst{15-12} = Rt;
462 let Inst{11-4} = 0b00001001;
463 let Inst{3-0} = Rt2;
464}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000465
Evan Cheng624844b2008-09-01 01:51:14 +0000466// addrmode1 instructions
David Goodwinb062c232009-08-06 16:52:47 +0000467class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
468 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000469 : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000470 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000471 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000472 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000473}
David Goodwinb062c232009-08-06 16:52:47 +0000474class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
475 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000476 : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000477 opc, asm, "", pattern> {
478 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000479 let Inst{27-26} = 0b00;
David Goodwinb062c232009-08-06 16:52:47 +0000480}
481class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000482 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000483 : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
Evan Chengc139c222008-08-29 07:40:52 +0000484 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000485 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000486 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000487}
Evan Cheng624844b2008-09-01 01:51:14 +0000488
Evan Chengcccca872008-09-01 01:27:33 +0000489// loads
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000490
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000491// LDR/LDRB/STR/STRB/...
492class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000493 Format f, InstrItinClass itin, string opc, string asm,
494 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000495 : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000496 "", pattern> {
497 let Inst{27-25} = op;
498 let Inst{24} = 1; // 24 == P
499 // 23 == U
Jim Grosbach2f790742010-11-13 00:35:48 +0000500 let Inst{22} = isByte;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000501 let Inst{21} = 0; // 21 == W
Jim Grosbach338de3e2010-10-27 23:12:14 +0000502 let Inst{20} = isLd;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000503}
Jim Grosbach2f790742010-11-13 00:35:48 +0000504// Indexed load/stores
505class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000506 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach2f790742010-11-13 00:35:48 +0000507 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000508 : I<oops, iops, AddrMode2, 4, im, f, itin,
Jim Grosbach2f790742010-11-13 00:35:48 +0000509 opc, asm, cstr, pattern> {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000510 bits<4> Rt;
Jim Grosbach2f790742010-11-13 00:35:48 +0000511 let Inst{27-26} = 0b01;
512 let Inst{24} = isPre; // P bit
513 let Inst{22} = isByte; // B bit
514 let Inst{21} = isPre; // W bit
515 let Inst{20} = isLd; // L bit
Jim Grosbach38b469e2010-11-15 20:47:07 +0000516 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000517}
Owen Anderson2aedba62011-07-26 20:54:26 +0000518class AI2stridx_reg<bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000519 IndexMode im, Format f, InstrItinClass itin, string opc,
520 string asm, string cstr, list<dag> pattern>
521 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
522 pattern> {
523 // AM2 store w/ two operands: (GPR, am2offset)
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000524 // {12} isAdd
525 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +0000526 bits<14> offset;
527 bits<4> Rn;
Owen Anderson2aedba62011-07-26 20:54:26 +0000528 let Inst{25} = 1;
529 let Inst{23} = offset{12};
530 let Inst{19-16} = Rn;
531 let Inst{11-5} = offset{11-5};
532 let Inst{4} = 0;
533 let Inst{3-0} = offset{3-0};
534}
535
536class AI2stridx_imm<bit isByte, bit isPre, dag oops, dag iops,
537 IndexMode im, Format f, InstrItinClass itin, string opc,
538 string asm, string cstr, list<dag> pattern>
539 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
540 pattern> {
541 // AM2 store w/ two operands: (GPR, am2offset)
542 // {12} isAdd
543 // {11-0} imm12/Rm
544 bits<14> offset;
545 bits<4> Rn;
546 let Inst{25} = 0;
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +0000547 let Inst{23} = offset{12};
548 let Inst{19-16} = Rn;
549 let Inst{11-0} = offset{11-0};
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000550}
Owen Anderson2aedba62011-07-26 20:54:26 +0000551
552
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000553// FIXME: Merge with the above class when addrmode2 gets used for STR, STRB
554// but for now use this class for STRT and STRBT.
555class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops,
556 IndexMode im, Format f, InstrItinClass itin, string opc,
557 string asm, string cstr, list<dag> pattern>
558 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
559 pattern> {
560 // AM2 store w/ two operands: (GPR, am2offset)
561 // {17-14} Rn
562 // {13} 1 == Rm, 0 == imm12
563 // {12} isAdd
564 // {11-0} imm12/Rm
565 bits<18> addr;
566 let Inst{25} = addr{13};
567 let Inst{23} = addr{12};
568 let Inst{19-16} = addr{17-14};
569 let Inst{11-0} = addr{11-0};
570}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000571
Evan Cheng624844b2008-09-01 01:51:14 +0000572// addrmode3 instructions
Jim Grosbach76aed402010-11-19 18:16:46 +0000573class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
574 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000575 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000576 opc, asm, "", pattern> {
577 bits<14> addr;
578 bits<4> Rt;
579 let Inst{27-25} = 0b000;
580 let Inst{24} = 1; // P bit
581 let Inst{23} = addr{8}; // U bit
582 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
583 let Inst{21} = 0; // W bit
Jim Grosbach76aed402010-11-19 18:16:46 +0000584 let Inst{20} = op20; // L bit
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000585 let Inst{19-16} = addr{12-9}; // Rn
586 let Inst{15-12} = Rt; // Rt
587 let Inst{11-8} = addr{7-4}; // imm7_4/zero
588 let Inst{7-4} = op;
589 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Andersone0152a72011-08-09 20:55:18 +0000590
591 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000592}
Evan Cheng169eccc2008-09-01 07:00:14 +0000593
Jim Grosbach2ea19d12011-08-11 20:41:13 +0000594class AI3ldstidx<bits<4> op, bit op20, bit isPre, dag oops, dag iops,
Jim Grosbach003c6e72010-11-19 19:41:26 +0000595 IndexMode im, Format f, InstrItinClass itin, string opc,
596 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000597 : I<oops, iops, AddrMode3, 4, im, f, itin,
Jim Grosbach003c6e72010-11-19 19:41:26 +0000598 opc, asm, cstr, pattern> {
599 bits<4> Rt;
600 let Inst{27-25} = 0b000;
601 let Inst{24} = isPre; // P bit
602 let Inst{21} = isPre; // W bit
603 let Inst{20} = op20; // L bit
604 let Inst{15-12} = Rt; // Rt
605 let Inst{7-4} = op;
606}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000607
608// FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB
609// but for now use this class for LDRSBT, LDRHT, LDSHT.
Jim Grosbachd3595712011-08-03 23:50:40 +0000610class AI3ldstidxT<bits<4> op, bit isLoad, dag oops, dag iops,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000611 IndexMode im, Format f, InstrItinClass itin, string opc,
612 string asm, string cstr, list<dag> pattern>
Jim Grosbachd3595712011-08-03 23:50:40 +0000613 : I<oops, iops, AddrMode3, 4, im, f, itin, opc, asm, cstr, pattern> {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000614 // {13} 1 == imm8, 0 == Rm
615 // {12-9} Rn
616 // {8} isAdd
617 // {7-4} imm7_4/zero
618 // {3-0} imm3_0/Rm
Jim Grosbachd3595712011-08-03 23:50:40 +0000619 bits<4> addr;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000620 bits<4> Rt;
621 let Inst{27-25} = 0b000;
Jim Grosbachd3595712011-08-03 23:50:40 +0000622 let Inst{24} = 0; // P bit
623 let Inst{21} = 1;
624 let Inst{20} = isLoad; // L bit
625 let Inst{19-16} = addr; // Rn
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000626 let Inst{15-12} = Rt; // Rt
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000627 let Inst{7-4} = op;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000628}
629
Evan Cheng169eccc2008-09-01 07:00:14 +0000630// stores
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000631class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000632 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000633 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000634 opc, asm, "", pattern> {
Jim Grosbach607efcb2010-11-11 01:09:40 +0000635 bits<14> addr;
636 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000637 let Inst{27-25} = 0b000;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000638 let Inst{24} = 1; // P bit
639 let Inst{23} = addr{8}; // U bit
640 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
641 let Inst{21} = 0; // W bit
642 let Inst{20} = 0; // L bit
643 let Inst{19-16} = addr{12-9}; // Rn
644 let Inst{15-12} = Rt; // Rt
645 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000646 let Inst{7-4} = op;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000647 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson60138ea2011-08-12 20:02:50 +0000648 let DecoderMethod = "DecodeAddrMode3Instruction";
Evan Cheng169eccc2008-09-01 07:00:14 +0000649}
Evan Cheng169eccc2008-09-01 07:00:14 +0000650
Evan Cheng624844b2008-09-01 01:51:14 +0000651// addrmode4 instructions
Bill Wendlinge69afc62010-11-13 09:09:38 +0000652class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
653 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000654 : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> {
Bill Wendlinge69afc62010-11-13 09:09:38 +0000655 bits<4> p;
656 bits<16> regs;
657 bits<4> Rn;
658 let Inst{31-28} = p;
659 let Inst{27-25} = 0b100;
660 let Inst{22} = 0; // S bit
661 let Inst{19-16} = Rn;
662 let Inst{15-0} = regs;
663}
Evan Cheng2d37f192008-08-28 23:39:26 +0000664
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000665// Unsigned multiply, multiply-accumulate instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000666class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
667 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000668 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000669 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000670 let Inst{7-4} = 0b1001;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000671 let Inst{20} = 0; // S bit
Evan Cheng47b546d2008-11-06 08:47:38 +0000672 let Inst{27-21} = opcod;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000673}
David Goodwinb062c232009-08-06 16:52:47 +0000674class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
675 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000676 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000677 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000678 let Inst{7-4} = 0b1001;
Evan Cheng47b546d2008-11-06 08:47:38 +0000679 let Inst{27-21} = opcod;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000680}
681
682// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +0000683class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
684 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000685 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000686 opc, asm, "", pattern> {
Jim Grosbach22261602010-10-22 17:16:17 +0000687 bits<4> Rd;
688 bits<4> Rn;
689 bits<4> Rm;
690 let Inst{7-4} = opc7_4;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000691 let Inst{20} = 1;
Evan Cheng47b546d2008-11-06 08:47:38 +0000692 let Inst{27-21} = opcod;
Jim Grosbach22261602010-10-22 17:16:17 +0000693 let Inst{19-16} = Rd;
694 let Inst{11-8} = Rm;
695 let Inst{3-0} = Rn;
696}
697// MSW multiple w/ Ra operand
698class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
699 InstrItinClass itin, string opc, string asm, list<dag> pattern>
700 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
701 bits<4> Ra;
702 let Inst{15-12} = Ra;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000703}
Evan Cheng2d37f192008-08-28 23:39:26 +0000704
Evan Cheng36ae4032008-11-06 03:35:07 +0000705// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach6956a602010-10-22 18:35:16 +0000706class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbachf98df082010-10-22 17:42:06 +0000707 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000708 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000709 opc, asm, "", pattern> {
Jim Grosbach6956a602010-10-22 18:35:16 +0000710 bits<4> Rn;
711 bits<4> Rm;
Evan Cheng36ae4032008-11-06 03:35:07 +0000712 let Inst{4} = 0;
713 let Inst{7} = 1;
714 let Inst{20} = 0;
Evan Cheng47b546d2008-11-06 08:47:38 +0000715 let Inst{27-21} = opcod;
Jim Grosbachf98df082010-10-22 17:42:06 +0000716 let Inst{6-5} = bit6_5;
Jim Grosbach6956a602010-10-22 18:35:16 +0000717 let Inst{11-8} = Rm;
718 let Inst{3-0} = Rn;
719}
720class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
721 InstrItinClass itin, string opc, string asm, list<dag> pattern>
722 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
723 bits<4> Rd;
724 let Inst{19-16} = Rd;
725}
726
727// AMulxyI with Ra operand
728class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
729 InstrItinClass itin, string opc, string asm, list<dag> pattern>
730 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
731 bits<4> Ra;
732 let Inst{15-12} = Ra;
733}
734// SMLAL*
735class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
736 InstrItinClass itin, string opc, string asm, list<dag> pattern>
737 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
738 bits<4> RdLo;
739 bits<4> RdHi;
740 let Inst{19-16} = RdHi;
741 let Inst{15-12} = RdLo;
Evan Cheng36ae4032008-11-06 03:35:07 +0000742}
743
Evan Cheng49d66522008-11-06 22:15:19 +0000744// Extend instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000745class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
746 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000747 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000748 opc, asm, "", pattern> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000749 // All AExtI instructions have Rd and Rm register operands.
750 bits<4> Rd;
751 bits<4> Rm;
752 let Inst{15-12} = Rd;
753 let Inst{3-0} = Rm;
Evan Cheng49d66522008-11-06 22:15:19 +0000754 let Inst{7-4} = 0b0111;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000755 let Inst{9-8} = 0b00;
Evan Cheng49d66522008-11-06 22:15:19 +0000756 let Inst{27-20} = opcod;
757}
758
Evan Cheng98dc53e2008-11-07 01:41:35 +0000759// Misc Arithmetic instructions.
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000760class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
761 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000762 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000763 opc, asm, "", pattern> {
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000764 bits<4> Rd;
765 bits<4> Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000766 let Inst{27-20} = opcod;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000767 let Inst{19-16} = 0b1111;
768 let Inst{15-12} = Rd;
769 let Inst{11-8} = 0b1111;
770 let Inst{7-4} = opc7_4;
771 let Inst{3-0} = Rm;
772}
773
774// PKH instructions
Jim Grosbach27c1e252011-07-21 17:23:04 +0000775def PKHLSLAsmOperand : AsmOperandClass {
776 let Name = "PKHLSLImm";
777 let ParserMethod = "parsePKHLSLImm";
778}
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000779def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{
780 let PrintMethod = "printPKHLSLShiftImm";
Jim Grosbach27c1e252011-07-21 17:23:04 +0000781 let ParserMatchClass = PKHLSLAsmOperand;
782}
783def PKHASRAsmOperand : AsmOperandClass {
784 let Name = "PKHASRImm";
785 let ParserMethod = "parsePKHASRImm";
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000786}
787def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{
788 let PrintMethod = "printPKHASRShiftImm";
Jim Grosbach27c1e252011-07-21 17:23:04 +0000789 let ParserMatchClass = PKHASRAsmOperand;
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000790}
Jim Grosbach94df3be2011-07-20 20:49:03 +0000791
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000792class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
793 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000794 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000795 opc, asm, "", pattern> {
796 bits<4> Rd;
797 bits<4> Rn;
798 bits<4> Rm;
Jim Grosbacha98f8002011-07-20 20:32:09 +0000799 bits<5> sh;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000800 let Inst{27-20} = opcod;
801 let Inst{19-16} = Rn;
802 let Inst{15-12} = Rd;
Jim Grosbacha98f8002011-07-20 20:32:09 +0000803 let Inst{11-7} = sh;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000804 let Inst{6} = tb;
805 let Inst{5-4} = 0b01;
806 let Inst{3-0} = Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000807}
808
Evan Cheng2d37f192008-08-28 23:39:26 +0000809//===----------------------------------------------------------------------===//
810
811// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
812class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
813 list<Predicate> Predicates = [IsARM];
814}
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +0000815class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> {
816 list<Predicate> Predicates = [IsARM, HasV5T];
817}
Evan Cheng2d37f192008-08-28 23:39:26 +0000818class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
819 list<Predicate> Predicates = [IsARM, HasV5TE];
820}
821class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
822 list<Predicate> Predicates = [IsARM, HasV6];
823}
Evan Chengee98fa92008-08-29 06:41:12 +0000824
825//===----------------------------------------------------------------------===//
Evan Chengee98fa92008-08-29 06:41:12 +0000826// Thumb Instruction Format Definitions.
827//
828
Owen Anderson651b2302011-07-13 23:22:26 +0000829class ThumbI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000830 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000831 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000832 let OutOperandList = oops;
833 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000834 let AsmString = asm;
Evan Chengee98fa92008-08-29 06:41:12 +0000835 let Pattern = pattern;
836 list<Predicate> Predicates = [IsThumb];
837}
838
Bill Wendlingcbb08ca2010-12-01 02:42:55 +0000839// TI - Thumb instruction.
David Goodwinb062c232009-08-06 16:52:47 +0000840class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000841 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000842
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000843// Two-address instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000844class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
845 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000846 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst",
Bob Wilson3968c6a2010-03-23 17:23:59 +0000847 pattern>;
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000848
Johnny Chenc28e6292009-12-15 17:24:14 +0000849// tBL, tBX 32-bit instructions
850class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000851 dag oops, dag iops, InstrItinClass itin, string asm,
852 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000853 : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000854 Encoding {
Johnny Chenc28e6292009-12-15 17:24:14 +0000855 let Inst{31-27} = opcod1;
856 let Inst{15-14} = opcod2;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000857 let Inst{12} = opcod3;
Johnny Chenc28e6292009-12-15 17:24:14 +0000858}
Evan Chengee98fa92008-08-29 06:41:12 +0000859
860// BR_JT instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000861class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
862 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000863 : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000864
Evan Chengbec1dba892009-06-23 19:38:13 +0000865// Thumb1 only
Owen Anderson651b2302011-07-13 23:22:26 +0000866class Thumb1I<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000867 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000868 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000869 let OutOperandList = oops;
870 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000871 let AsmString = asm;
Evan Chengbec1dba892009-06-23 19:38:13 +0000872 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000873 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengbec1dba892009-06-23 19:38:13 +0000874}
875
David Goodwinb062c232009-08-06 16:52:47 +0000876class T1I<dag oops, dag iops, InstrItinClass itin,
877 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000878 : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +0000879class T1Ix2<dag oops, dag iops, InstrItinClass itin,
880 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000881 : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +0000882
883// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000884class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000885 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000886 : Thumb1I<oops, iops, AddrModeNone, 2, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000887 asm, cstr, pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000888
889// Thumb1 instruction that can either be predicated or set CPSR.
Owen Anderson651b2302011-07-13 23:22:26 +0000890class Thumb1sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000891 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000892 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000893 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000894 let OutOperandList = !con(oops, (outs s_cc_out:$s));
895 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000896 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000897 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000898 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +0000899}
900
David Goodwinb062c232009-08-06 16:52:47 +0000901class T1sI<dag oops, dag iops, InstrItinClass itin,
902 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000903 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000904
905// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000906class T1sIt<dag oops, dag iops, InstrItinClass itin,
907 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000908 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling05632cb2010-11-30 23:54:45 +0000909 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000910
911// Thumb1 instruction that can be predicated.
Owen Anderson651b2302011-07-13 23:22:26 +0000912class Thumb1pI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000913 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000914 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000915 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000916 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000917 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000918 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000919 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000920 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +0000921}
922
David Goodwinb062c232009-08-06 16:52:47 +0000923class T1pI<dag oops, dag iops, InstrItinClass itin,
924 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000925 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000926
927// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000928class T1pIt<dag oops, dag iops, InstrItinClass itin,
929 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000930 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling7c646b92010-12-01 01:32:02 +0000931 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000932
Bob Wilson3968c6a2010-03-23 17:23:59 +0000933class T1pIs<dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +0000934 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000935 : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +0000936
Johnny Chen466231a2009-12-16 02:32:54 +0000937class Encoding16 : Encoding {
938 let Inst{31-16} = 0x0000;
939}
940
Johnny Chenc28e6292009-12-15 17:24:14 +0000941// A6.2 16-bit Thumb instruction encoding
Johnny Chen466231a2009-12-16 02:32:54 +0000942class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000943 let Inst{15-10} = opcode;
944}
945
946// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000947class T1General<bits<5> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000948 let Inst{15-14} = 0b00;
949 let Inst{13-9} = opcode;
950}
951
952// A6.2.2 Data-processing encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000953class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000954 let Inst{15-10} = 0b010000;
955 let Inst{9-6} = opcode;
956}
957
958// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000959class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000960 let Inst{15-10} = 0b010001;
Bill Wendling345b48f2010-11-17 00:45:23 +0000961 let Inst{9-6} = opcode;
Johnny Chenc28e6292009-12-15 17:24:14 +0000962}
963
964// A6.2.4 Load/store single data item encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000965class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000966 let Inst{15-12} = opA;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000967 let Inst{11-9} = opB;
Johnny Chenc28e6292009-12-15 17:24:14 +0000968}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000969class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chenc28e6292009-12-15 17:24:14 +0000970
Eric Christopher9b67db82011-05-27 03:50:53 +0000971class T1BranchCond<bits<4> opcode> : Encoding16 {
972 let Inst{15-12} = opcode;
973}
974
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000975// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling05632cb2010-11-30 23:54:45 +0000976// following bits are used for "opA" (see A6.2.4):
Jim Grosbachc4669ed2010-12-10 20:47:29 +0000977//
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000978// 0b0110 => Immediate, 4 bytes
979// 0b1000 => Immediate, 2 bytes
980// 0b0111 => Immediate, 1 byte
Bill Wendlingc25545a2010-12-01 01:38:08 +0000981class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
982 InstrItinClass itin, string opc, string asm,
983 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000984 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +0000985 T1LoadStore<0b0101, opcode> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000986 bits<3> Rt;
987 bits<8> addr;
988 let Inst{8-6} = addr{5-3}; // Rm
989 let Inst{5-3} = addr{2-0}; // Rn
990 let Inst{2-0} = Rt;
991}
Bill Wendlingc25545a2010-12-01 01:38:08 +0000992class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
993 InstrItinClass itin, string opc, string asm,
994 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000995 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +0000996 T1LoadStore<opA, {opB,?,?}> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000997 bits<3> Rt;
998 bits<8> addr;
999 let Inst{10-6} = addr{7-3}; // imm5
1000 let Inst{5-3} = addr{2-0}; // Rn
1001 let Inst{2-0} = Rt;
1002}
1003
Johnny Chenc28e6292009-12-15 17:24:14 +00001004// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001005class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001006 let Inst{15-12} = 0b1011;
1007 let Inst{11-5} = opcode;
1008}
1009
Evan Chengd76f0be2009-06-25 02:08:06 +00001010// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +00001011class Thumb2I<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001012 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001013 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001014 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001015 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001016 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001017 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001018 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001019 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001020 let DecoderNamespace = "Thumb2";
Evan Chengd76f0be2009-06-25 02:08:06 +00001021}
1022
Bill Wendlingb70dc872010-08-31 07:50:46 +00001023// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1024// input operand since by default it's a zero register. It will become an
1025// implicit def once it's "flipped".
Jim Grosbachb9386552010-10-13 23:12:26 +00001026//
Evan Chengd76f0be2009-06-25 02:08:06 +00001027// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1028// more consistent.
Owen Anderson651b2302011-07-13 23:22:26 +00001029class Thumb2sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001030 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001031 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001032 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersoncf096a42010-12-07 20:50:15 +00001033 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1034 let Inst{20} = s;
1035
Evan Chengd76f0be2009-06-25 02:08:06 +00001036 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001037 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner04c342e2010-10-06 00:05:18 +00001038 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001039 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001040 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001041 let DecoderNamespace = "Thumb2";
Evan Chengd76f0be2009-06-25 02:08:06 +00001042}
1043
1044// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +00001045class Thumb2XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001046 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001047 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001048 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001049 let OutOperandList = oops;
1050 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001051 let AsmString = asm;
Evan Cheng431cf562009-06-23 17:48:47 +00001052 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001053 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001054 let DecoderNamespace = "Thumb2";
Evan Cheng431cf562009-06-23 17:48:47 +00001055}
1056
Owen Anderson651b2302011-07-13 23:22:26 +00001057class ThumbXI<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001058 InstrItinClass itin,
1059 string asm, string cstr, list<dag> pattern>
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001060 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1061 let OutOperandList = oops;
1062 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001063 let AsmString = asm;
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001064 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001065 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001066 let DecoderNamespace = "Thumb";
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001067}
1068
David Goodwinb062c232009-08-06 16:52:47 +00001069class T2I<dag oops, dag iops, InstrItinClass itin,
1070 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001071 : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001072class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1073 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001074 : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001075class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1076 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001077 : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001078class T2Iso<dag oops, dag iops, InstrItinClass itin,
1079 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001080 : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001081class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1082 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001083 : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001084class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +00001085 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001086 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "",
Johnny Chenc28e6292009-12-15 17:24:14 +00001087 pattern> {
Owen Anderson943fb602010-12-01 19:18:46 +00001088 bits<4> Rt;
1089 bits<4> Rt2;
1090 bits<13> addr;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001091 let Inst{31-25} = 0b1110100;
1092 let Inst{24} = P;
1093 let Inst{23} = addr{8};
1094 let Inst{22} = 1;
1095 let Inst{21} = W;
1096 let Inst{20} = isLoad;
1097 let Inst{19-16} = addr{12-9};
Owen Anderson943fb602010-12-01 19:18:46 +00001098 let Inst{15-12} = Rt{3-0};
1099 let Inst{11-8} = Rt2{3-0};
Owen Anderson943fb602010-12-01 19:18:46 +00001100 let Inst{7-0} = addr{7-0};
Johnny Chenc28e6292009-12-15 17:24:14 +00001101}
Evan Chengd76f0be2009-06-25 02:08:06 +00001102
Owen Anderson08d4bb02011-08-04 23:18:05 +00001103class T2Ii8s4Tied<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
1104 string opc, string asm, list<dag> pattern>
1105 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "$base = $wb",
1106 pattern> {
1107 bits<4> Rt;
1108 bits<4> Rt2;
1109 bits<4> base;
1110 bits<9> imm;
1111 let Inst{31-25} = 0b1110100;
1112 let Inst{24} = P;
1113 let Inst{23} = imm{8};
1114 let Inst{22} = 1;
1115 let Inst{21} = W;
1116 let Inst{20} = isLoad;
1117 let Inst{19-16} = base{3-0};
1118 let Inst{15-12} = Rt{3-0};
1119 let Inst{11-8} = Rt2{3-0};
1120 let Inst{7-0} = imm{7-0};
1121}
1122
1123
David Goodwinb062c232009-08-06 16:52:47 +00001124class T2sI<dag oops, dag iops, InstrItinClass itin,
1125 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001126 : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
Evan Chengd76f0be2009-06-25 02:08:06 +00001127
David Goodwinb062c232009-08-06 16:52:47 +00001128class T2XI<dag oops, dag iops, InstrItinClass itin,
1129 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001130 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001131class T2JTI<dag oops, dag iops, InstrItinClass itin,
1132 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001133 : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Cheng431cf562009-06-23 17:48:47 +00001134
Bruno Cardoso Lopes4d4b4902011-01-20 16:58:48 +00001135// Move to/from coprocessor instructions
Jim Grosbachcabb48d2011-07-13 21:17:59 +00001136class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern>
Jim Grosbachadb29b62011-07-13 21:14:23 +00001137 : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> {
Jim Grosbachcabb48d2011-07-13 21:17:59 +00001138 let Inst{31-28} = opc;
Bruno Cardoso Lopes4d4b4902011-01-20 16:58:48 +00001139}
1140
Bob Wilson947f04b2010-03-13 01:08:20 +00001141// Two-address instructions
1142class T2XIt<dag oops, dag iops, InstrItinClass itin,
1143 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001144 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>;
Evan Cheng83e0d482009-09-28 09:14:39 +00001145
Evan Cheng84c6cda2009-07-02 07:28:31 +00001146// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chenc28e6292009-12-15 17:24:14 +00001147class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1148 dag oops, dag iops,
1149 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001150 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001151 : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng84c6cda2009-07-02 07:28:31 +00001152 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001153 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001154 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001155 let Pattern = pattern;
1156 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001157 let DecoderNamespace = "Thumb2";
Johnny Chenc28e6292009-12-15 17:24:14 +00001158 let Inst{31-27} = 0b11111;
1159 let Inst{26-25} = 0b00;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001160 let Inst{24} = signed;
1161 let Inst{23} = 0;
Johnny Chenc28e6292009-12-15 17:24:14 +00001162 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001163 let Inst{20} = load;
1164 let Inst{11} = 1;
Johnny Chenc28e6292009-12-15 17:24:14 +00001165 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingb70dc872010-08-31 07:50:46 +00001166 let Inst{10} = pre; // The P bit.
1167 let Inst{8} = 1; // The W bit.
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001168
Owen Andersone22c7322010-11-30 00:14:31 +00001169 bits<9> addr;
1170 let Inst{7-0} = addr{7-0};
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001171 let Inst{9} = addr{8}; // Sign bit
1172
Owen Andersone22c7322010-11-30 00:14:31 +00001173 bits<4> Rt;
1174 bits<4> Rn;
1175 let Inst{15-12} = Rt{3-0};
1176 let Inst{19-16} = Rn{3-0};
Evan Cheng84c6cda2009-07-02 07:28:31 +00001177}
1178
David Goodwine5b969f2009-07-27 19:59:26 +00001179// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1180class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001181 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwine5b969f2009-07-27 19:59:26 +00001182}
1183
1184// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1185class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001186 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwine5b969f2009-07-27 19:59:26 +00001187}
Evan Cheng84c6cda2009-07-02 07:28:31 +00001188
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00001189// T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode.
1190class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> {
1191 list<Predicate> Predicates = [IsThumb2, HasV6T2];
1192}
1193
Evan Chengeab9ca72009-06-27 02:26:13 +00001194// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1195class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Cheng2c450d32009-07-02 06:38:40 +00001196 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +00001197}
1198
Evan Chengee98fa92008-08-29 06:41:12 +00001199//===----------------------------------------------------------------------===//
1200
Evan Chengac2af2f2008-11-11 02:11:05 +00001201//===----------------------------------------------------------------------===//
1202// ARM VFP Instruction templates.
1203//
1204
David Goodwin81cdd212009-07-10 17:03:29 +00001205// Almost all VFP instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +00001206class VFPI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001207 IndexMode im, Format f, InstrItinClass itin,
1208 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001209 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach576640f2010-10-12 21:22:40 +00001210 bits<4> p;
1211 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001212 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001213 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001214 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin81cdd212009-07-10 17:03:29 +00001215 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001216 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Andersone0152a72011-08-09 20:55:18 +00001217 let DecoderNamespace = "VFP";
David Goodwin81cdd212009-07-10 17:03:29 +00001218 list<Predicate> Predicates = [HasVFP2];
1219}
1220
1221// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +00001222class VFPXI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001223 IndexMode im, Format f, InstrItinClass itin,
1224 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001225 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001226 bits<4> p;
1227 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001228 let OutOperandList = oops;
1229 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001230 let AsmString = asm;
David Goodwin81cdd212009-07-10 17:03:29 +00001231 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001232 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Andersone0152a72011-08-09 20:55:18 +00001233 let DecoderNamespace = "VFP";
David Goodwin81cdd212009-07-10 17:03:29 +00001234 list<Predicate> Predicates = [HasVFP2];
1235}
1236
David Goodwinb062c232009-08-06 16:52:47 +00001237class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1238 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001239 : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bill Wendling87240d42010-12-01 21:54:50 +00001240 opc, asm, "", pattern> {
1241 let PostEncoderMethod = "VFPThumb2PostEncoder";
1242}
David Goodwin81cdd212009-07-10 17:03:29 +00001243
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001244// ARM VFP addrmode5 loads and stores
1245class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001246 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001247 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001248 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001249 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001250 // Instruction operands.
1251 bits<5> Dd;
1252 bits<13> addr;
1253
1254 // Encode instruction operands.
1255 let Inst{23} = addr{8}; // U (add = (U == '1'))
1256 let Inst{22} = Dd{4};
1257 let Inst{19-16} = addr{12-9}; // Rn
1258 let Inst{15-12} = Dd{3-0};
1259 let Inst{7-0} = addr{7-0}; // imm8
1260
Evan Chengac2af2f2008-11-11 02:11:05 +00001261 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001262 let Inst{27-24} = opcod1;
1263 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001264 let Inst{11-9} = 0b101;
1265 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001266
Evan Cheng4a8c43f2011-02-16 00:35:02 +00001267 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001268 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001269}
1270
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001271class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001272 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001273 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001274 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001275 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001276 // Instruction operands.
1277 bits<5> Sd;
1278 bits<13> addr;
1279
1280 // Encode instruction operands.
1281 let Inst{23} = addr{8}; // U (add = (U == '1'))
1282 let Inst{22} = Sd{0};
1283 let Inst{19-16} = addr{12-9}; // Rn
1284 let Inst{15-12} = Sd{4-1};
1285 let Inst{7-0} = addr{7-0}; // imm8
1286
Evan Chengac2af2f2008-11-11 02:11:05 +00001287 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001288 let Inst{27-24} = opcod1;
1289 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001290 let Inst{11-9} = 0b101;
1291 let Inst{8} = 0; // Single precision
Evan Cheng4a8c43f2011-02-16 00:35:02 +00001292
1293 // Loads & stores operate on both NEON and VFP pipelines.
1294 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001295}
1296
Bob Wilson6b853c32010-09-16 00:31:02 +00001297// VFP Load / store multiple pseudo instructions.
1298class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1299 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001300 : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain,
Bob Wilson6b853c32010-09-16 00:31:02 +00001301 cstr, itin> {
1302 let OutOperandList = oops;
1303 let InOperandList = !con(iops, (ins pred:$p));
1304 let Pattern = pattern;
1305 list<Predicate> Predicates = [HasVFP2];
1306}
1307
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001308// Load / store multiple
Jim Grosbachabcbe242010-09-08 00:25:50 +00001309class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001310 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001311 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001312 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001313 // Instruction operands.
1314 bits<4> Rn;
1315 bits<13> regs;
1316
1317 // Encode instruction operands.
1318 let Inst{19-16} = Rn;
1319 let Inst{22} = regs{12};
1320 let Inst{15-12} = regs{11-8};
1321 let Inst{7-0} = regs{7-0};
1322
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001323 // TODO: Mark the instructions with the appropriate subtarget info.
1324 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001325 let Inst{11-9} = 0b101;
1326 let Inst{8} = 1; // Double precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001327}
1328
Jim Grosbachabcbe242010-09-08 00:25:50 +00001329class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001330 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001331 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001332 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001333 // Instruction operands.
1334 bits<4> Rn;
1335 bits<13> regs;
1336
1337 // Encode instruction operands.
1338 let Inst{19-16} = Rn;
1339 let Inst{22} = regs{8};
1340 let Inst{15-12} = regs{12-9};
1341 let Inst{7-0} = regs{7-0};
1342
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001343 // TODO: Mark the instructions with the appropriate subtarget info.
1344 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001345 let Inst{11-9} = 0b101;
1346 let Inst{8} = 0; // Single precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001347}
1348
Evan Chengac2af2f2008-11-11 02:11:05 +00001349// Double precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001350class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1351 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1352 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001353 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001354 // Instruction operands.
1355 bits<5> Dd;
1356 bits<5> Dm;
1357
1358 // Encode instruction operands.
1359 let Inst{3-0} = Dm{3-0};
1360 let Inst{5} = Dm{4};
1361 let Inst{15-12} = Dd{3-0};
1362 let Inst{22} = Dd{4};
1363
Johnny Chen34a6afc2010-01-29 23:21:10 +00001364 let Inst{27-23} = opcod1;
1365 let Inst{21-20} = opcod2;
1366 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001367 let Inst{11-9} = 0b101;
1368 let Inst{8} = 1; // Double precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001369 let Inst{7-6} = opcod4;
1370 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001371}
1372
1373// Double precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001374class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001375 dag iops, InstrItinClass itin, string opc, string asm,
1376 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001377 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001378 // Instruction operands.
1379 bits<5> Dd;
1380 bits<5> Dn;
1381 bits<5> Dm;
1382
1383 // Encode instruction operands.
1384 let Inst{3-0} = Dm{3-0};
1385 let Inst{5} = Dm{4};
1386 let Inst{19-16} = Dn{3-0};
1387 let Inst{7} = Dn{4};
1388 let Inst{15-12} = Dd{3-0};
1389 let Inst{22} = Dd{4};
1390
Johnny Chen34a6afc2010-01-29 23:21:10 +00001391 let Inst{27-23} = opcod1;
1392 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001393 let Inst{11-9} = 0b101;
1394 let Inst{8} = 1; // Double precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001395 let Inst{6} = op6;
1396 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001397}
1398
1399// Single precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001400class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1401 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1402 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001403 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001404 // Instruction operands.
1405 bits<5> Sd;
1406 bits<5> Sm;
1407
1408 // Encode instruction operands.
1409 let Inst{3-0} = Sm{4-1};
1410 let Inst{5} = Sm{0};
1411 let Inst{15-12} = Sd{4-1};
1412 let Inst{22} = Sd{0};
1413
Johnny Chen34a6afc2010-01-29 23:21:10 +00001414 let Inst{27-23} = opcod1;
1415 let Inst{21-20} = opcod2;
1416 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001417 let Inst{11-9} = 0b101;
1418 let Inst{8} = 0; // Single precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001419 let Inst{7-6} = opcod4;
1420 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001421}
1422
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001423// Single precision unary, if no NEON. Same as ASuI except not available if
1424// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001425class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1426 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1427 string asm, list<dag> pattern>
1428 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1429 pattern> {
David Goodwin30bf6252009-08-04 20:39:05 +00001430 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1431}
1432
Evan Chengac2af2f2008-11-11 02:11:05 +00001433// Single precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001434class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1435 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001436 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001437 // Instruction operands.
1438 bits<5> Sd;
1439 bits<5> Sn;
1440 bits<5> Sm;
1441
1442 // Encode instruction operands.
1443 let Inst{3-0} = Sm{4-1};
1444 let Inst{5} = Sm{0};
1445 let Inst{19-16} = Sn{4-1};
1446 let Inst{7} = Sn{0};
1447 let Inst{15-12} = Sd{4-1};
1448 let Inst{22} = Sd{0};
1449
Johnny Chen34a6afc2010-01-29 23:21:10 +00001450 let Inst{27-23} = opcod1;
1451 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001452 let Inst{11-9} = 0b101;
1453 let Inst{8} = 0; // Single precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001454 let Inst{6} = op6;
1455 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001456}
1457
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001458// Single precision binary, if no NEON. Same as ASbI except not available if
1459// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001460class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001461 dag iops, InstrItinClass itin, string opc, string asm,
1462 list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001463 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin3b9c52c2009-08-04 17:53:06 +00001464 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling26233432010-11-01 06:00:39 +00001465
1466 // Instruction operands.
1467 bits<5> Sd;
1468 bits<5> Sn;
1469 bits<5> Sm;
1470
1471 // Encode instruction operands.
1472 let Inst{3-0} = Sm{4-1};
1473 let Inst{5} = Sm{0};
1474 let Inst{19-16} = Sn{4-1};
1475 let Inst{7} = Sn{0};
1476 let Inst{15-12} = Sd{4-1};
1477 let Inst{22} = Sd{0};
David Goodwin3b9c52c2009-08-04 17:53:06 +00001478}
1479
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001480// VFP conversion instructions
Johnny Chen34a6afc2010-01-29 23:21:10 +00001481class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1482 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1483 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001484 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen34a6afc2010-01-29 23:21:10 +00001485 let Inst{27-23} = opcod1;
1486 let Inst{21-20} = opcod2;
1487 let Inst{19-16} = opcod3;
1488 let Inst{11-8} = opcod4;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001489 let Inst{6} = 1;
Johnny Chen34a6afc2010-01-29 23:21:10 +00001490 let Inst{4} = 0;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001491}
1492
Johnny Chen39640592010-02-11 18:47:03 +00001493// VFP conversion between floating-point and fixed-point
1494class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001495 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1496 list<dag> pattern>
Johnny Chen39640592010-02-11 18:47:03 +00001497 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1498 // size (fixed-point number): sx == 0 ? 16 : 32
1499 let Inst{7} = op5; // sx
1500}
1501
David Goodwin85b5b022009-08-10 22:17:39 +00001502// VFP conversion instructions, if no NEON
Johnny Chen34a6afc2010-01-29 23:21:10 +00001503class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin85b5b022009-08-10 22:17:39 +00001504 dag oops, dag iops, InstrItinClass itin,
1505 string opc, string asm, list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001506 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1507 pattern> {
David Goodwin85b5b022009-08-10 22:17:39 +00001508 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1509}
1510
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001511class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwinb062c232009-08-06 16:52:47 +00001512 InstrItinClass itin,
1513 string opc, string asm, list<dag> pattern>
1514 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001515 let Inst{27-20} = opcod1;
Evan Cheng38c9a142008-11-11 19:40:26 +00001516 let Inst{11-8} = opcod2;
1517 let Inst{4} = 1;
1518}
1519
David Goodwinb062c232009-08-06 16:52:47 +00001520class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1521 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1522 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng97ccab82008-11-11 22:46:12 +00001523
Bob Wilson3968c6a2010-03-23 17:23:59 +00001524class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001525 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1526 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001527
David Goodwinb062c232009-08-06 16:52:47 +00001528class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1529 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1530 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001531
David Goodwinb062c232009-08-06 16:52:47 +00001532class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1533 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1534 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng38c9a142008-11-11 19:40:26 +00001535
Evan Chengac2af2f2008-11-11 02:11:05 +00001536//===----------------------------------------------------------------------===//
1537
Bob Wilson2e076c42009-06-22 23:27:02 +00001538//===----------------------------------------------------------------------===//
1539// ARM NEON Instruction templates.
1540//
Evan Chengee98fa92008-08-29 06:41:12 +00001541
Johnny Chenf833fad2010-03-20 00:17:00 +00001542class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1543 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1544 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001545 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001546 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001547 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001548 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001549 let Pattern = pattern;
1550 list<Predicate> Predicates = [HasNEON];
Owen Andersona6201f02011-08-15 23:38:54 +00001551 let DecoderNamespace = "NEON";
Evan Cheng738a97a2009-11-23 21:57:23 +00001552}
1553
1554// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen020023a2010-03-23 20:40:44 +00001555class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1556 InstrItinClass itin, string opc, string asm, string cstr,
1557 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001558 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001559 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001560 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001561 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson2e076c42009-06-22 23:27:02 +00001562 let Pattern = pattern;
1563 list<Predicate> Predicates = [HasNEON];
Owen Andersona6201f02011-08-15 23:38:54 +00001564 let DecoderNamespace = "NEON";
Evan Chengee98fa92008-08-29 06:41:12 +00001565}
1566
Bob Wilson50820a22009-10-07 21:53:04 +00001567class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1568 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001569 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenf833fad2010-03-20 00:17:00 +00001570 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1571 cstr, pattern> {
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001572 let Inst{31-24} = 0b11110100;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001573 let Inst{23} = op23;
Jim Grosbach68f495c2009-10-20 00:19:08 +00001574 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001575 let Inst{11-8} = op11_8;
1576 let Inst{7-4} = op7_4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001577
Chris Lattner63274cb2010-11-15 05:19:05 +00001578 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Andersonc86a5bd2011-08-10 19:01:10 +00001579 let DecoderNamespace = "NEONLoadStore";
Jim Grosbach5876e412010-11-19 22:42:55 +00001580
Owen Andersonad402342010-11-02 00:05:05 +00001581 bits<5> Vd;
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001582 bits<6> Rn;
1583 bits<4> Rm;
Jim Grosbach5876e412010-11-19 22:42:55 +00001584
Owen Andersonad402342010-11-02 00:05:05 +00001585 let Inst{22} = Vd{4};
1586 let Inst{15-12} = Vd{3-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001587 let Inst{19-16} = Rn{3-0};
1588 let Inst{3-0} = Rm{3-0};
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001589}
1590
Owen Anderson9f20daf2010-11-02 20:47:39 +00001591class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1592 dag oops, dag iops, InstrItinClass itin,
1593 string opc, string dt, string asm, string cstr, list<dag> pattern>
1594 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1595 dt, asm, cstr, pattern> {
1596 bits<3> lane;
1597}
1598
Bob Wilson9392b0e2010-08-25 23:27:42 +00001599class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
Owen Anderson651b2302011-07-13 23:22:26 +00001600 : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001601 itin> {
1602 let OutOperandList = oops;
1603 let InOperandList = !con(iops, (ins pred:$p));
1604 list<Predicate> Predicates = [HasNEON];
1605}
1606
Jim Grosbach233b3a22010-10-06 20:36:55 +00001607class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1608 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001609 : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001610 itin> {
1611 let OutOperandList = oops;
1612 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach233b3a22010-10-06 20:36:55 +00001613 let Pattern = pattern;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001614 list<Predicate> Predicates = [HasNEON];
1615}
1616
Johnny Chenac5024b2010-03-23 16:43:47 +00001617class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001618 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenac5024b2010-03-23 16:43:47 +00001619 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1620 pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001621 let Inst{31-25} = 0b1111001;
Chris Lattner63274cb2010-11-15 05:19:05 +00001622 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Owen Andersona6201f02011-08-15 23:38:54 +00001623 let DecoderNamespace = "NEONData";
Evan Cheng738a97a2009-11-23 21:57:23 +00001624}
1625
Johnny Chen020023a2010-03-23 20:40:44 +00001626class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001627 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen020023a2010-03-23 20:40:44 +00001628 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001629 cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001630 let Inst{31-25} = 0b1111001;
Owen Andersonb538a222010-12-10 22:32:08 +00001631 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Owen Andersona6201f02011-08-15 23:38:54 +00001632 let DecoderNamespace = "NEONData";
Bob Wilson2e076c42009-06-22 23:27:02 +00001633}
1634
1635// NEON "one register and a modified immediate" format.
1636class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1637 bit op5, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001638 dag oops, dag iops, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001639 string opc, string dt, string asm, string cstr,
1640 list<dag> pattern>
Johnny Chen6a643202010-03-23 23:09:14 +00001641 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001642 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001643 let Inst{21-19} = op21_19;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001644 let Inst{11-8} = op11_8;
1645 let Inst{7} = op7;
1646 let Inst{6} = op6;
1647 let Inst{5} = op5;
1648 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001649
Owen Anderson284cb362010-10-26 17:40:54 +00001650 // Instruction operands.
1651 bits<5> Vd;
1652 bits<13> SIMM;
Jim Grosbach5876e412010-11-19 22:42:55 +00001653
Owen Anderson284cb362010-10-26 17:40:54 +00001654 let Inst{15-12} = Vd{3-0};
1655 let Inst{22} = Vd{4};
1656 let Inst{24} = SIMM{7};
1657 let Inst{18-16} = SIMM{6-4};
1658 let Inst{3-0} = SIMM{3-0};
Owen Andersone0152a72011-08-09 20:55:18 +00001659 let DecoderMethod = "DecodeNEONModImmInstruction";
Bob Wilson2e076c42009-06-22 23:27:02 +00001660}
1661
1662// NEON 2 vector register format.
1663class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1664 bits<5> op11_7, bit op6, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001665 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001666 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001667 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001668 let Inst{24-23} = op24_23;
1669 let Inst{21-20} = op21_20;
1670 let Inst{19-18} = op19_18;
1671 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001672 let Inst{11-7} = op11_7;
1673 let Inst{6} = op6;
1674 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001675
Owen Anderson24774462010-10-25 18:43:52 +00001676 // Instruction operands.
1677 bits<5> Vd;
1678 bits<5> Vm;
1679
1680 let Inst{15-12} = Vd{3-0};
1681 let Inst{22} = Vd{4};
1682 let Inst{3-0} = Vm{3-0};
1683 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001684}
1685
1686// Same as N2V except it doesn't have a datatype suffix.
1687class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001688 bits<5> op11_7, bit op6, bit op4,
1689 dag oops, dag iops, InstrItinClass itin,
1690 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001691 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001692 let Inst{24-23} = op24_23;
1693 let Inst{21-20} = op21_20;
1694 let Inst{19-18} = op19_18;
1695 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001696 let Inst{11-7} = op11_7;
1697 let Inst{6} = op6;
1698 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001699
Owen Anderson24774462010-10-25 18:43:52 +00001700 // Instruction operands.
1701 bits<5> Vd;
1702 bits<5> Vm;
1703
1704 let Inst{15-12} = Vd{3-0};
1705 let Inst{22} = Vd{4};
1706 let Inst{3-0} = Vm{3-0};
1707 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001708}
1709
1710// NEON 2 vector register with immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001711class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chend82f9002010-03-25 20:39:04 +00001712 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001713 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chend82f9002010-03-25 20:39:04 +00001714 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001715 let Inst{24} = op24;
1716 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001717 let Inst{11-8} = op11_8;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001718 let Inst{7} = op7;
1719 let Inst{6} = op6;
1720 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001721
Owen Anderson3665fee2010-10-26 20:56:57 +00001722 // Instruction operands.
1723 bits<5> Vd;
1724 bits<5> Vm;
1725 bits<6> SIMM;
1726
1727 let Inst{15-12} = Vd{3-0};
1728 let Inst{22} = Vd{4};
1729 let Inst{3-0} = Vm{3-0};
1730 let Inst{5} = Vm{4};
1731 let Inst{21-16} = SIMM{5-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001732}
1733
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001734// NEON 3 vector register format.
Owen Andersonabda3ca2011-03-30 23:45:29 +00001735
Jim Grosbacheca54e42011-05-19 17:34:53 +00001736class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1737 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1738 string opc, string dt, string asm, string cstr,
1739 list<dag> pattern>
Johnny Chen2cf04952010-03-26 21:26:28 +00001740 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001741 let Inst{24} = op24;
1742 let Inst{23} = op23;
Evan Cheng738a97a2009-11-23 21:57:23 +00001743 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001744 let Inst{11-8} = op11_8;
1745 let Inst{6} = op6;
1746 let Inst{4} = op4;
Owen Andersonabda3ca2011-03-30 23:45:29 +00001747}
1748
1749class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1750 dag oops, dag iops, Format f, InstrItinClass itin,
1751 string opc, string dt, string asm, string cstr, list<dag> pattern>
1752 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1753 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Jim Grosbach5876e412010-11-19 22:42:55 +00001754
Owen Anderson9e44cf22010-10-21 20:21:49 +00001755 // Instruction operands.
1756 bits<5> Vd;
1757 bits<5> Vn;
1758 bits<5> Vm;
1759
1760 let Inst{15-12} = Vd{3-0};
1761 let Inst{22} = Vd{4};
1762 let Inst{19-16} = Vn{3-0};
1763 let Inst{7} = Vn{4};
1764 let Inst{3-0} = Vm{3-0};
1765 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001766}
1767
Jim Grosbacheca54e42011-05-19 17:34:53 +00001768class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1769 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1770 string opc, string dt, string asm, string cstr,
1771 list<dag> pattern>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001772 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1773 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1774
1775 // Instruction operands.
1776 bits<5> Vd;
1777 bits<5> Vn;
1778 bits<5> Vm;
1779 bit lane;
1780
1781 let Inst{15-12} = Vd{3-0};
1782 let Inst{22} = Vd{4};
1783 let Inst{19-16} = Vn{3-0};
1784 let Inst{7} = Vn{4};
1785 let Inst{3-0} = Vm{3-0};
1786 let Inst{5} = lane;
1787}
1788
Jim Grosbacheca54e42011-05-19 17:34:53 +00001789class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1790 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1791 string opc, string dt, string asm, string cstr,
1792 list<dag> pattern>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001793 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1794 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1795
1796 // Instruction operands.
1797 bits<5> Vd;
1798 bits<5> Vn;
1799 bits<5> Vm;
1800 bits<2> lane;
1801
1802 let Inst{15-12} = Vd{3-0};
1803 let Inst{22} = Vd{4};
1804 let Inst{19-16} = Vn{3-0};
1805 let Inst{7} = Vn{4};
1806 let Inst{2-0} = Vm{2-0};
1807 let Inst{5} = lane{1};
1808 let Inst{3} = lane{0};
1809}
1810
Johnny Chen8a687232010-03-23 21:35:03 +00001811// Same as N3V except it doesn't have a data type suffix.
Bob Wilson3968c6a2010-03-23 17:23:59 +00001812class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1813 bit op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001814 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001815 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001816 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001817 let Inst{24} = op24;
1818 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001819 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001820 let Inst{11-8} = op11_8;
1821 let Inst{6} = op6;
1822 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001823
Owen Andersondff239c2010-10-25 18:28:30 +00001824 // Instruction operands.
1825 bits<5> Vd;
1826 bits<5> Vn;
1827 bits<5> Vm;
1828
1829 let Inst{15-12} = Vd{3-0};
1830 let Inst{22} = Vd{4};
1831 let Inst{19-16} = Vn{3-0};
1832 let Inst{7} = Vn{4};
1833 let Inst{3-0} = Vm{3-0};
1834 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001835}
1836
1837// NEON VMOVs between scalar and core registers.
1838class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001839 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001840 string opc, string dt, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001841 : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001842 "", itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001843 let Inst{27-20} = opcod1;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001844 let Inst{11-8} = opcod2;
1845 let Inst{6-5} = opcod3;
1846 let Inst{4} = 1;
Johnny Chen8bca1742011-04-06 18:27:46 +00001847 // A8.6.303, A8.6.328, A8.6.329
1848 let Inst{3-0} = 0b0000;
Evan Cheng738a97a2009-11-23 21:57:23 +00001849
1850 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001851 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001852 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001853 let Pattern = pattern;
Bob Wilson2e076c42009-06-22 23:27:02 +00001854 list<Predicate> Predicates = [HasNEON];
Jim Grosbach5876e412010-11-19 22:42:55 +00001855
Chris Lattner63274cb2010-11-15 05:19:05 +00001856 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Andersonc86a5bd2011-08-10 19:01:10 +00001857 let DecoderNamespace = "NEONDup";
Jim Grosbach5876e412010-11-19 22:42:55 +00001858
Owen Andersoned9652f2010-10-27 21:28:09 +00001859 bits<5> V;
1860 bits<4> R;
Owen Anderson40d24a42010-10-27 19:25:54 +00001861 bits<4> p;
Owen Andersoned9652f2010-10-27 21:28:09 +00001862 bits<4> lane;
Jim Grosbach5876e412010-11-19 22:42:55 +00001863
Owen Anderson40d24a42010-10-27 19:25:54 +00001864 let Inst{31-28} = p{3-0};
Owen Andersoned9652f2010-10-27 21:28:09 +00001865 let Inst{7} = V{4};
1866 let Inst{19-16} = V{3-0};
1867 let Inst{15-12} = R{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001868}
1869class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001870 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001871 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001872 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001873 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001874class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001875 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001876 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001877 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001878 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001879class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001880 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001881 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001882 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001883 opc, dt, asm, pattern>;
David Goodwin3b9c52c2009-08-04 17:53:06 +00001884
Johnny Chen45ab3f32010-03-25 17:01:27 +00001885// Vector Duplicate Lane (from scalar to all elements)
1886class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1887 InstrItinClass itin, string opc, string dt, string asm,
1888 list<dag> pattern>
Johnny Chen91d27742010-03-25 21:49:12 +00001889 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chen45ab3f32010-03-25 17:01:27 +00001890 let Inst{24-23} = 0b11;
1891 let Inst{21-20} = 0b11;
1892 let Inst{19-16} = op19_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001893 let Inst{11-7} = 0b11000;
1894 let Inst{6} = op6;
1895 let Inst{4} = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +00001896
Owen Anderson40d24a42010-10-27 19:25:54 +00001897 bits<5> Vd;
1898 bits<5> Vm;
1899 bits<4> lane;
Jim Grosbach5876e412010-11-19 22:42:55 +00001900
Owen Anderson40d24a42010-10-27 19:25:54 +00001901 let Inst{22} = Vd{4};
1902 let Inst{15-12} = Vd{3-0};
1903 let Inst{5} = Vm{4};
1904 let Inst{3-0} = Vm{3-0};
Johnny Chen45ab3f32010-03-25 17:01:27 +00001905}
1906
David Goodwin3b9c52c2009-08-04 17:53:06 +00001907// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1908// for single-precision FP.
1909class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1910 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1911}