blob: 0455686599c1c667f21ddcd309f4e1ed2959c1c2 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000012#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000013#include "llvm/ADT/SmallString.h"
14#include "llvm/ADT/SmallVector.h"
15#include "llvm/ADT/StringSwitch.h"
16#include "llvm/ADT/Twine.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000017#include "llvm/MC/MCExpr.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCInstrInfo.h"
20#include "llvm/MC/MCParser/MCAsmLexer.h"
21#include "llvm/MC/MCParser/MCAsmParser.h"
22#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
23#include "llvm/MC/MCRegisterInfo.h"
24#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
26#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000027#include "llvm/Support/SourceMgr.h"
28#include "llvm/Support/TargetRegistry.h"
29#include "llvm/Support/raw_ostream.h"
30
31using namespace llvm;
32
33namespace {
34
35static unsigned RRegs[32] = {
36 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
37 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
38 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
39 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
40 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
41 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
42 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
43 PPC::R28, PPC::R29, PPC::R30, PPC::R31
44};
45static unsigned RRegsNoR0[32] = {
46 PPC::ZERO,
47 PPC::R1, PPC::R2, PPC::R3,
48 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
49 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
50 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
51 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
52 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
53 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
54 PPC::R28, PPC::R29, PPC::R30, PPC::R31
55};
56static unsigned XRegs[32] = {
57 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
58 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
59 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
60 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
61 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
62 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
63 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
64 PPC::X28, PPC::X29, PPC::X30, PPC::X31
65};
66static unsigned XRegsNoX0[32] = {
67 PPC::ZERO8,
68 PPC::X1, PPC::X2, PPC::X3,
69 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
70 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
71 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
72 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
73 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
74 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
75 PPC::X28, PPC::X29, PPC::X30, PPC::X31
76};
77static unsigned FRegs[32] = {
78 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
79 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
80 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
81 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
82 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
83 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
84 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
85 PPC::F28, PPC::F29, PPC::F30, PPC::F31
86};
87static unsigned VRegs[32] = {
88 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
89 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
90 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
91 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
92 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
93 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
94 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
95 PPC::V28, PPC::V29, PPC::V30, PPC::V31
96};
97static unsigned CRBITRegs[32] = {
98 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
99 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
100 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
101 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
102 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
103 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
104 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
105 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
106};
107static unsigned CRRegs[8] = {
108 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
109 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
110};
111
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000112// Evaluate an expression containing condition register
113// or condition register field symbols. Returns positive
114// value on success, or -1 on error.
115static int64_t
116EvaluateCRExpr(const MCExpr *E) {
117 switch (E->getKind()) {
118 case MCExpr::Target:
119 return -1;
120
121 case MCExpr::Constant: {
122 int64_t Res = cast<MCConstantExpr>(E)->getValue();
123 return Res < 0 ? -1 : Res;
124 }
125
126 case MCExpr::SymbolRef: {
127 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
128 StringRef Name = SRE->getSymbol().getName();
129
130 if (Name == "lt") return 0;
131 if (Name == "gt") return 1;
132 if (Name == "eq") return 2;
133 if (Name == "so") return 3;
134 if (Name == "un") return 3;
135
136 if (Name == "cr0") return 0;
137 if (Name == "cr1") return 1;
138 if (Name == "cr2") return 2;
139 if (Name == "cr3") return 3;
140 if (Name == "cr4") return 4;
141 if (Name == "cr5") return 5;
142 if (Name == "cr6") return 6;
143 if (Name == "cr7") return 7;
144
145 return -1;
146 }
147
148 case MCExpr::Unary:
149 return -1;
150
151 case MCExpr::Binary: {
152 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
153 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
154 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
155 int64_t Res;
156
157 if (LHSVal < 0 || RHSVal < 0)
158 return -1;
159
160 switch (BE->getOpcode()) {
161 default: return -1;
162 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
163 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
164 }
165
166 return Res < 0 ? -1 : Res;
167 }
168 }
169
170 llvm_unreachable("Invalid expression kind!");
171}
172
Ulrich Weigand640192d2013-05-03 19:49:39 +0000173struct PPCOperand;
174
175class PPCAsmParser : public MCTargetAsmParser {
176 MCSubtargetInfo &STI;
177 MCAsmParser &Parser;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000178 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000179 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000180 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000181
182 MCAsmParser &getParser() const { return Parser; }
183 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
184
185 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
186 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
187
188 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000189 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000190
191 bool MatchRegisterName(const AsmToken &Tok,
192 unsigned &RegNo, int64_t &IntVal);
193
194 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
195
Ulrich Weigand96e65782013-06-20 16:23:52 +0000196 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
197 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000198 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000199 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000200 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000201
Ulrich Weigand640192d2013-05-03 19:49:39 +0000202 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
203
204 bool ParseDirectiveWord(unsigned Size, SMLoc L);
205 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000206 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000207 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000208
209 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
210 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
211 MCStreamer &Out, unsigned &ErrorInfo,
212 bool MatchingInlineAsm);
213
Ulrich Weigandd8394902013-05-03 19:50:27 +0000214 void ProcessInstruction(MCInst &Inst,
215 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
216
Ulrich Weigand640192d2013-05-03 19:49:39 +0000217 /// @name Auto-generated Match Functions
218 /// {
219
220#define GET_ASSEMBLER_HEADER
221#include "PPCGenAsmMatcher.inc"
222
223 /// }
224
225
226public:
Joey Gouly0e76fa72013-09-12 10:28:05 +0000227 PPCAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000228 const MCInstrInfo &_MII)
229 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(_MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000230 // Check for 64-bit vs. 32-bit pointer mode.
231 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000232 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
233 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000234 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000235 // Initialize the set of available features.
236 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
237 }
238
239 virtual bool ParseInstruction(ParseInstructionInfo &Info,
240 StringRef Name, SMLoc NameLoc,
241 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
242
243 virtual bool ParseDirective(AsmToken DirectiveID);
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000244
245 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000246
247 virtual const MCExpr *applyModifierToExpr(const MCExpr *E,
248 MCSymbolRefExpr::VariantKind,
249 MCContext &Ctx);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000250};
251
252/// PPCOperand - Instances of this class represent a parsed PowerPC machine
253/// instruction.
254struct PPCOperand : public MCParsedAsmOperand {
255 enum KindTy {
256 Token,
257 Immediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000258 Expression,
259 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000260 } Kind;
261
262 SMLoc StartLoc, EndLoc;
263 bool IsPPC64;
264
265 struct TokOp {
266 const char *Data;
267 unsigned Length;
268 };
269
270 struct ImmOp {
271 int64_t Val;
272 };
273
274 struct ExprOp {
275 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000276 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000277 };
278
Ulrich Weigand5b427592013-07-05 12:22:36 +0000279 struct TLSRegOp {
280 const MCSymbolRefExpr *Sym;
281 };
282
Ulrich Weigand640192d2013-05-03 19:49:39 +0000283 union {
284 struct TokOp Tok;
285 struct ImmOp Imm;
286 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000287 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000288 };
289
290 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
291public:
292 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
293 Kind = o.Kind;
294 StartLoc = o.StartLoc;
295 EndLoc = o.EndLoc;
296 IsPPC64 = o.IsPPC64;
297 switch (Kind) {
298 case Token:
299 Tok = o.Tok;
300 break;
301 case Immediate:
302 Imm = o.Imm;
303 break;
304 case Expression:
305 Expr = o.Expr;
306 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000307 case TLSRegister:
308 TLSReg = o.TLSReg;
309 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000310 }
311 }
312
313 /// getStartLoc - Get the location of the first token of this operand.
314 SMLoc getStartLoc() const { return StartLoc; }
315
316 /// getEndLoc - Get the location of the last token of this operand.
317 SMLoc getEndLoc() const { return EndLoc; }
318
319 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
320 bool isPPC64() const { return IsPPC64; }
321
322 int64_t getImm() const {
323 assert(Kind == Immediate && "Invalid access!");
324 return Imm.Val;
325 }
326
327 const MCExpr *getExpr() const {
328 assert(Kind == Expression && "Invalid access!");
329 return Expr.Val;
330 }
331
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000332 int64_t getExprCRVal() const {
333 assert(Kind == Expression && "Invalid access!");
334 return Expr.CRVal;
335 }
336
Ulrich Weigand5b427592013-07-05 12:22:36 +0000337 const MCExpr *getTLSReg() const {
338 assert(Kind == TLSRegister && "Invalid access!");
339 return TLSReg.Sym;
340 }
341
Ulrich Weigand640192d2013-05-03 19:49:39 +0000342 unsigned getReg() const {
343 assert(isRegNumber() && "Invalid access!");
344 return (unsigned) Imm.Val;
345 }
346
347 unsigned getCCReg() const {
348 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000349 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
350 }
351
352 unsigned getCRBit() const {
353 assert(isCRBitNumber() && "Invalid access!");
354 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000355 }
356
357 unsigned getCRBitMask() const {
358 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000359 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360 }
361
362 bool isToken() const { return Kind == Token; }
363 bool isImm() const { return Kind == Immediate || Kind == Expression; }
364 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
365 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
366 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
367 bool isU16Imm() const { return Kind == Expression ||
368 (Kind == Immediate && isUInt<16>(getImm())); }
369 bool isS16Imm() const { return Kind == Expression ||
370 (Kind == Immediate && isInt<16>(getImm())); }
371 bool isS16ImmX4() const { return Kind == Expression ||
372 (Kind == Immediate && isInt<16>(getImm()) &&
373 (getImm() & 3) == 0); }
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000374 bool isS17Imm() const { return Kind == Expression ||
375 (Kind == Immediate && isInt<17>(getImm())); }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000376 bool isTLSReg() const { return Kind == TLSRegister; }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000377 bool isDirectBr() const { return Kind == Expression ||
378 (Kind == Immediate && isInt<26>(getImm()) &&
379 (getImm() & 3) == 0); }
380 bool isCondBr() const { return Kind == Expression ||
381 (Kind == Immediate && isInt<16>(getImm()) &&
382 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000383 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000384 bool isCCRegNumber() const { return (Kind == Expression
385 && isUInt<3>(getExprCRVal())) ||
386 (Kind == Immediate
387 && isUInt<3>(getImm())); }
388 bool isCRBitNumber() const { return (Kind == Expression
389 && isUInt<5>(getExprCRVal())) ||
390 (Kind == Immediate
391 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000392 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
393 isPowerOf2_32(getImm()); }
394 bool isMem() const { return false; }
395 bool isReg() const { return false; }
396
397 void addRegOperands(MCInst &Inst, unsigned N) const {
398 llvm_unreachable("addRegOperands");
399 }
400
401 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
402 assert(N == 1 && "Invalid number of operands!");
403 Inst.addOperand(MCOperand::CreateReg(RRegs[getReg()]));
404 }
405
406 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
407 assert(N == 1 && "Invalid number of operands!");
408 Inst.addOperand(MCOperand::CreateReg(RRegsNoR0[getReg()]));
409 }
410
411 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
412 assert(N == 1 && "Invalid number of operands!");
413 Inst.addOperand(MCOperand::CreateReg(XRegs[getReg()]));
414 }
415
416 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
417 assert(N == 1 && "Invalid number of operands!");
418 Inst.addOperand(MCOperand::CreateReg(XRegsNoX0[getReg()]));
419 }
420
421 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
422 if (isPPC64())
423 addRegG8RCOperands(Inst, N);
424 else
425 addRegGPRCOperands(Inst, N);
426 }
427
428 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
429 if (isPPC64())
430 addRegG8RCNoX0Operands(Inst, N);
431 else
432 addRegGPRCNoR0Operands(Inst, N);
433 }
434
435 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
436 assert(N == 1 && "Invalid number of operands!");
437 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
438 }
439
440 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
441 assert(N == 1 && "Invalid number of operands!");
442 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
443 }
444
445 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
446 assert(N == 1 && "Invalid number of operands!");
447 Inst.addOperand(MCOperand::CreateReg(VRegs[getReg()]));
448 }
449
450 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
451 assert(N == 1 && "Invalid number of operands!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000452 Inst.addOperand(MCOperand::CreateReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000453 }
454
455 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
456 assert(N == 1 && "Invalid number of operands!");
457 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCCReg()]));
458 }
459
460 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
461 assert(N == 1 && "Invalid number of operands!");
462 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCRBitMask()]));
463 }
464
465 void addImmOperands(MCInst &Inst, unsigned N) const {
466 assert(N == 1 && "Invalid number of operands!");
467 if (Kind == Immediate)
468 Inst.addOperand(MCOperand::CreateImm(getImm()));
469 else
470 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
471 }
472
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000473 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
474 assert(N == 1 && "Invalid number of operands!");
475 if (Kind == Immediate)
476 Inst.addOperand(MCOperand::CreateImm(getImm() / 4));
477 else
478 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
479 }
480
Ulrich Weigand5b427592013-07-05 12:22:36 +0000481 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
482 assert(N == 1 && "Invalid number of operands!");
483 Inst.addOperand(MCOperand::CreateExpr(getTLSReg()));
484 }
485
Ulrich Weigand640192d2013-05-03 19:49:39 +0000486 StringRef getToken() const {
487 assert(Kind == Token && "Invalid access!");
488 return StringRef(Tok.Data, Tok.Length);
489 }
490
491 virtual void print(raw_ostream &OS) const;
492
493 static PPCOperand *CreateToken(StringRef Str, SMLoc S, bool IsPPC64) {
494 PPCOperand *Op = new PPCOperand(Token);
495 Op->Tok.Data = Str.data();
496 Op->Tok.Length = Str.size();
497 Op->StartLoc = S;
498 Op->EndLoc = S;
499 Op->IsPPC64 = IsPPC64;
500 return Op;
501 }
502
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000503 static PPCOperand *CreateTokenWithStringCopy(StringRef Str, SMLoc S,
504 bool IsPPC64) {
505 // Allocate extra memory for the string and copy it.
506 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
507 PPCOperand *Op = new (Mem) PPCOperand(Token);
508 Op->Tok.Data = (const char *)(Op + 1);
509 Op->Tok.Length = Str.size();
510 std::memcpy((char *)(Op + 1), Str.data(), Str.size());
511 Op->StartLoc = S;
512 Op->EndLoc = S;
513 Op->IsPPC64 = IsPPC64;
514 return Op;
515 }
516
Ulrich Weigand640192d2013-05-03 19:49:39 +0000517 static PPCOperand *CreateImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
518 PPCOperand *Op = new PPCOperand(Immediate);
519 Op->Imm.Val = Val;
520 Op->StartLoc = S;
521 Op->EndLoc = E;
522 Op->IsPPC64 = IsPPC64;
523 return Op;
524 }
525
526 static PPCOperand *CreateExpr(const MCExpr *Val,
527 SMLoc S, SMLoc E, bool IsPPC64) {
528 PPCOperand *Op = new PPCOperand(Expression);
529 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000530 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000531 Op->StartLoc = S;
532 Op->EndLoc = E;
533 Op->IsPPC64 = IsPPC64;
534 return Op;
535 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000536
537 static PPCOperand *CreateTLSReg(const MCSymbolRefExpr *Sym,
538 SMLoc S, SMLoc E, bool IsPPC64) {
539 PPCOperand *Op = new PPCOperand(TLSRegister);
540 Op->TLSReg.Sym = Sym;
541 Op->StartLoc = S;
542 Op->EndLoc = E;
543 Op->IsPPC64 = IsPPC64;
544 return Op;
545 }
546
547 static PPCOperand *CreateFromMCExpr(const MCExpr *Val,
548 SMLoc S, SMLoc E, bool IsPPC64) {
549 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
550 return CreateImm(CE->getValue(), S, E, IsPPC64);
551
552 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
553 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
554 return CreateTLSReg(SRE, S, E, IsPPC64);
555
556 return CreateExpr(Val, S, E, IsPPC64);
557 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000558};
559
560} // end anonymous namespace.
561
562void PPCOperand::print(raw_ostream &OS) const {
563 switch (Kind) {
564 case Token:
565 OS << "'" << getToken() << "'";
566 break;
567 case Immediate:
568 OS << getImm();
569 break;
570 case Expression:
571 getExpr()->print(OS);
572 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000573 case TLSRegister:
574 getTLSReg()->print(OS);
575 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000576 }
577}
578
579
Ulrich Weigandd8394902013-05-03 19:50:27 +0000580void PPCAsmParser::
581ProcessInstruction(MCInst &Inst,
582 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000583 int Opcode = Inst.getOpcode();
584 switch (Opcode) {
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000585 case PPC::LAx: {
586 MCInst TmpInst;
587 TmpInst.setOpcode(PPC::LA);
588 TmpInst.addOperand(Inst.getOperand(0));
589 TmpInst.addOperand(Inst.getOperand(2));
590 TmpInst.addOperand(Inst.getOperand(1));
591 Inst = TmpInst;
592 break;
593 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000594 case PPC::SUBI: {
595 MCInst TmpInst;
596 int64_t N = Inst.getOperand(2).getImm();
597 TmpInst.setOpcode(PPC::ADDI);
598 TmpInst.addOperand(Inst.getOperand(0));
599 TmpInst.addOperand(Inst.getOperand(1));
600 TmpInst.addOperand(MCOperand::CreateImm(-N));
601 Inst = TmpInst;
602 break;
603 }
604 case PPC::SUBIS: {
605 MCInst TmpInst;
606 int64_t N = Inst.getOperand(2).getImm();
607 TmpInst.setOpcode(PPC::ADDIS);
608 TmpInst.addOperand(Inst.getOperand(0));
609 TmpInst.addOperand(Inst.getOperand(1));
610 TmpInst.addOperand(MCOperand::CreateImm(-N));
611 Inst = TmpInst;
612 break;
613 }
614 case PPC::SUBIC: {
615 MCInst TmpInst;
616 int64_t N = Inst.getOperand(2).getImm();
617 TmpInst.setOpcode(PPC::ADDIC);
618 TmpInst.addOperand(Inst.getOperand(0));
619 TmpInst.addOperand(Inst.getOperand(1));
620 TmpInst.addOperand(MCOperand::CreateImm(-N));
621 Inst = TmpInst;
622 break;
623 }
624 case PPC::SUBICo: {
625 MCInst TmpInst;
626 int64_t N = Inst.getOperand(2).getImm();
627 TmpInst.setOpcode(PPC::ADDICo);
628 TmpInst.addOperand(Inst.getOperand(0));
629 TmpInst.addOperand(Inst.getOperand(1));
630 TmpInst.addOperand(MCOperand::CreateImm(-N));
631 Inst = TmpInst;
632 break;
633 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000634 case PPC::EXTLWI:
635 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000636 MCInst TmpInst;
637 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000638 int64_t B = Inst.getOperand(3).getImm();
639 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
640 TmpInst.addOperand(Inst.getOperand(0));
641 TmpInst.addOperand(Inst.getOperand(1));
642 TmpInst.addOperand(MCOperand::CreateImm(B));
643 TmpInst.addOperand(MCOperand::CreateImm(0));
644 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
645 Inst = TmpInst;
646 break;
647 }
648 case PPC::EXTRWI:
649 case PPC::EXTRWIo: {
650 MCInst TmpInst;
651 int64_t N = Inst.getOperand(2).getImm();
652 int64_t B = Inst.getOperand(3).getImm();
653 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
654 TmpInst.addOperand(Inst.getOperand(0));
655 TmpInst.addOperand(Inst.getOperand(1));
656 TmpInst.addOperand(MCOperand::CreateImm(B + N));
657 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
658 TmpInst.addOperand(MCOperand::CreateImm(31));
659 Inst = TmpInst;
660 break;
661 }
662 case PPC::INSLWI:
663 case PPC::INSLWIo: {
664 MCInst TmpInst;
665 int64_t N = Inst.getOperand(2).getImm();
666 int64_t B = Inst.getOperand(3).getImm();
667 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
668 TmpInst.addOperand(Inst.getOperand(0));
669 TmpInst.addOperand(Inst.getOperand(0));
670 TmpInst.addOperand(Inst.getOperand(1));
671 TmpInst.addOperand(MCOperand::CreateImm(32 - B));
672 TmpInst.addOperand(MCOperand::CreateImm(B));
673 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
674 Inst = TmpInst;
675 break;
676 }
677 case PPC::INSRWI:
678 case PPC::INSRWIo: {
679 MCInst TmpInst;
680 int64_t N = Inst.getOperand(2).getImm();
681 int64_t B = Inst.getOperand(3).getImm();
682 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
683 TmpInst.addOperand(Inst.getOperand(0));
684 TmpInst.addOperand(Inst.getOperand(0));
685 TmpInst.addOperand(Inst.getOperand(1));
686 TmpInst.addOperand(MCOperand::CreateImm(32 - (B + N)));
687 TmpInst.addOperand(MCOperand::CreateImm(B));
688 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
689 Inst = TmpInst;
690 break;
691 }
692 case PPC::ROTRWI:
693 case PPC::ROTRWIo: {
694 MCInst TmpInst;
695 int64_t N = Inst.getOperand(2).getImm();
696 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
697 TmpInst.addOperand(Inst.getOperand(0));
698 TmpInst.addOperand(Inst.getOperand(1));
699 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
700 TmpInst.addOperand(MCOperand::CreateImm(0));
701 TmpInst.addOperand(MCOperand::CreateImm(31));
702 Inst = TmpInst;
703 break;
704 }
705 case PPC::SLWI:
706 case PPC::SLWIo: {
707 MCInst TmpInst;
708 int64_t N = Inst.getOperand(2).getImm();
709 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000710 TmpInst.addOperand(Inst.getOperand(0));
711 TmpInst.addOperand(Inst.getOperand(1));
712 TmpInst.addOperand(MCOperand::CreateImm(N));
713 TmpInst.addOperand(MCOperand::CreateImm(0));
714 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
715 Inst = TmpInst;
716 break;
717 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000718 case PPC::SRWI:
719 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000720 MCInst TmpInst;
721 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000722 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000723 TmpInst.addOperand(Inst.getOperand(0));
724 TmpInst.addOperand(Inst.getOperand(1));
725 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
726 TmpInst.addOperand(MCOperand::CreateImm(N));
727 TmpInst.addOperand(MCOperand::CreateImm(31));
728 Inst = TmpInst;
729 break;
730 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000731 case PPC::CLRRWI:
732 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000733 MCInst TmpInst;
734 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000735 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
736 TmpInst.addOperand(Inst.getOperand(0));
737 TmpInst.addOperand(Inst.getOperand(1));
738 TmpInst.addOperand(MCOperand::CreateImm(0));
739 TmpInst.addOperand(MCOperand::CreateImm(0));
740 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
741 Inst = TmpInst;
742 break;
743 }
744 case PPC::CLRLSLWI:
745 case PPC::CLRLSLWIo: {
746 MCInst TmpInst;
747 int64_t B = Inst.getOperand(2).getImm();
748 int64_t N = Inst.getOperand(3).getImm();
749 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
750 TmpInst.addOperand(Inst.getOperand(0));
751 TmpInst.addOperand(Inst.getOperand(1));
752 TmpInst.addOperand(MCOperand::CreateImm(N));
753 TmpInst.addOperand(MCOperand::CreateImm(B - N));
754 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
755 Inst = TmpInst;
756 break;
757 }
758 case PPC::EXTLDI:
759 case PPC::EXTLDIo: {
760 MCInst TmpInst;
761 int64_t N = Inst.getOperand(2).getImm();
762 int64_t B = Inst.getOperand(3).getImm();
763 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
764 TmpInst.addOperand(Inst.getOperand(0));
765 TmpInst.addOperand(Inst.getOperand(1));
766 TmpInst.addOperand(MCOperand::CreateImm(B));
767 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
768 Inst = TmpInst;
769 break;
770 }
771 case PPC::EXTRDI:
772 case PPC::EXTRDIo: {
773 MCInst TmpInst;
774 int64_t N = Inst.getOperand(2).getImm();
775 int64_t B = Inst.getOperand(3).getImm();
776 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
777 TmpInst.addOperand(Inst.getOperand(0));
778 TmpInst.addOperand(Inst.getOperand(1));
779 TmpInst.addOperand(MCOperand::CreateImm(B + N));
780 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
781 Inst = TmpInst;
782 break;
783 }
784 case PPC::INSRDI:
785 case PPC::INSRDIo: {
786 MCInst TmpInst;
787 int64_t N = Inst.getOperand(2).getImm();
788 int64_t B = Inst.getOperand(3).getImm();
789 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
790 TmpInst.addOperand(Inst.getOperand(0));
791 TmpInst.addOperand(Inst.getOperand(0));
792 TmpInst.addOperand(Inst.getOperand(1));
793 TmpInst.addOperand(MCOperand::CreateImm(64 - (B + N)));
794 TmpInst.addOperand(MCOperand::CreateImm(B));
795 Inst = TmpInst;
796 break;
797 }
798 case PPC::ROTRDI:
799 case PPC::ROTRDIo: {
800 MCInst TmpInst;
801 int64_t N = Inst.getOperand(2).getImm();
802 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
803 TmpInst.addOperand(Inst.getOperand(0));
804 TmpInst.addOperand(Inst.getOperand(1));
805 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
806 TmpInst.addOperand(MCOperand::CreateImm(0));
807 Inst = TmpInst;
808 break;
809 }
810 case PPC::SLDI:
811 case PPC::SLDIo: {
812 MCInst TmpInst;
813 int64_t N = Inst.getOperand(2).getImm();
814 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000815 TmpInst.addOperand(Inst.getOperand(0));
816 TmpInst.addOperand(Inst.getOperand(1));
817 TmpInst.addOperand(MCOperand::CreateImm(N));
818 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
819 Inst = TmpInst;
820 break;
821 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000822 case PPC::SRDI:
823 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000824 MCInst TmpInst;
825 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000826 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000827 TmpInst.addOperand(Inst.getOperand(0));
828 TmpInst.addOperand(Inst.getOperand(1));
829 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
830 TmpInst.addOperand(MCOperand::CreateImm(N));
831 Inst = TmpInst;
832 break;
833 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000834 case PPC::CLRRDI:
835 case PPC::CLRRDIo: {
836 MCInst TmpInst;
837 int64_t N = Inst.getOperand(2).getImm();
838 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
839 TmpInst.addOperand(Inst.getOperand(0));
840 TmpInst.addOperand(Inst.getOperand(1));
841 TmpInst.addOperand(MCOperand::CreateImm(0));
842 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
843 Inst = TmpInst;
844 break;
845 }
846 case PPC::CLRLSLDI:
847 case PPC::CLRLSLDIo: {
848 MCInst TmpInst;
849 int64_t B = Inst.getOperand(2).getImm();
850 int64_t N = Inst.getOperand(3).getImm();
851 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
852 TmpInst.addOperand(Inst.getOperand(0));
853 TmpInst.addOperand(Inst.getOperand(1));
854 TmpInst.addOperand(MCOperand::CreateImm(N));
855 TmpInst.addOperand(MCOperand::CreateImm(B - N));
856 Inst = TmpInst;
857 break;
858 }
Ulrich Weigandd8394902013-05-03 19:50:27 +0000859 }
860}
861
Ulrich Weigand640192d2013-05-03 19:49:39 +0000862bool PPCAsmParser::
863MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
864 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
865 MCStreamer &Out, unsigned &ErrorInfo,
866 bool MatchingInlineAsm) {
867 MCInst Inst;
868
869 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
870 default: break;
871 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +0000872 // Post-process instructions (typically extended mnemonics)
873 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000874 Inst.setLoc(IDLoc);
875 Out.EmitInstruction(Inst);
876 return false;
877 case Match_MissingFeature:
878 return Error(IDLoc, "instruction use requires an option to be enabled");
879 case Match_MnemonicFail:
880 return Error(IDLoc, "unrecognized instruction mnemonic");
881 case Match_InvalidOperand: {
882 SMLoc ErrorLoc = IDLoc;
883 if (ErrorInfo != ~0U) {
884 if (ErrorInfo >= Operands.size())
885 return Error(IDLoc, "too few operands for instruction");
886
887 ErrorLoc = ((PPCOperand*)Operands[ErrorInfo])->getStartLoc();
888 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
889 }
890
891 return Error(ErrorLoc, "invalid operand for instruction");
892 }
893 }
894
895 llvm_unreachable("Implement any new match types added!");
896}
897
898bool PPCAsmParser::
899MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
900 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +0000901 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000902
Ulrich Weigand509c2402013-05-06 11:16:57 +0000903 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000904 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
905 IntVal = 8;
906 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000907 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000908 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
909 IntVal = 9;
910 return false;
Hal Finkel52727c62013-07-02 03:39:34 +0000911 } else if (Name.equals_lower("vrsave")) {
912 RegNo = PPC::VRSAVE;
913 IntVal = 256;
914 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000915 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000916 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
917 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
918 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000919 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000920 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
921 RegNo = FRegs[IntVal];
922 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000923 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000924 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
925 RegNo = VRegs[IntVal];
926 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000927 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000928 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
929 RegNo = CRRegs[IntVal];
930 return false;
931 }
932 }
933
934 return true;
935}
936
937bool PPCAsmParser::
938ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
939 const AsmToken &Tok = Parser.getTok();
940 StartLoc = Tok.getLoc();
941 EndLoc = Tok.getEndLoc();
942 RegNo = 0;
943 int64_t IntVal;
944
945 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
946 Parser.Lex(); // Eat identifier token.
947 return false;
948 }
949
950 return Error(StartLoc, "invalid register name");
951}
952
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +0000953/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +0000954/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +0000955/// symbol variants. If all symbols with modifier use the same
956/// variant, return the corresponding PPCMCExpr::VariantKind,
957/// and a modified expression using the default symbol variant.
958/// Otherwise, return NULL.
959const MCExpr *PPCAsmParser::
960ExtractModifierFromExpr(const MCExpr *E,
961 PPCMCExpr::VariantKind &Variant) {
962 MCContext &Context = getParser().getContext();
963 Variant = PPCMCExpr::VK_PPC_None;
964
965 switch (E->getKind()) {
966 case MCExpr::Target:
967 case MCExpr::Constant:
968 return 0;
969
970 case MCExpr::SymbolRef: {
971 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
972
973 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +0000974 case MCSymbolRefExpr::VK_PPC_LO:
975 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000976 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +0000977 case MCSymbolRefExpr::VK_PPC_HI:
978 Variant = PPCMCExpr::VK_PPC_HI;
979 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +0000980 case MCSymbolRefExpr::VK_PPC_HA:
981 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000982 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +0000983 case MCSymbolRefExpr::VK_PPC_HIGHER:
984 Variant = PPCMCExpr::VK_PPC_HIGHER;
985 break;
986 case MCSymbolRefExpr::VK_PPC_HIGHERA:
987 Variant = PPCMCExpr::VK_PPC_HIGHERA;
988 break;
989 case MCSymbolRefExpr::VK_PPC_HIGHEST:
990 Variant = PPCMCExpr::VK_PPC_HIGHEST;
991 break;
992 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
993 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
994 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000995 default:
996 return 0;
997 }
998
999 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
1000 }
1001
1002 case MCExpr::Unary: {
1003 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1004 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1005 if (!Sub)
1006 return 0;
1007 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1008 }
1009
1010 case MCExpr::Binary: {
1011 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1012 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1013 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1014 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1015
1016 if (!LHS && !RHS)
1017 return 0;
1018
1019 if (!LHS) LHS = BE->getLHS();
1020 if (!RHS) RHS = BE->getRHS();
1021
1022 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1023 Variant = RHSVariant;
1024 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1025 Variant = LHSVariant;
1026 else if (LHSVariant == RHSVariant)
1027 Variant = LHSVariant;
1028 else
1029 return 0;
1030
1031 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1032 }
1033 }
1034
1035 llvm_unreachable("Invalid expression kind!");
1036}
1037
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001038/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1039/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1040/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1041/// FIXME: This is a hack.
1042const MCExpr *PPCAsmParser::
1043FixupVariantKind(const MCExpr *E) {
1044 MCContext &Context = getParser().getContext();
1045
1046 switch (E->getKind()) {
1047 case MCExpr::Target:
1048 case MCExpr::Constant:
1049 return E;
1050
1051 case MCExpr::SymbolRef: {
1052 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1053 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1054
1055 switch (SRE->getKind()) {
1056 case MCSymbolRefExpr::VK_TLSGD:
1057 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1058 break;
1059 case MCSymbolRefExpr::VK_TLSLD:
1060 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1061 break;
1062 default:
1063 return E;
1064 }
1065 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1066 }
1067
1068 case MCExpr::Unary: {
1069 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1070 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1071 if (Sub == UE->getSubExpr())
1072 return E;
1073 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1074 }
1075
1076 case MCExpr::Binary: {
1077 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1078 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1079 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1080 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1081 return E;
1082 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1083 }
1084 }
1085
1086 llvm_unreachable("Invalid expression kind!");
1087}
1088
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001089/// ParseExpression. This differs from the default "parseExpression" in that
1090/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001091bool PPCAsmParser::
1092ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001093
1094 if (isDarwin())
1095 return ParseDarwinExpression(EVal);
1096
1097 // (ELF Platforms)
1098 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001099 if (getParser().parseExpression(EVal))
1100 return true;
1101
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001102 EVal = FixupVariantKind(EVal);
1103
Ulrich Weigand96e65782013-06-20 16:23:52 +00001104 PPCMCExpr::VariantKind Variant;
1105 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1106 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001107 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001108
1109 return false;
1110}
1111
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001112/// ParseDarwinExpression. (MachO Platforms)
1113/// This differs from the default "parseExpression" in that it handles detection
1114/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1115/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1116/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1117/// for this to be done at a higher level.
1118bool PPCAsmParser::
1119ParseDarwinExpression(const MCExpr *&EVal) {
1120 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1121 switch (getLexer().getKind()) {
1122 default:
1123 break;
1124 case AsmToken::Identifier:
1125 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1126 // something starting with any other char should be part of the
1127 // asm syntax. If handwritten asm includes an identifier like lo16,
1128 // then all bets are off - but no-one would do that, right?
1129 StringRef poss = Parser.getTok().getString();
1130 if (poss.equals_lower("lo16")) {
1131 Variant = PPCMCExpr::VK_PPC_LO;
1132 } else if (poss.equals_lower("hi16")) {
1133 Variant = PPCMCExpr::VK_PPC_HI;
1134 } else if (poss.equals_lower("ha16")) {
1135 Variant = PPCMCExpr::VK_PPC_HA;
1136 }
1137 if (Variant != PPCMCExpr::VK_PPC_None) {
1138 Parser.Lex(); // Eat the xx16
1139 if (getLexer().isNot(AsmToken::LParen))
1140 return Error(Parser.getTok().getLoc(), "expected '('");
1141 Parser.Lex(); // Eat the '('
1142 }
1143 break;
1144 }
1145
1146 if (getParser().parseExpression(EVal))
1147 return true;
1148
1149 if (Variant != PPCMCExpr::VK_PPC_None) {
1150 if (getLexer().isNot(AsmToken::RParen))
1151 return Error(Parser.getTok().getLoc(), "expected ')'");
1152 Parser.Lex(); // Eat the ')'
1153 EVal = PPCMCExpr::Create(Variant, EVal, false, getParser().getContext());
1154 }
1155 return false;
1156}
1157
1158/// ParseOperand
1159/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1160/// rNN for MachO.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001161bool PPCAsmParser::
1162ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1163 SMLoc S = Parser.getTok().getLoc();
1164 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1165 const MCExpr *EVal;
1166 PPCOperand *Op;
1167
1168 // Attempt to parse the next token as an immediate
1169 switch (getLexer().getKind()) {
1170 // Special handling for register names. These are interpreted
1171 // as immediates corresponding to the register number.
1172 case AsmToken::Percent:
1173 Parser.Lex(); // Eat the '%'.
1174 unsigned RegNo;
1175 int64_t IntVal;
1176 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1177 Parser.Lex(); // Eat the identifier token.
1178 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1179 Operands.push_back(Op);
1180 return false;
1181 }
1182 return Error(S, "invalid register name");
1183
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001184 case AsmToken::Identifier:
1185 // Note that non-register-name identifiers from the compiler will begin
1186 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1187 // identifiers like r31foo - so we fall through in the event that parsing
1188 // a register name fails.
1189 if (isDarwin()) {
1190 unsigned RegNo;
1191 int64_t IntVal;
1192 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1193 Parser.Lex(); // Eat the identifier token.
1194 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1195 Operands.push_back(Op);
1196 return false;
1197 }
1198 }
1199 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001200 // All other expressions
1201 case AsmToken::LParen:
1202 case AsmToken::Plus:
1203 case AsmToken::Minus:
1204 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001205 case AsmToken::Dot:
1206 case AsmToken::Dollar:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001207 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001208 break;
1209 /* fall through */
1210 default:
1211 return Error(S, "unknown operand");
1212 }
1213
Ulrich Weigand640192d2013-05-03 19:49:39 +00001214 // Push the parsed operand into the list of operands
Ulrich Weigand5b427592013-07-05 12:22:36 +00001215 Op = PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001216 Operands.push_back(Op);
1217
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001218 // Check whether this is a TLS call expression
1219 bool TLSCall = false;
1220 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1221 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1222
1223 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1224 const MCExpr *TLSSym;
1225
1226 Parser.Lex(); // Eat the '('.
1227 S = Parser.getTok().getLoc();
1228 if (ParseExpression(TLSSym))
1229 return Error(S, "invalid TLS call expression");
1230 if (getLexer().isNot(AsmToken::RParen))
1231 return Error(Parser.getTok().getLoc(), "missing ')'");
1232 E = Parser.getTok().getLoc();
1233 Parser.Lex(); // Eat the ')'.
1234
Ulrich Weigand5b427592013-07-05 12:22:36 +00001235 Op = PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64());
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001236 Operands.push_back(Op);
1237 }
1238
1239 // Otherwise, check for D-form memory operands
1240 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001241 Parser.Lex(); // Eat the '('.
1242 S = Parser.getTok().getLoc();
1243
1244 int64_t IntVal;
1245 switch (getLexer().getKind()) {
1246 case AsmToken::Percent:
1247 Parser.Lex(); // Eat the '%'.
1248 unsigned RegNo;
1249 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1250 return Error(S, "invalid register name");
1251 Parser.Lex(); // Eat the identifier token.
1252 break;
1253
1254 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001255 if (!isDarwin()) {
1256 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001257 IntVal < 0 || IntVal > 31)
1258 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001259 } else {
1260 return Error(S, "unexpected integer value");
1261 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001262 break;
1263
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001264 case AsmToken::Identifier:
1265 if (isDarwin()) {
1266 unsigned RegNo;
1267 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1268 Parser.Lex(); // Eat the identifier token.
1269 break;
1270 }
1271 }
1272 // Fall-through..
1273
Ulrich Weigand640192d2013-05-03 19:49:39 +00001274 default:
1275 return Error(S, "invalid memory operand");
1276 }
1277
1278 if (getLexer().isNot(AsmToken::RParen))
1279 return Error(Parser.getTok().getLoc(), "missing ')'");
1280 E = Parser.getTok().getLoc();
1281 Parser.Lex(); // Eat the ')'.
1282
1283 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1284 Operands.push_back(Op);
1285 }
1286
1287 return false;
1288}
1289
1290/// Parse an instruction mnemonic followed by its operands.
1291bool PPCAsmParser::
1292ParseInstruction(ParseInstructionInfo &Info, StringRef Name, SMLoc NameLoc,
1293 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1294 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001295 // If the next character is a '+' or '-', we need to add it to the
1296 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001297 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001298 if (getLexer().is(AsmToken::Plus)) {
1299 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001300 NewOpcode = Name;
1301 NewOpcode += '+';
1302 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001303 }
1304 if (getLexer().is(AsmToken::Minus)) {
1305 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001306 NewOpcode = Name;
1307 NewOpcode += '-';
1308 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001309 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001310 // If the instruction ends in a '.', we need to create a separate
1311 // token for it, to match what TableGen is doing.
1312 size_t Dot = Name.find('.');
1313 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001314 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1315 Operands.push_back(
1316 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1317 else
1318 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001319 if (Dot != StringRef::npos) {
1320 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1321 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001322 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1323 Operands.push_back(
1324 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1325 else
1326 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001327 }
1328
1329 // If there are no more operands then finish
1330 if (getLexer().is(AsmToken::EndOfStatement))
1331 return false;
1332
1333 // Parse the first operand
1334 if (ParseOperand(Operands))
1335 return true;
1336
1337 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1338 getLexer().is(AsmToken::Comma)) {
1339 // Consume the comma token
1340 getLexer().Lex();
1341
1342 // Parse the next operand
1343 if (ParseOperand(Operands))
1344 return true;
1345 }
1346
1347 return false;
1348}
1349
1350/// ParseDirective parses the PPC specific directives
1351bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1352 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001353 if (!isDarwin()) {
1354 if (IDVal == ".word")
1355 return ParseDirectiveWord(2, DirectiveID.getLoc());
1356 if (IDVal == ".llong")
1357 return ParseDirectiveWord(8, DirectiveID.getLoc());
1358 if (IDVal == ".tc")
1359 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1360 if (IDVal == ".machine")
1361 return ParseDirectiveMachine(DirectiveID.getLoc());
1362 } else {
1363 if (IDVal == ".machine")
1364 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1365 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001366 return true;
1367}
1368
1369/// ParseDirectiveWord
1370/// ::= .word [ expression (, expression)* ]
1371bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1372 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1373 for (;;) {
1374 const MCExpr *Value;
1375 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001376 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001377
1378 getParser().getStreamer().EmitValue(Value, Size);
1379
1380 if (getLexer().is(AsmToken::EndOfStatement))
1381 break;
1382
1383 if (getLexer().isNot(AsmToken::Comma))
1384 return Error(L, "unexpected token in directive");
1385 Parser.Lex();
1386 }
1387 }
1388
1389 Parser.Lex();
1390 return false;
1391}
1392
1393/// ParseDirectiveTC
1394/// ::= .tc [ symbol (, expression)* ]
1395bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
1396 // Skip TC symbol, which is only used with XCOFF.
1397 while (getLexer().isNot(AsmToken::EndOfStatement)
1398 && getLexer().isNot(AsmToken::Comma))
1399 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001400 if (getLexer().isNot(AsmToken::Comma)) {
1401 Error(L, "unexpected token in directive");
1402 return false;
1403 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001404 Parser.Lex();
1405
1406 // Align to word size.
1407 getParser().getStreamer().EmitValueToAlignment(Size);
1408
1409 // Emit expressions.
1410 return ParseDirectiveWord(Size, L);
1411}
1412
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001413/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001414/// ::= .machine [ cpu | "push" | "pop" ]
1415bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
1416 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001417 getLexer().isNot(AsmToken::String)) {
1418 Error(L, "unexpected token in directive");
1419 return false;
1420 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001421
1422 StringRef CPU = Parser.getTok().getIdentifier();
1423 Parser.Lex();
1424
1425 // FIXME: Right now, the parser always allows any available
1426 // instruction, so the .machine directive is not useful.
1427 // Implement ".machine any" (by doing nothing) for the benefit
1428 // of existing assembler code. Likewise, we can then implement
1429 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001430 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1431 Error(L, "unrecognized machine type");
1432 return false;
1433 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001434
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001435 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1436 Error(L, "unexpected token in directive");
1437 return false;
1438 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001439
1440 return false;
1441}
1442
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001443/// ParseDarwinDirectiveMachine (Mach-o platforms)
1444/// ::= .machine cpu-identifier
1445bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
1446 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001447 getLexer().isNot(AsmToken::String)) {
1448 Error(L, "unexpected token in directive");
1449 return false;
1450 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001451
1452 StringRef CPU = Parser.getTok().getIdentifier();
1453 Parser.Lex();
1454
1455 // FIXME: this is only the 'default' set of cpu variants.
1456 // However we don't act on this information at present, this is simply
1457 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001458 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1459 Error(L, "unrecognized cpu type");
1460 return false;
1461 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001462
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001463 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1464 Error(L, "wrong cpu type specified for 64bit");
1465 return false;
1466 }
1467 if (!isPPC64() && CPU == "ppc64") {
1468 Error(L, "wrong cpu type specified for 32bit");
1469 return false;
1470 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001471
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001472 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1473 Error(L, "unexpected token in directive");
1474 return false;
1475 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001476
1477 return false;
1478}
1479
Ulrich Weigand640192d2013-05-03 19:49:39 +00001480/// Force static initialization.
1481extern "C" void LLVMInitializePowerPCAsmParser() {
1482 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1483 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001484 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001485}
1486
1487#define GET_REGISTER_MATCHER
1488#define GET_MATCHER_IMPLEMENTATION
1489#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001490
1491// Define this matcher function after the auto-generated include so we
1492// have the match class enum definitions.
1493unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
1494 unsigned Kind) {
1495 // If the kind is a token for a literal immediate, check if our asm
1496 // operand matches. This is for InstAliases which have a fixed-value
1497 // immediate in the syntax.
1498 int64_t ImmVal;
1499 switch (Kind) {
1500 case MCK_0: ImmVal = 0; break;
1501 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001502 case MCK_2: ImmVal = 2; break;
1503 case MCK_3: ImmVal = 3; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001504 default: return Match_InvalidOperand;
1505 }
1506
1507 PPCOperand *Op = static_cast<PPCOperand*>(AsmOp);
1508 if (Op->isImm() && Op->getImm() == ImmVal)
1509 return Match_Success;
1510
1511 return Match_InvalidOperand;
1512}
1513
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001514const MCExpr *
1515PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1516 MCSymbolRefExpr::VariantKind Variant,
1517 MCContext &Ctx) {
1518 switch (Variant) {
1519 case MCSymbolRefExpr::VK_PPC_LO:
1520 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1521 case MCSymbolRefExpr::VK_PPC_HI:
1522 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1523 case MCSymbolRefExpr::VK_PPC_HA:
1524 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1525 case MCSymbolRefExpr::VK_PPC_HIGHER:
1526 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1527 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1528 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1529 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1530 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1531 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1532 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1533 default:
1534 return 0;
1535 }
1536}