blob: 1e8347dfe45a47b03bb18e9930c29da28ce804e1 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/X86ATTInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86COFFMachineModuleInfo.h"
18#include "llvm/ADT/SmallString.h"
Chris Lattner05f40392009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000020#include "llvm/IR/Type.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000021#include "llvm/MC/MCAsmInfo.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000022#include "llvm/MC/MCContext.h"
23#include "llvm/MC/MCExpr.h"
24#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000025#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000026#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000028#include "llvm/Support/FormattedStream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/Target/Mangler.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000030using namespace llvm;
31
Craig Topper2a3f7752012-10-16 06:01:50 +000032namespace {
33
34/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
35class X86MCInstLower {
36 MCContext &Ctx;
37 Mangler *Mang;
38 const MachineFunction &MF;
39 const TargetMachine &TM;
40 const MCAsmInfo &MAI;
41 X86AsmPrinter &AsmPrinter;
42public:
43 X86MCInstLower(Mangler *mang, const MachineFunction &MF,
44 X86AsmPrinter &asmprinter);
45
46 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
47
48 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
49 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
50
51private:
52 MachineModuleInfoMachO &getMachOMMI() const;
53};
54
55} // end anonymous namespace
56
Chris Lattner41ff5d42010-07-20 22:45:33 +000057X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +000058 X86AsmPrinter &asmprinter)
Chris Lattner41ff5d42010-07-20 22:45:33 +000059: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
60 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +000061
Chris Lattner05f40392009-09-16 06:25:03 +000062MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +000063 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +000064}
65
Chris Lattner31722082009-09-12 20:34:57 +000066
Chris Lattnerd9d71862010-02-08 23:03:41 +000067/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
68/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +000069MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +000070GetSymbolFromOperand(const MachineOperand &MO) const {
Michael Liao6f720612012-10-17 02:22:27 +000071 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +000072
Chris Lattner35ed98a2009-09-11 05:58:44 +000073 SmallString<128> Name;
Chad Rosier24c19d22012-08-01 18:39:17 +000074
Michael Liao6f720612012-10-17 02:22:27 +000075 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +000076 const GlobalValue *GV = MO.getGlobal();
Chris Lattnerd9d71862010-02-08 23:03:41 +000077 bool isImplicitlyPrivate = false;
78 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
79 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
80 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
81 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
82 isImplicitlyPrivate = true;
Chad Rosier24c19d22012-08-01 18:39:17 +000083
Chris Lattnerd9d71862010-02-08 23:03:41 +000084 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Michael Liao6f720612012-10-17 02:22:27 +000085 } else if (MO.isSymbol()) {
86 Name += MAI.getGlobalPrefix();
87 Name += MO.getSymbolName();
88 } else if (MO.isMBB()) {
89 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner17ec6b12009-09-20 06:45:52 +000090 }
Chris Lattnerd9d71862010-02-08 23:03:41 +000091
92 // If the target flags on the operand changes the name of the symbol, do that
93 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +000094 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +000095 default: break;
Chris Lattner35ed98a2009-09-11 05:58:44 +000096 case X86II::MO_DLLIMPORT: {
Chris Lattner954b9cd2009-09-03 05:06:07 +000097 // Handle dllimport linkage.
Chris Lattner35ed98a2009-09-11 05:58:44 +000098 const char *Prefix = "__imp_";
99 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner954b9cd2009-09-03 05:06:07 +0000100 break;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000101 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000102 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000103 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattner35ed98a2009-09-11 05:58:44 +0000104 Name += "$non_lazy_ptr";
Chris Lattner98970432010-03-30 18:10:53 +0000105 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner05f40392009-09-16 06:25:03 +0000106
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000107 MachineModuleInfoImpl::StubValueTy &StubSym =
108 getMachOMMI().getGVStubEntry(Sym);
109 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000110 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000111 StubSym =
112 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000113 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000114 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000115 }
Chris Lattner446d5892009-09-11 06:59:18 +0000116 return Sym;
Chris Lattner446d5892009-09-11 06:59:18 +0000117 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000118 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattner35ed98a2009-09-11 05:58:44 +0000119 Name += "$non_lazy_ptr";
Chris Lattner98970432010-03-30 18:10:53 +0000120 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000121 MachineModuleInfoImpl::StubValueTy &StubSym =
122 getMachOMMI().getHiddenGVStubEntry(Sym);
123 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000124 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000125 StubSym =
126 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000127 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000128 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000129 }
130 return Sym;
131 }
132 case X86II::MO_DARWIN_STUB: {
133 Name += "$stub";
Chris Lattner98970432010-03-30 18:10:53 +0000134 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000135 MachineModuleInfoImpl::StubValueTy &StubSym =
136 getMachOMMI().getFnStubEntry(Sym);
137 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000138 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000139
Chris Lattnerd9d71862010-02-08 23:03:41 +0000140 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000141 StubSym =
142 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000143 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000144 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000145 } else {
Chris Lattner446d5892009-09-11 06:59:18 +0000146 Name.erase(Name.end()-5, Name.end());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000147 StubSym =
148 MachineModuleInfoImpl::
Chris Lattner98970432010-03-30 18:10:53 +0000149 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000150 }
Chris Lattner9a7edd62009-09-11 06:36:33 +0000151 return Sym;
152 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000153 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000154
Chris Lattner31722082009-09-12 20:34:57 +0000155 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner74f4ca72009-09-02 17:35:12 +0000156}
157
Chris Lattner31722082009-09-12 20:34:57 +0000158MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
159 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000160 // FIXME: We would like an efficient form for this, so we don't have to do a
161 // lot of extra uniquing.
Chris Lattner99777dd2010-02-08 22:52:47 +0000162 const MCExpr *Expr = 0;
Daniel Dunbar55992562010-03-15 23:51:06 +0000163 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000164
Chris Lattner6370d562009-09-03 04:56:20 +0000165 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000166 default: llvm_unreachable("Unknown target flag on GV operand");
167 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000168 // These affect the name of the symbol, not any suffix.
169 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000170 case X86II::MO_DLLIMPORT:
171 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000172 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000173
Eric Christopherb0e1a452010-06-03 04:07:48 +0000174 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
175 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner769aedd2010-07-14 23:04:59 +0000176 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
177 // Subtract the pic base.
178 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000179 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000180 Ctx),
181 Ctx);
182 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000183 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000184 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000185 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
186 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000187 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
188 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
189 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000190 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000191 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000192 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000193 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
194 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
195 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
196 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000197 case X86II::MO_PIC_BASE_OFFSET:
198 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
199 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner99777dd2010-02-08 22:52:47 +0000200 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000201 // Subtract the pic base.
Chad Rosier24c19d22012-08-01 18:39:17 +0000202 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000203 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000204 Ctx);
Chris Lattner2366d952010-07-20 22:30:53 +0000205 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Chengd0d8e332010-04-12 23:07:17 +0000206 // If .set directive is supported, use it to reduce the number of
207 // relocations the assembler will generate for differences between
208 // local labels. This is only safe when the symbols are in the same
209 // section so we are restricting it to jumptable references.
210 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000211 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Chengd0d8e332010-04-12 23:07:17 +0000212 Expr = MCSymbolRefExpr::Create(Label, Ctx);
213 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000214 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000215 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000216
Daniel Dunbar55992562010-03-15 23:51:06 +0000217 if (Expr == 0)
218 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000219
Michael Liao6f720612012-10-17 02:22:27 +0000220 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner31722082009-09-12 20:34:57 +0000221 Expr = MCBinaryExpr::CreateAdd(Expr,
222 MCConstantExpr::Create(MO.getOffset(), Ctx),
223 Ctx);
Chris Lattner5daf6192009-09-03 04:44:53 +0000224 return MCOperand::CreateExpr(Expr);
225}
226
Chris Lattner482c5df2009-09-11 04:28:13 +0000227
228
229static void lower_subreg32(MCInst *MI, unsigned OpNo) {
230 // Convert registers in the addr mode according to subreg32.
231 unsigned Reg = MI->getOperand(OpNo).getReg();
232 if (Reg != 0)
233 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
234}
235
236static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
237 // Convert registers in the addr mode according to subreg64.
238 for (unsigned i = 0; i != 4; ++i) {
239 if (!MI->getOperand(OpNo+i).isReg()) continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000240
Chris Lattner482c5df2009-09-11 04:28:13 +0000241 unsigned Reg = MI->getOperand(OpNo+i).getReg();
David Sehr8114a7a2013-02-01 19:28:09 +0000242 // LEAs can use RIP-relative addressing, and RIP has no sub/super register.
243 if (Reg == 0 || Reg == X86::RIP) continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000244
Chris Lattner482c5df2009-09-11 04:28:13 +0000245 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
246 }
247}
248
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000249/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
250static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattner340b5422010-02-05 21:13:48 +0000251 OutMI.setOpcode(NewOpc);
252 lower_subreg32(&OutMI, 0);
253}
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000254/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
255static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattner340b5422010-02-05 21:13:48 +0000256 OutMI.setOpcode(NewOpc);
257 OutMI.addOperand(OutMI.getOperand(0));
258 OutMI.addOperand(OutMI.getOperand(0));
259}
Chris Lattner482c5df2009-09-11 04:28:13 +0000260
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000261/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
262/// a short fixed-register form.
263static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
264 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000265 assert(Inst.getOperand(0).isReg() &&
266 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000267 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
268 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
269 Inst.getNumOperands() == 2) && "Unexpected instruction!");
270
271 // Check whether the destination register can be fixed.
272 unsigned Reg = Inst.getOperand(0).getReg();
273 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
274 return;
275
276 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000277 MCOperand Saved = Inst.getOperand(ImmOp);
278 Inst = MCInst();
279 Inst.setOpcode(Opcode);
280 Inst.addOperand(Saved);
281}
282
283/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000284static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
285 unsigned Opcode) {
286 // Don't make these simplifications in 64-bit mode; other assemblers don't
287 // perform them because they make the code larger.
288 if (Printer.getSubtarget().is64Bit())
289 return;
290
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000291 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
292 unsigned AddrBase = IsStore;
293 unsigned RegOp = IsStore ? 0 : 5;
294 unsigned AddrOp = AddrBase + 3;
295 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
296 Inst.getOperand(AddrBase + 0).isReg() && // base
297 Inst.getOperand(AddrBase + 1).isImm() && // scale
298 Inst.getOperand(AddrBase + 2).isReg() && // index register
299 (Inst.getOperand(AddrOp).isExpr() || // address
300 Inst.getOperand(AddrOp).isImm())&&
301 Inst.getOperand(AddrBase + 4).isReg() && // segment
302 "Unexpected instruction!");
303
304 // Check whether the destination register can be fixed.
305 unsigned Reg = Inst.getOperand(RegOp).getReg();
306 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
307 return;
308
309 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000310 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000311 // to do this here.
312 bool Absolute = true;
313 if (Inst.getOperand(AddrOp).isExpr()) {
314 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
315 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
316 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
317 Absolute = false;
318 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000319
Eric Christopher29b58af2010-06-17 00:51:48 +0000320 if (Absolute &&
321 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
322 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
323 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
324 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000325 return;
326
327 // If so, rewrite the instruction.
328 MCOperand Saved = Inst.getOperand(AddrOp);
329 Inst = MCInst();
330 Inst.setOpcode(Opcode);
331 Inst.addOperand(Saved);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000332}
Chris Lattner31722082009-09-12 20:34:57 +0000333
334void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
335 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000336
Chris Lattner31722082009-09-12 20:34:57 +0000337 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
338 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000339
Chris Lattner31722082009-09-12 20:34:57 +0000340 MCOperand MCOp;
341 switch (MO.getType()) {
342 default:
343 MI->dump();
344 llvm_unreachable("unknown operand type");
345 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000346 // Ignore all implicit register operands.
347 if (MO.isImplicit()) continue;
Chris Lattner31722082009-09-12 20:34:57 +0000348 MCOp = MCOperand::CreateReg(MO.getReg());
349 break;
350 case MachineOperand::MO_Immediate:
351 MCOp = MCOperand::CreateImm(MO.getImm());
352 break;
353 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner31722082009-09-12 20:34:57 +0000354 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000355 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000356 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000357 break;
358 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000359 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000360 break;
361 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000362 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000363 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000364 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000365 MCOp = LowerSymbolOperand(MO,
366 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000367 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000368 case MachineOperand::MO_RegisterMask:
369 // Ignore call clobbers.
370 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000371 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000372
Chris Lattner31722082009-09-12 20:34:57 +0000373 OutMI.addOperand(MCOp);
374 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000375
Chris Lattner31722082009-09-12 20:34:57 +0000376 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000377ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000378 switch (OutMI.getOpcode()) {
379 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
380 lower_lea64_32mem(&OutMI, 1);
Chris Lattnerf4693072010-07-08 23:46:44 +0000381 // FALL THROUGH.
382 case X86::LEA64r:
383 case X86::LEA16r:
384 case X86::LEA32r:
385 // LEA should have a segment register, but it must be empty.
386 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
387 "Unexpected # of LEA operands");
388 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
389 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000390 break;
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000391 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
392 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
393 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
394 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
395 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
396 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
397 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattner90916282010-02-05 21:21:06 +0000398 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
399 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000400
Chris Lattner90916282010-02-05 21:21:06 +0000401 case X86::MOV16r0:
402 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
403 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
404 break;
405 case X86::MOV64r0:
406 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
407 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
408 break;
Daniel Dunbar45ace402010-05-19 04:31:36 +0000409
Craig Toppera66d81d2013-03-14 07:09:57 +0000410 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
411 // if one of the registers is extended, but other isn't.
412 case X86::VMOVAPDrr:
413 case X86::VMOVAPDYrr:
414 case X86::VMOVAPSrr:
415 case X86::VMOVAPSYrr:
416 case X86::VMOVDQArr:
417 case X86::VMOVDQAYrr:
418 case X86::VMOVDQUrr:
419 case X86::VMOVDQUYrr:
420 case X86::VMOVSDrr:
421 case X86::VMOVSSrr:
422 case X86::VMOVUPDrr:
423 case X86::VMOVUPDYrr:
424 case X86::VMOVUPSrr:
425 case X86::VMOVUPSYrr: {
426 if (X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
427 !X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg()))
428 break;
429
430 unsigned NewOpc;
431 switch (OutMI.getOpcode()) {
432 default: llvm_unreachable("Invalid opcode");
433 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
434 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
435 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
436 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
437 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
438 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
439 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
440 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
441 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
442 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
443 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
444 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
445 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
446 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
447 }
448 OutMI.setOpcode(NewOpc);
449 break;
450 }
451
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000452 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
453 // inputs modeled as normal uses instead of implicit uses. As such, truncate
454 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000455 case X86::TAILJMPr64:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000456 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000457 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000458 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000459 MCOperand Saved = OutMI.getOperand(0);
460 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000461 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000462 OutMI.addOperand(Saved);
463 break;
464 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000465
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000466 case X86::EH_RETURN:
467 case X86::EH_RETURN64: {
468 OutMI = MCInst();
469 OutMI.setOpcode(X86::RET);
470 break;
471 }
472
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000473 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000474 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000475 case X86::TAILJMPd:
476 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000477 unsigned Opcode;
478 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000479 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000480 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
481 case X86::TAILJMPd:
482 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
483 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000484
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000485 MCOperand Saved = OutMI.getOperand(0);
486 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000487 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000488 OutMI.addOperand(Saved);
489 break;
490 }
491
Chris Lattner626656a2010-10-08 03:54:52 +0000492 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
493 // this with an ugly goto in case the resultant OR uses EAX and needs the
494 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000495 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
496 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
497 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
498 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
499 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
500 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
501 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
502 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
503 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000504
Chris Lattner28aae172010-03-14 17:04:18 +0000505 // The assembler backend wants to see branches in their small form and relax
506 // them to their large form. The JIT can only handle the large form because
Chris Lattner87dd2d62010-03-14 17:10:52 +0000507 // it does not do relaxation. For now, translate the large form to the
Chris Lattner28aae172010-03-14 17:04:18 +0000508 // small one here.
509 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
510 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
511 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
512 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
513 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
514 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
515 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
516 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
517 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
518 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
519 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
520 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
521 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
522 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
523 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
524 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
525 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000526
Eli Friedman02f2f892011-09-07 18:48:32 +0000527 // Atomic load and store require a separate pseudo-inst because Acquire
528 // implies mayStore and Release implies mayLoad; fix these to regular MOV
529 // instructions here
530 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
531 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
532 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
533 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
534 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
535 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
536 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
537 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
538
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000539 // We don't currently select the correct instruction form for instructions
540 // which have a short %eax, etc. form. Handle this by custom lowering, for
541 // now.
542 //
543 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000544 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000545 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000546 case X86::MOV8mr_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000547 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000548 case X86::MOV8rm_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000549 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
550 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
551 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
552 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
553 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000554
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000555 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
556 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
557 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
558 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
559 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
560 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
561 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
562 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
563 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
564 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
565 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
566 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
567 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
568 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
569 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
570 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
571 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
572 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
573 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
574 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
575 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
576 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
577 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
578 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
579 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
580 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
581 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
582 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
583 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
584 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
585 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
586 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
587 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
588 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
589 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
590 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000591
592 case X86::MORESTACK_RET:
593 OutMI.setOpcode(X86::RET);
594 break;
595
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000596 case X86::MORESTACK_RET_RESTORE_R10:
Rafael Espindola66393c12011-10-26 21:12:27 +0000597 OutMI.setOpcode(X86::MOV64rr);
598 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
599 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
600
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000601 AsmPrinter.OutStreamer.EmitInstruction(MCInstBuilder(X86::RET));
Rafael Espindola66393c12011-10-26 21:12:27 +0000602 break;
603 }
Chris Lattner31722082009-09-12 20:34:57 +0000604}
605
Rafael Espindolac4774792010-11-28 21:16:39 +0000606static void LowerTlsAddr(MCStreamer &OutStreamer,
607 X86MCInstLower &MCInstLowering,
608 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000609
610 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
611 MI.getOpcode() == X86::TLS_base_addr64;
612
613 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
614
Rafael Espindolac4774792010-11-28 21:16:39 +0000615 MCContext &context = OutStreamer.getContext();
616
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000617 if (needsPadding)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000618 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000619
620 MCSymbolRefExpr::VariantKind SRVK;
621 switch (MI.getOpcode()) {
622 case X86::TLS_addr32:
623 case X86::TLS_addr64:
624 SRVK = MCSymbolRefExpr::VK_TLSGD;
625 break;
626 case X86::TLS_base_addr32:
627 SRVK = MCSymbolRefExpr::VK_TLSLDM;
628 break;
629 case X86::TLS_base_addr64:
630 SRVK = MCSymbolRefExpr::VK_TLSLD;
631 break;
632 default:
633 llvm_unreachable("unexpected opcode");
634 }
635
Rafael Espindolac4774792010-11-28 21:16:39 +0000636 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000637 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000638
639 MCInst LEA;
640 if (is64Bits) {
641 LEA.setOpcode(X86::LEA64r);
642 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
643 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
644 LEA.addOperand(MCOperand::CreateImm(1)); // scale
645 LEA.addOperand(MCOperand::CreateReg(0)); // index
646 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
647 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000648 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
649 LEA.setOpcode(X86::LEA32r);
650 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
651 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
652 LEA.addOperand(MCOperand::CreateImm(1)); // scale
653 LEA.addOperand(MCOperand::CreateReg(0)); // index
654 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
655 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000656 } else {
657 LEA.setOpcode(X86::LEA32r);
658 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
659 LEA.addOperand(MCOperand::CreateReg(0)); // base
660 LEA.addOperand(MCOperand::CreateImm(1)); // scale
661 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
662 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
663 LEA.addOperand(MCOperand::CreateReg(0)); // seg
664 }
665 OutStreamer.EmitInstruction(LEA);
666
Hans Wennborg789acfb2012-06-01 16:27:21 +0000667 if (needsPadding) {
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000668 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
669 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
670 OutStreamer.EmitInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000671 }
672
Rafael Espindolac4774792010-11-28 21:16:39 +0000673 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
674 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
675 const MCSymbolRefExpr *tlsRef =
676 MCSymbolRefExpr::Create(tlsGetAddr,
677 MCSymbolRefExpr::VK_PLT,
678 context);
679
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000680 OutStreamer.EmitInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
681 : X86::CALLpcrel32)
682 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000683}
Devang Patel50c94312010-04-28 01:39:28 +0000684
Chris Lattner94a946c2010-01-28 01:02:27 +0000685void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000686 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000687 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +0000688 case TargetOpcode::DBG_VALUE:
689 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
690 std::string TmpStr;
691 raw_string_ostream OS(TmpStr);
692 PrintDebugValueComment(MI, OS);
693 OutStreamer.EmitRawText(StringRef(OS.str()));
694 }
695 return;
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000696
Eric Christopher4abffad2010-08-05 18:34:30 +0000697 // Emit nothing here but a comment if we can.
698 case X86::Int_MemBarrier:
699 if (OutStreamer.hasRawTextSupport())
700 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
701 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +0000702
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000703
704 case X86::EH_RETURN:
705 case X86::EH_RETURN64: {
706 // Lower these as normal, but add some comments.
707 unsigned Reg = MI->getOperand(0).getReg();
708 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
709 X86ATTInstPrinter::getRegisterName(Reg));
710 break;
711 }
Chris Lattner88c18562010-07-09 00:49:41 +0000712 case X86::TAILJMPr:
713 case X86::TAILJMPd:
714 case X86::TAILJMPd64:
715 // Lower these as normal, but add some comments.
716 OutStreamer.AddComment("TAILCALL");
717 break;
Rafael Espindolac4774792010-11-28 21:16:39 +0000718
719 case X86::TLS_addr32:
720 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +0000721 case X86::TLS_base_addr32:
722 case X86::TLS_base_addr64:
Rafael Espindolac4774792010-11-28 21:16:39 +0000723 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
724
Chris Lattner74f4ca72009-09-02 17:35:12 +0000725 case X86::MOVPC32r: {
726 // This is a pseudo op for a two instruction sequence with a label, which
727 // looks like:
728 // call "L1$pb"
729 // "L1$pb":
730 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +0000731
Chris Lattner74f4ca72009-09-02 17:35:12 +0000732 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +0000733 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +0000734 // FIXME: We would like an efficient form for this, so we don't have to do a
735 // lot of extra uniquing.
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000736 OutStreamer.EmitInstruction(MCInstBuilder(X86::CALLpcrel32)
737 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +0000738
Chris Lattner74f4ca72009-09-02 17:35:12 +0000739 // Emit the label.
740 OutStreamer.EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +0000741
Chris Lattner74f4ca72009-09-02 17:35:12 +0000742 // popl $reg
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000743 OutStreamer.EmitInstruction(MCInstBuilder(X86::POP32r)
744 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +0000745 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000746 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000747
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000748 case X86::ADD32ri: {
749 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
750 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
751 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000752
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000753 // Okay, we have something like:
754 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +0000755
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000756 // For this, we want to print something like:
757 // MYGLOBAL + (. - PICBASE)
758 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +0000759 // to it.
Chris Lattneraed00fa2010-03-17 05:41:18 +0000760 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000761 OutStreamer.EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +0000762
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000763 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +0000764 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +0000765
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000766 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
767 const MCExpr *PICBase =
Chris Lattner7077efe2010-11-14 22:48:15 +0000768 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000769 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000770
771 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000772 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000773
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000774 OutStreamer.EmitInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000775 .addReg(MI->getOperand(0).getReg())
776 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000777 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000778 return;
779 }
Chris Lattner74f4ca72009-09-02 17:35:12 +0000780 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000781
Chris Lattner31722082009-09-12 20:34:57 +0000782 MCInst TmpInst;
783 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner183ef682010-02-03 01:13:25 +0000784 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000785}