blob: efebfd49f479acaa07f8e164e62528b9e6f5b064 [file] [log] [blame]
Misha Brukmanffe99682005-02-05 02:24:26 +00001//===- AlphaInstrFormats.td - Alpha Instruction Formats ----*- tablegen -*-===//
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//3.3:
14//Memory
15//Branch
16//Operate
17//Floating-point
18//PALcode
19
Andrew Lenharth7b698672005-10-20 00:28:31 +000020def u8imm : Operand<i64>;
21def s14imm : Operand<i64>;
22def s16imm : Operand<i64>;
23def s21imm : Operand<i64>;
Andrew Lenharth02daecc2005-07-22 20:50:29 +000024def s64imm : Operand<i64>;
25
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000026//===----------------------------------------------------------------------===//
27// Instruction format superclass
28//===----------------------------------------------------------------------===//
29
30class InstAlpha<bits<6> op, dag OL, string asmstr> : Instruction { // Alpha instruction baseline
31 field bits<32> Inst;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000032 let Namespace = "Alpha";
33 let OperandList = OL;
34 let AsmString = asmstr;
35
36
37 let Inst{31-26} = op;
38}
39
40//3.3.1
Andrew Lenharth02daecc2005-07-22 20:50:29 +000041class MForm<bits<6> opcode, string asmstr>
42 : InstAlpha<opcode, (ops GPRC:$RA, s16imm:$DISP, GPRC:$RB), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000043 bits<5> Ra;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000044 bits<16> disp;
Andrew Lenharth02daecc2005-07-22 20:50:29 +000045 bits<5> Rb;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000046
47 let Inst{25-21} = Ra;
48 let Inst{20-16} = Rb;
49 let Inst{15-0} = disp;
50}
51
Andrew Lenharth02daecc2005-07-22 20:50:29 +000052class MgForm<bits<6> opcode, string asmstr>
53 : InstAlpha<opcode, (ops GPRC:$RA, s16imm:$DISP, GPRC:$RB, s16imm:$NUM), asmstr> {
54 bits<5> Ra;
55 bits<16> disp;
56 bits<5> Rb;
57
58 let Inst{25-21} = Ra;
59 let Inst{20-16} = Rb;
60 let Inst{15-0} = disp;
61}
62
63class MbrForm<bits<6> opcode, bits<2> TB, dag OL, string asmstr> : InstAlpha<opcode, OL, asmstr> {
64 bits<5> Ra;
65 bits<5> Rb;
66 bits<14> disp;
67
68 let Inst{25-21} = Ra;
69 let Inst{20-16} = Rb;
70 let Inst{15-14} = TB;
71 let Inst{13-0} = disp;
72}
73
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000074//3.3.2
75let isBranch = 1, isTerminator = 1 in
Andrew Lenharth02daecc2005-07-22 20:50:29 +000076class BForm<bits<6> opcode, string asmstr>
77 : InstAlpha<opcode, (ops GPRC:$RA, s21imm:$DISP), asmstr> {
78 bits<5> Ra;
79 bits<21> disp;
80
81 let Inst{25-21} = Ra;
82 let Inst{20-0} = disp;
83}
84
85let isBranch = 1, isTerminator = 1 in
86class FBForm<bits<6> opcode, string asmstr>
87 : InstAlpha<opcode, (ops FPRC:$RA, s21imm:$DISP), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000088 bits<5> Ra;
89 bits<21> disp;
90
91 let Inst{25-21} = Ra;
92 let Inst{20-0} = disp;
93}
94
95//3.3.3
Andrew Lenharth7b698672005-10-20 00:28:31 +000096class OForm<bits<6> opcode, bits<7> fun, string asmstr, list<dag> pattern>
Andrew Lenharth02daecc2005-07-22 20:50:29 +000097 : InstAlpha<opcode, (ops GPRC:$RC, GPRC:$RA, GPRC:$RB), asmstr> {
Andrew Lenharth7b698672005-10-20 00:28:31 +000098 let Pattern = pattern;
99
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000100 bits<5> Rc;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000101 bits<5> Ra;
102 bits<5> Rb;
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000103 bits<7> Function = fun;
104
105 let Inst{25-21} = Ra;
106 let Inst{20-16} = Rb;
107 let Inst{15-13} = 0;
108 let Inst{12} = 0;
109 let Inst{11-5} = Function;
110 let Inst{4-0} = Rc;
111}
112
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000113class OForm2<bits<6> opcode, bits<7> fun, string asmstr, list<dag> pattern>
Andrew Lenharthd4c0ed72005-10-20 19:39:24 +0000114 : InstAlpha<opcode, (ops GPRC:$RC, GPRC:$RB), asmstr> {
115 let Pattern = pattern;
116
117 bits<5> Rc;
118 bits<5> Rb;
119 bits<7> Function = fun;
120
121 let Inst{25-21} = 0;
122 let Inst{20-16} = Rb;
123 let Inst{15-13} = 0;
124 let Inst{12} = 0;
125 let Inst{11-5} = Function;
126 let Inst{4-0} = Rc;
127}
128
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000129class OForm4<bits<6> opcode, bits<7> fun, string asmstr>
130 : InstAlpha<opcode, (ops GPRC:$RDEST, GPRC:$RSRC2, GPRC:$RSRC, GPRC:$RCOND), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000131 bits<5> Rc;
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000132 bits<5> Rb;
133 bits<5> Ra;
134 bits<7> Function = fun;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000135
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000136 let isTwoAddress = 1;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000137 let Inst{25-21} = Ra;
138 let Inst{20-16} = Rb;
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000139 let Inst{15-13} = 0;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000140 let Inst{12} = 0;
141 let Inst{11-5} = Function;
142 let Inst{4-0} = Rc;
143}
144
145
Andrew Lenharth7b698672005-10-20 00:28:31 +0000146class OFormL<bits<6> opcode, bits<7> fun, string asmstr, list<dag> pattern>
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000147 : InstAlpha<opcode, (ops GPRC:$RC, GPRC:$RA, u8imm:$L), asmstr> {
Andrew Lenharth7b698672005-10-20 00:28:31 +0000148 let Pattern = pattern;
149
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000150 bits<5> Rc;
151 bits<5> Ra;
152 bits<8> LIT;
153 bits<7> Function = fun;
154
155 let Inst{25-21} = Ra;
156 let Inst{20-13} = LIT;
157 let Inst{12} = 1;
158 let Inst{11-5} = Function;
159 let Inst{4-0} = Rc;
160}
161
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000162class OForm4L<bits<6> opcode, bits<7> fun, string asmstr>
163 : InstAlpha<opcode, (ops GPRC:$RDEST, GPRC:$RSRC2, u8imm:$L, GPRC:$RCOND), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000164 bits<5> Rc;
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000165 bits<8> LIT;
166 bits<5> Ra;
167 bits<7> Function = fun;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000168
Andrew Lenhartha6a23b52005-10-20 23:58:36 +0000169 let isTwoAddress = 1;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000170 let Inst{25-21} = Ra;
171 let Inst{20-13} = LIT;
172 let Inst{12} = 1;
173 let Inst{11-5} = Function;
174 let Inst{4-0} = Rc;
175}
176
177//3.3.4
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000178class FPForm<bits<6> opcode, bits<11> fun, string asmstr>
179 : InstAlpha<opcode, (ops FPRC:$RC, FPRC:$RA, FPRC:$RB), asmstr> {
180 bits<5> Fc;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000181 bits<5> Fa;
182 bits<5> Fb;
Andrew Lenharth5ae5f812005-01-26 21:54:09 +0000183 bits<11> Function = fun;
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000184
185 let Inst{25-21} = Fa;
186 let Inst{20-16} = Fb;
187 let Inst{15-5} = Function;
188 let Inst{4-0} = Fc;
189}
190
191class FPFormCM<bits<6> opcode, bits<11> fun, dag OL, string asmstr>
192 : InstAlpha<opcode, OL, asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000193 bits<5> Fc;
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000194 bits<5> Fa;
195 bits<5> Fb;
196 bits<11> Function = fun;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000197
198 let Inst{25-21} = Fa;
199 let Inst{20-16} = Fb;
200 let Inst{15-5} = Function;
201 let Inst{4-0} = Fc;
202}
203
204//3.3.5
205class PALForm<bits<6> opcode, dag OL, string asmstr> : InstAlpha<opcode, OL, asmstr> {
206 bits<26> Function;
207
208 let Inst{25-0} = Function;
209}
210
211
212// Pseudo instructions.
213class PseudoInstAlpha<dag OL, string nm> : InstAlpha<0, OL, nm> {
214}