blob: fc0530dc4f2434ee8648f628fae0d769fd0ba0c2 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000011#ifndef LLVM_LIB_TARGET_R600_AMDGPU_H
12#define LLVM_LIB_TARGET_R600_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard880a80a2014-06-17 16:53:14 +000020class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000021class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class FunctionPass;
23class MCAsmInfo;
24class raw_ostream;
25class Target;
26class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000029FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000030FunctionPass *createR600TextureIntrinsicsReplacer();
Tom Stellard75aadc22012-12-11 21:25:42 +000031FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000033FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000034FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000035FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000039FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000042FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000043FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000044FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000045FunctionPass *createSILowerControlFlowPass(TargetMachine &tm);
Tom Stellard28d13a42015-05-12 17:13:02 +000046FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000047FunctionPass *createSIFixSGPRCopiesPass();
Tom Stellardb2de94e2014-07-02 20:53:48 +000048FunctionPass *createSIFixSGPRLiveRangesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000049FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Tom Stellardc4cabef2013-01-18 21:15:53 +000050FunctionPass *createSIInsertWaits(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Matt Arsenault39319482015-11-06 18:01:57 +000052ModulePass *createAMDGPUAnnotateKernelFeaturesPass();
53void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
54extern char &AMDGPUAnnotateKernelFeaturesID;
55
Tom Stellard6596ba72014-11-21 22:06:37 +000056void initializeSIFoldOperandsPass(PassRegistry &);
57extern char &SIFoldOperandsID;
58
Matt Arsenault782c03b2015-11-03 22:30:13 +000059void initializeSIFixSGPRCopiesPass(PassRegistry &);
60extern char &SIFixSGPRCopiesID;
61
Tom Stellard1bd80722014-04-30 15:31:33 +000062void initializeSILowerI1CopiesPass(PassRegistry &);
63extern char &SILowerI1CopiesID;
64
Matt Arsenault41033282014-10-10 22:01:59 +000065void initializeSILoadStoreOptimizerPass(PassRegistry &);
66extern char &SILoadStoreOptimizerID;
67
Tom Stellard75aadc22012-12-11 21:25:42 +000068// Passes common to R600 and SI
Tom Stellard880a80a2014-06-17 16:53:14 +000069FunctionPass *createAMDGPUPromoteAlloca(const AMDGPUSubtarget &ST);
Tom Stellardf8794352012-12-19 22:10:31 +000070Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000071FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000072ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000073ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000074
Tom Stellard28d13a42015-05-12 17:13:02 +000075void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
76extern char &SIFixControlFlowLiveIntervalsID;
77
Tom Stellardb2de94e2014-07-02 20:53:48 +000078void initializeSIFixSGPRLiveRangesPass(PassRegistry&);
79extern char &SIFixSGPRLiveRangesID;
80
81
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000082extern Target TheAMDGPUTarget;
Tom Stellard49f8bfd2015-01-06 18:00:21 +000083extern Target TheGCNTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000084
Tom Stellard067c8152014-07-21 14:01:14 +000085namespace AMDGPU {
86enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +000087 TI_CONSTDATA_START,
88 TI_SCRATCH_RSRC_DWORD0,
89 TI_SCRATCH_RSRC_DWORD1,
90 TI_SCRATCH_RSRC_DWORD2,
91 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +000092};
93}
94
Tom Stellard75aadc22012-12-11 21:25:42 +000095} // End namespace llvm
96
97namespace ShaderType {
98 enum Type {
99 PIXEL = 0,
100 VERTEX = 1,
101 GEOMETRY = 2,
102 COMPUTE = 3
103 };
104}
105
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000106/// OpenCL uses address spaces to differentiate between
107/// various memory regions on the hardware. On the CPU
108/// all of the address spaces point to the same memory,
109/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000110/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000111/// memory locations.
112namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000113enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000114 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
115 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
116 CONSTANT_ADDRESS = 2, ///< Address space for constant memory
117 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000118 FLAT_ADDRESS = 4, ///< Address space for flat memory.
119 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000120 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
121 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000122
123 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
124 // order to be able to dynamically index a constant buffer, for example:
125 //
126 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
127
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000128 CONSTANT_BUFFER_0 = 8,
129 CONSTANT_BUFFER_1 = 9,
130 CONSTANT_BUFFER_2 = 10,
131 CONSTANT_BUFFER_3 = 11,
132 CONSTANT_BUFFER_4 = 12,
133 CONSTANT_BUFFER_5 = 13,
134 CONSTANT_BUFFER_6 = 14,
135 CONSTANT_BUFFER_7 = 15,
136 CONSTANT_BUFFER_8 = 16,
137 CONSTANT_BUFFER_9 = 17,
138 CONSTANT_BUFFER_10 = 18,
139 CONSTANT_BUFFER_11 = 19,
140 CONSTANT_BUFFER_12 = 20,
141 CONSTANT_BUFFER_13 = 21,
142 CONSTANT_BUFFER_14 = 22,
143 CONSTANT_BUFFER_15 = 23,
Matt Arsenault46b51b72014-05-22 18:27:07 +0000144 ADDRESS_NONE = 24, ///< Address space for unknown memory.
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000145 LAST_ADDRESS = ADDRESS_NONE,
146
147 // Some places use this if the address space can't be determined.
148 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000149};
150
151} // namespace AMDGPUAS
152
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000153#endif