blob: 5d0cf81c4025b8bc6561539168109668d11cd320 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11#ifndef AMDGPU_H
12#define AMDGPU_H
13
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard75aadc22012-12-11 21:25:42 +000020class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000021class FunctionPass;
22class MCAsmInfo;
23class raw_ostream;
24class Target;
25class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000028FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029FunctionPass *createR600TextureIntrinsicsReplacer();
Tom Stellard75aadc22012-12-11 21:25:42 +000030FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000031FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000032FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000033FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000034FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000035FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000038FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000039FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000040FunctionPass *createSILowerI1CopiesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000041FunctionPass *createSILowerControlFlowPass(TargetMachine &tm);
Tom Stellard2f7cdda2013-08-06 23:08:28 +000042FunctionPass *createSIFixSGPRCopiesPass(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000043FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Tom Stellardc4cabef2013-01-18 21:15:53 +000044FunctionPass *createSIInsertWaits(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard1bd80722014-04-30 15:31:33 +000046void initializeSILowerI1CopiesPass(PassRegistry &);
47extern char &SILowerI1CopiesID;
48
Tom Stellard75aadc22012-12-11 21:25:42 +000049// Passes common to R600 and SI
Tom Stellardf8794352012-12-19 22:10:31 +000050Pass *createAMDGPUStructurizeCFGPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000051FunctionPass *createAMDGPUConvertToISAPass(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000052FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
53
Tom Stellard8b1e0212013-07-27 00:01:07 +000054/// \brief Creates an AMDGPU-specific Target Transformation Info pass.
55ImmutablePass *
56createAMDGPUTargetTransformInfoPass(const AMDGPUTargetMachine *TM);
57
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000058extern Target TheAMDGPUTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000059
60} // End namespace llvm
61
62namespace ShaderType {
63 enum Type {
64 PIXEL = 0,
65 VERTEX = 1,
66 GEOMETRY = 2,
67 COMPUTE = 3
68 };
69}
70
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000071/// OpenCL uses address spaces to differentiate between
72/// various memory regions on the hardware. On the CPU
73/// all of the address spaces point to the same memory,
74/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +000075/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000076/// memory locations.
77namespace AMDGPUAS {
78enum AddressSpaces {
79 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
80 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
81 CONSTANT_ADDRESS = 2, ///< Address space for constant memory
82 LOCAL_ADDRESS = 3, ///< Address space for local memory.
83 REGION_ADDRESS = 4, ///< Address space for region memory.
84 ADDRESS_NONE = 5, ///< Address space for unknown memory.
85 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
86 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +000087
88 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
89 // order to be able to dynamically index a constant buffer, for example:
90 //
91 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
92
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000093 CONSTANT_BUFFER_0 = 8,
94 CONSTANT_BUFFER_1 = 9,
95 CONSTANT_BUFFER_2 = 10,
96 CONSTANT_BUFFER_3 = 11,
97 CONSTANT_BUFFER_4 = 12,
98 CONSTANT_BUFFER_5 = 13,
99 CONSTANT_BUFFER_6 = 14,
100 CONSTANT_BUFFER_7 = 15,
101 CONSTANT_BUFFER_8 = 16,
102 CONSTANT_BUFFER_9 = 17,
103 CONSTANT_BUFFER_10 = 18,
104 CONSTANT_BUFFER_11 = 19,
105 CONSTANT_BUFFER_12 = 20,
106 CONSTANT_BUFFER_13 = 21,
107 CONSTANT_BUFFER_14 = 22,
108 CONSTANT_BUFFER_15 = 23,
109 LAST_ADDRESS = 24
110};
111
112} // namespace AMDGPUAS
113
Tom Stellard75aadc22012-12-11 21:25:42 +0000114#endif // AMDGPU_H