blob: 3b4930d9897d1b6d4b2773e50bc0e7fe1346ce07 [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Marek Olsak75170772015-01-27 17:27:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault4de32442014-08-02 02:26:51 +00003; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
4
Tom Stellard79243d92014-10-01 17:15:17 +00005; FUNC-LABEL: {{^}}fneg_fabs_fadd_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +00006; SI-NOT: and
7; SI: v_sub_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, |{{v[0-9]+}}|
Matt Arsenaultfabf5452014-08-15 18:42:22 +00008define void @fneg_fabs_fadd_f32(float addrspace(1)* %out, float %x, float %y) {
9 %fabs = call float @llvm.fabs.f32(float %x)
10 %fsub = fsub float -0.000000e+00, %fabs
11 %fadd = fadd float %y, %fsub
12 store float %fadd, float addrspace(1)* %out, align 4
13 ret void
14}
15
Tom Stellard79243d92014-10-01 17:15:17 +000016; FUNC-LABEL: {{^}}fneg_fabs_fmul_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000017; SI-NOT: and
18; SI: v_mul_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, -|{{v[0-9]+}}|
19; SI-NOT: and
Matt Arsenaultfabf5452014-08-15 18:42:22 +000020define void @fneg_fabs_fmul_f32(float addrspace(1)* %out, float %x, float %y) {
21 %fabs = call float @llvm.fabs.f32(float %x)
22 %fsub = fsub float -0.000000e+00, %fabs
23 %fmul = fmul float %y, %fsub
24 store float %fmul, float addrspace(1)* %out, align 4
25 ret void
26}
Michel Danzer624b02a2014-02-04 07:12:38 +000027
28; DAGCombiner will transform:
29; (fabs (f32 bitcast (i32 a))) => (f32 bitcast (and (i32 a), 0x7FFFFFFF))
30; unless isFabsFree returns true
31
Tom Stellard79243d92014-10-01 17:15:17 +000032; FUNC-LABEL: {{^}}fneg_fabs_free_f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000033; R600-NOT: AND
34; R600: |PV.{{[XYZW]}}|
35; R600: -PV
Michel Danzer624b02a2014-02-04 07:12:38 +000036
Tom Stellard326d6ec2014-11-05 14:50:53 +000037; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
38; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000039define void @fneg_fabs_free_f32(float addrspace(1)* %out, i32 %in) {
40 %bc = bitcast i32 %in to float
41 %fabs = call float @llvm.fabs.f32(float %bc)
42 %fsub = fsub float -0.000000e+00, %fabs
43 store float %fsub, float addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000044 ret void
45}
46
Tom Stellard79243d92014-10-01 17:15:17 +000047; FUNC-LABEL: {{^}}fneg_fabs_fn_free_f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000048; R600-NOT: AND
49; R600: |PV.{{[XYZW]}}|
50; R600: -PV
51
Tom Stellard326d6ec2014-11-05 14:50:53 +000052; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
53; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000054define void @fneg_fabs_fn_free_f32(float addrspace(1)* %out, i32 %in) {
55 %bc = bitcast i32 %in to float
56 %fabs = call float @fabs(float %bc)
57 %fsub = fsub float -0.000000e+00, %fabs
58 store float %fsub, float addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000059 ret void
60}
61
Tom Stellard79243d92014-10-01 17:15:17 +000062; FUNC-LABEL: {{^}}fneg_fabs_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000063; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
64; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenaultfabf5452014-08-15 18:42:22 +000065define void @fneg_fabs_f32(float addrspace(1)* %out, float %in) {
66 %fabs = call float @llvm.fabs.f32(float %in)
67 %fsub = fsub float -0.000000e+00, %fabs
68 store float %fsub, float addrspace(1)* %out, align 4
69 ret void
70}
71
Tom Stellard79243d92014-10-01 17:15:17 +000072; FUNC-LABEL: {{^}}v_fneg_fabs_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000073; SI: v_or_b32_e32 v{{[0-9]+}}, 0x80000000, v{{[0-9]+}}
Matt Arsenaultfabf5452014-08-15 18:42:22 +000074define void @v_fneg_fabs_f32(float addrspace(1)* %out, float addrspace(1)* %in) {
David Blaikiea79ac142015-02-27 21:17:42 +000075 %val = load float, float addrspace(1)* %in, align 4
Matt Arsenaultfabf5452014-08-15 18:42:22 +000076 %fabs = call float @llvm.fabs.f32(float %val)
77 %fsub = fsub float -0.000000e+00, %fabs
78 store float %fsub, float addrspace(1)* %out, align 4
79 ret void
80}
81
Tom Stellard79243d92014-10-01 17:15:17 +000082; FUNC-LABEL: {{^}}fneg_fabs_v2f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000083; R600: |{{(PV|T[0-9])\.[XYZW]}}|
84; R600: -PV
85; R600: |{{(PV|T[0-9])\.[XYZW]}}|
86; R600: -PV
87
Matt Arsenaultfabf5452014-08-15 18:42:22 +000088; FIXME: SGPR should be used directly for first src operand.
Tom Stellard326d6ec2014-11-05 14:50:53 +000089; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
Matt Arsenaultfabf5452014-08-15 18:42:22 +000090; SI-NOT: 0x80000000
Tom Stellard326d6ec2014-11-05 14:50:53 +000091; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
92; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000093define void @fneg_fabs_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %in) {
94 %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %in)
95 %fsub = fsub <2 x float> <float -0.000000e+00, float -0.000000e+00>, %fabs
96 store <2 x float> %fsub, <2 x float> addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000097 ret void
98}
99
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000100; FIXME: SGPR should be used directly for first src operand.
Tom Stellard79243d92014-10-01 17:15:17 +0000101; FUNC-LABEL: {{^}}fneg_fabs_v4f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000102; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000103; SI-NOT: 0x80000000
Tom Stellard326d6ec2014-11-05 14:50:53 +0000104; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
105; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
106; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
107; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +0000108define void @fneg_fabs_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %in) {
109 %fabs = call <4 x float> @llvm.fabs.v4f32(<4 x float> %in)
110 %fsub = fsub <4 x float> <float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00>, %fabs
111 store <4 x float> %fsub, <4 x float> addrspace(1)* %out
112 ret void
113}
114
115declare float @fabs(float) readnone
116declare float @llvm.fabs.f32(float) readnone
117declare <2 x float> @llvm.fabs.v2f32(<2 x float>) readnone
118declare <4 x float> @llvm.fabs.v4f32(<4 x float>) readnone