Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 1 | ; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=EG %s |
| 2 | ; RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=SI %s |
| 3 | ; RUN: llc < %s -march=amdgcn -mcpu=bonaire -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=CI %s |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | cc8d3b8 | 2014-11-13 19:56:13 +0000 | [diff] [blame] | 5 | @local_memory_two_objects.local_mem0 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4 |
| 6 | @local_memory_two_objects.local_mem1 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4 |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 7 | |
Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 8 | ; EG: {{^}}local_memory_two_objects: |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 9 | |
| 10 | ; Check that the LDS size emitted correctly |
Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 11 | ; EG: .long 166120 |
| 12 | ; EG-NEXT: .long 8 |
| 13 | ; GCN: .long 47180 |
| 14 | ; GCN-NEXT: .long 38792 |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 15 | |
Tom Stellard | 8f9fc20 | 2013-11-15 00:12:45 +0000 | [diff] [blame] | 16 | ; We would like to check the the lds writes are using different |
| 17 | ; addresses, but due to variations in the scheduler, we can't do |
| 18 | ; this consistently on evergreen GPUs. |
Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 19 | ; EG: LDS_WRITE |
| 20 | ; EG: LDS_WRITE |
| 21 | ; GCN: ds_write_b32 {{v[0-9]*}}, v[[ADDRW:[0-9]*]] |
| 22 | ; GCN-NOT: ds_write_b32 {{v[0-9]*}}, v[[ADDRW]] |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 23 | |
| 24 | ; GROUP_BARRIER must be the last instruction in a clause |
Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 25 | ; EG: GROUP_BARRIER |
| 26 | ; EG-NEXT: ALU clause |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 27 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 28 | ; Make sure the lds reads are using different addresses, at different |
| 29 | ; constant offsets. |
Marek Olsak | 37cd4d0 | 2015-02-03 21:53:27 +0000 | [diff] [blame] | 30 | ; EG: LDS_READ_RET {{[*]*}} OQAP, {{PV|T}}[[ADDRR:[0-9]*\.[XYZW]]] |
| 31 | ; EG-NOT: LDS_READ_RET {{[*]*}} OQAP, T[[ADDRR]] |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 32 | ; SI: v_add_i32_e32 [[SIPTR:v[0-9]+]], 16, v{{[0-9]+}} |
Tom Stellard | eb05c61 | 2015-02-26 17:08:43 +0000 | [diff] [blame] | 33 | ; SI: ds_read_b32 {{v[0-9]+}}, [[SIPTR]] |
| 34 | ; CI: ds_read_b32 {{v[0-9]+}}, [[ADDRR:v[0-9]+]] |
| 35 | ; CI: ds_read_b32 {{v[0-9]+}}, [[ADDRR]] offset:16 |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 36 | |
| 37 | define void @local_memory_two_objects(i32 addrspace(1)* %out) { |
| 38 | entry: |
| 39 | %x.i = call i32 @llvm.r600.read.tidig.x() #0 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 40 | %arrayidx = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %x.i |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 41 | store i32 %x.i, i32 addrspace(3)* %arrayidx, align 4 |
| 42 | %mul = shl nsw i32 %x.i, 1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 43 | %arrayidx1 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %x.i |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 44 | store i32 %mul, i32 addrspace(3)* %arrayidx1, align 4 |
| 45 | %sub = sub nsw i32 3, %x.i |
| 46 | call void @llvm.AMDGPU.barrier.local() |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 47 | %arrayidx2 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %sub |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame^] | 48 | %0 = load i32, i32 addrspace(3)* %arrayidx2, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 49 | %arrayidx3 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 %x.i |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 50 | store i32 %0, i32 addrspace(1)* %arrayidx3, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 51 | %arrayidx4 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %sub |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame^] | 52 | %1 = load i32, i32 addrspace(3)* %arrayidx4, align 4 |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 53 | %add = add nsw i32 %x.i, 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 54 | %arrayidx5 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 %add |
Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 55 | store i32 %1, i32 addrspace(1)* %arrayidx5, align 4 |
| 56 | ret void |
| 57 | } |
| 58 | |
| 59 | declare i32 @llvm.r600.read.tidig.x() #0 |
| 60 | declare void @llvm.AMDGPU.barrier.local() |
| 61 | |
| 62 | attributes #0 = { readnone } |