blob: d6701782a477dba71476cf5258434fb46da42db6 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===//
David Goodwinaf7451b2009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000016#include "ARMBaseRegisterInfo.h"
Evan Chenga8e8a7c2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000018#include "ARMHazardRecognizer.h"
David Goodwinaf7451b2009-07-08 16:09:28 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/STLExtras.h"
David Goodwinaf7451b2009-07-08 16:09:28 +000022#include "llvm/CodeGen/LiveVariables.h"
Evan Chenga8e8a7c2009-11-07 04:04:34 +000023#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwinaf7451b2009-07-08 16:09:28 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng168ced92010-05-22 01:47:14 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/GlobalValue.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
Jakub Staszak9b07c0a2011-07-10 02:58:07 +000034#include "llvm/Support/BranchProbability.h"
David Goodwinaf7451b2009-07-08 16:09:28 +000035#include "llvm/Support/CommandLine.h"
Anton Korobeynikov14635da2009-11-02 00:10:38 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000038
Evan Cheng703a0fb2011-07-01 17:57:27 +000039#define GET_INSTRINFO_CTOR
Evan Cheng1e210d02011-06-28 20:07:07 +000040#include "ARMGenInstrInfo.inc"
41
David Goodwinaf7451b2009-07-08 16:09:28 +000042using namespace llvm;
43
44static cl::opt<bool>
45EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
46 cl::desc("Enable ARM 2-addr to 3-addr conv"));
47
Jakob Stoklund Olesencd893392011-08-31 17:00:02 +000048static cl::opt<bool>
Jakob Stoklund Olesen653183f2011-11-15 23:53:18 +000049WidenVMOVS("widen-vmovs", cl::Hidden, cl::init(true),
Jakob Stoklund Olesencd893392011-08-31 17:00:02 +000050 cl::desc("Widen ARM vmovs to vmovd when possible"));
51
Bob Wilsone8a549c2012-09-29 21:43:49 +000052static cl::opt<unsigned>
53SwiftPartialUpdateClearance("swift-partial-update-clearance",
54 cl::Hidden, cl::init(12),
55 cl::desc("Clearance before partial register updates"));
56
Evan Cheng62c7b5b2010-12-05 22:04:16 +000057/// ARM_MLxEntry - Record information about MLA / MLS instructions.
58struct ARM_MLxEntry {
Craig Topper2fbd1302012-05-24 03:59:11 +000059 uint16_t MLxOpc; // MLA / MLS opcode
60 uint16_t MulOpc; // Expanded multiplication opcode
61 uint16_t AddSubOpc; // Expanded add / sub opcode
Evan Cheng62c7b5b2010-12-05 22:04:16 +000062 bool NegAcc; // True if the acc is negated before the add / sub.
63 bool HasLane; // True if instruction has an extra "lane" operand.
64};
65
66static const ARM_MLxEntry ARM_MLxTable[] = {
67 // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
68 // fp scalar ops
69 { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
70 { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
71 { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
72 { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
Evan Cheng62c7b5b2010-12-05 22:04:16 +000073 { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
74 { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
75 { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
76 { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
77
78 // fp SIMD ops
79 { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
80 { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
81 { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
82 { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
83 { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
84 { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
85 { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
86 { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
87};
88
Anton Korobeynikov14635da2009-11-02 00:10:38 +000089ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
Evan Cheng703a0fb2011-07-01 17:57:27 +000090 : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
Anton Korobeynikov14635da2009-11-02 00:10:38 +000091 Subtarget(STI) {
Evan Cheng62c7b5b2010-12-05 22:04:16 +000092 for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
93 if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
94 assert(false && "Duplicated entries?");
95 MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
96 MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
97 }
98}
99
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000100// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
101// currently defaults to no prepass hazard recognizer.
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000102ScheduleHazardRecognizer *ARMBaseInstrInfo::
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000103CreateTargetHazardRecognizer(const TargetMachine *TM,
104 const ScheduleDAG *DAG) const {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000105 if (usePreRAHazardRecognizer()) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000106 const InstrItineraryData *II = TM->getInstrItineraryData();
107 return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
108 }
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +0000109 return TargetInstrInfo::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000110}
111
112ScheduleHazardRecognizer *ARMBaseInstrInfo::
113CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
114 const ScheduleDAG *DAG) const {
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000115 if (Subtarget.isThumb2() || Subtarget.hasVFP2())
Bill Wendlingf95178e2013-06-07 05:54:19 +0000116 return (ScheduleHazardRecognizer *)new ARMHazardRecognizer(II, DAG);
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +0000117 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
David Goodwinaf7451b2009-07-08 16:09:28 +0000118}
119
120MachineInstr *
121ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
122 MachineBasicBlock::iterator &MBBI,
123 LiveVariables *LV) const {
Evan Cheng0e075e22009-07-27 18:44:00 +0000124 // FIXME: Thumb2 support.
125
David Goodwinaf7451b2009-07-08 16:09:28 +0000126 if (!EnableARM3Addr)
127 return NULL;
128
129 MachineInstr *MI = MBBI;
130 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000131 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwinaf7451b2009-07-08 16:09:28 +0000132 bool isPre = false;
133 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
134 default: return NULL;
135 case ARMII::IndexModePre:
136 isPre = true;
137 break;
138 case ARMII::IndexModePost:
139 break;
140 }
141
142 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
143 // operation.
144 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
145 if (MemOpc == 0)
146 return NULL;
147
148 MachineInstr *UpdateMI = NULL;
149 MachineInstr *MemMI = NULL;
150 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000151 const MCInstrDesc &MCID = MI->getDesc();
152 unsigned NumOps = MCID.getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000153 bool isLoad = !MI->mayStore();
David Goodwinaf7451b2009-07-08 16:09:28 +0000154 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
155 const MachineOperand &Base = MI->getOperand(2);
156 const MachineOperand &Offset = MI->getOperand(NumOps-3);
157 unsigned WBReg = WB.getReg();
158 unsigned BaseReg = Base.getReg();
159 unsigned OffReg = Offset.getReg();
160 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
161 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
162 switch (AddrMode) {
Craig Toppere55c5562012-02-07 02:50:20 +0000163 default: llvm_unreachable("Unknown indexed op!");
David Goodwinaf7451b2009-07-08 16:09:28 +0000164 case ARMII::AddrMode2: {
165 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
166 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
167 if (OffReg == 0) {
Evan Chenge3a53c42009-07-08 21:03:57 +0000168 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwinaf7451b2009-07-08 16:09:28 +0000169 // Can't encode it in a so_imm operand. This transformation will
170 // add more than 1 instruction. Abandon!
171 return NULL;
172 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng0e075e22009-07-27 18:44:00 +0000173 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge3a53c42009-07-08 21:03:57 +0000174 .addReg(BaseReg).addImm(Amt)
David Goodwinaf7451b2009-07-08 16:09:28 +0000175 .addImm(Pred).addReg(0).addReg(0);
176 } else if (Amt != 0) {
177 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
178 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
179 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Owen Andersonb595ed02011-07-21 18:54:16 +0000180 get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
David Goodwinaf7451b2009-07-08 16:09:28 +0000181 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
182 .addImm(Pred).addReg(0).addReg(0);
183 } else
184 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng0e075e22009-07-27 18:44:00 +0000185 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwinaf7451b2009-07-08 16:09:28 +0000186 .addReg(BaseReg).addReg(OffReg)
187 .addImm(Pred).addReg(0).addReg(0);
188 break;
189 }
190 case ARMII::AddrMode3 : {
191 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
192 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
193 if (OffReg == 0)
194 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
195 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng0e075e22009-07-27 18:44:00 +0000196 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwinaf7451b2009-07-08 16:09:28 +0000197 .addReg(BaseReg).addImm(Amt)
198 .addImm(Pred).addReg(0).addReg(0);
199 else
200 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng0e075e22009-07-27 18:44:00 +0000201 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwinaf7451b2009-07-08 16:09:28 +0000202 .addReg(BaseReg).addReg(OffReg)
203 .addImm(Pred).addReg(0).addReg(0);
204 break;
205 }
206 }
207
208 std::vector<MachineInstr*> NewMIs;
209 if (isPre) {
210 if (isLoad)
211 MemMI = BuildMI(MF, MI->getDebugLoc(),
212 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000213 .addReg(WBReg).addImm(0).addImm(Pred);
David Goodwinaf7451b2009-07-08 16:09:28 +0000214 else
215 MemMI = BuildMI(MF, MI->getDebugLoc(),
216 get(MemOpc)).addReg(MI->getOperand(1).getReg())
217 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
218 NewMIs.push_back(MemMI);
219 NewMIs.push_back(UpdateMI);
220 } else {
221 if (isLoad)
222 MemMI = BuildMI(MF, MI->getDebugLoc(),
223 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000224 .addReg(BaseReg).addImm(0).addImm(Pred);
David Goodwinaf7451b2009-07-08 16:09:28 +0000225 else
226 MemMI = BuildMI(MF, MI->getDebugLoc(),
227 get(MemOpc)).addReg(MI->getOperand(1).getReg())
228 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
229 if (WB.isDead())
230 UpdateMI->getOperand(0).setIsDead();
231 NewMIs.push_back(UpdateMI);
232 NewMIs.push_back(MemMI);
233 }
234
235 // Transfer LiveVariables states, kill / dead info.
236 if (LV) {
237 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
238 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000239 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000240 unsigned Reg = MO.getReg();
241
242 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
243 if (MO.isDef()) {
244 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
245 if (MO.isDead())
246 LV->addVirtualRegisterDead(Reg, NewMI);
247 }
248 if (MO.isUse() && MO.isKill()) {
249 for (unsigned j = 0; j < 2; ++j) {
250 // Look at the two new MI's in reverse order.
251 MachineInstr *NewMI = NewMIs[j];
252 if (!NewMI->readsRegister(Reg))
253 continue;
254 LV->addVirtualRegisterKilled(Reg, NewMI);
255 if (VI.removeKill(MI))
256 VI.Kills.push_back(NewMI);
257 break;
258 }
259 }
260 }
261 }
262 }
263
264 MFI->insert(MBBI, NewMIs[1]);
265 MFI->insert(MBBI, NewMIs[0]);
266 return NewMIs[0];
267}
268
269// Branch analysis.
270bool
271ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
272 MachineBasicBlock *&FBB,
273 SmallVectorImpl<MachineOperand> &Cond,
274 bool AllowModify) const {
275 // If the block has no terminators, it just falls into the block after it.
276 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen4244d122010-04-02 01:38:09 +0000277 if (I == MBB.begin())
278 return false;
279 --I;
280 while (I->isDebugValue()) {
281 if (I == MBB.begin())
282 return false;
283 --I;
284 }
David Goodwinaf7451b2009-07-08 16:09:28 +0000285
286 // Get the last instruction in the block.
287 MachineInstr *LastInst = I;
Evan Cheng9fad6352013-05-05 18:06:32 +0000288 unsigned LastOpc = LastInst->getOpcode();
289
290 // Check if it's an indirect branch first, this should return 'unanalyzable'
291 // even if it's predicated.
292 if (isIndirectBranchOpcode(LastOpc))
293 return true;
294
295 if (!isUnpredicatedTerminator(I))
296 return false;
David Goodwinaf7451b2009-07-08 16:09:28 +0000297
298 // If there is only one terminator instruction, process it.
David Goodwinaf7451b2009-07-08 16:09:28 +0000299 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng056c6692009-07-27 18:20:05 +0000300 if (isUncondBranchOpcode(LastOpc)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000301 TBB = LastInst->getOperand(0).getMBB();
302 return false;
303 }
Evan Cheng056c6692009-07-27 18:20:05 +0000304 if (isCondBranchOpcode(LastOpc)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000305 // Block ends with fall-through condbranch.
306 TBB = LastInst->getOperand(0).getMBB();
307 Cond.push_back(LastInst->getOperand(1));
308 Cond.push_back(LastInst->getOperand(2));
309 return false;
310 }
311 return true; // Can't handle indirect branch.
312 }
313
314 // Get the instruction before it if it is a terminator.
315 MachineInstr *SecondLastInst = I;
Evan Cheng66c8cd22010-09-23 06:54:40 +0000316 unsigned SecondLastOpc = SecondLastInst->getOpcode();
317
318 // If AllowModify is true and the block ends with two or more unconditional
319 // branches, delete all but the first unconditional branch.
320 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
321 while (isUncondBranchOpcode(SecondLastOpc)) {
322 LastInst->eraseFromParent();
323 LastInst = SecondLastInst;
324 LastOpc = LastInst->getOpcode();
Evan Cheng1596f7f2010-09-23 19:42:03 +0000325 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
326 // Return now the only terminator is an unconditional branch.
327 TBB = LastInst->getOperand(0).getMBB();
328 return false;
329 } else {
Evan Cheng66c8cd22010-09-23 06:54:40 +0000330 SecondLastInst = I;
331 SecondLastOpc = SecondLastInst->getOpcode();
332 }
333 }
334 }
David Goodwinaf7451b2009-07-08 16:09:28 +0000335
336 // If there are three terminators, we don't know what sort of block this is.
337 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
338 return true;
339
Evan Cheng056c6692009-07-27 18:20:05 +0000340 // If the block ends with a B and a Bcc, handle it.
Evan Cheng056c6692009-07-27 18:20:05 +0000341 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000342 TBB = SecondLastInst->getOperand(0).getMBB();
343 Cond.push_back(SecondLastInst->getOperand(1));
344 Cond.push_back(SecondLastInst->getOperand(2));
345 FBB = LastInst->getOperand(0).getMBB();
346 return false;
347 }
348
349 // If the block ends with two unconditional branches, handle it. The second
350 // one is not executed, so remove it.
Evan Cheng056c6692009-07-27 18:20:05 +0000351 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000352 TBB = SecondLastInst->getOperand(0).getMBB();
353 I = LastInst;
354 if (AllowModify)
355 I->eraseFromParent();
356 return false;
357 }
358
359 // ...likewise if it ends with a branch table followed by an unconditional
360 // branch. The branch folder can create these, and we must get rid of them for
361 // correctness of Thumb constant islands.
Bob Wilson73789b82009-10-28 18:26:41 +0000362 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
363 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng056c6692009-07-27 18:20:05 +0000364 isUncondBranchOpcode(LastOpc)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000365 I = LastInst;
366 if (AllowModify)
367 I->eraseFromParent();
368 return true;
369 }
370
371 // Otherwise, can't handle this.
372 return true;
373}
374
375
376unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwinaf7451b2009-07-08 16:09:28 +0000377 MachineBasicBlock::iterator I = MBB.end();
378 if (I == MBB.begin()) return 0;
379 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +0000380 while (I->isDebugValue()) {
381 if (I == MBB.begin())
382 return 0;
383 --I;
384 }
Evan Cheng056c6692009-07-27 18:20:05 +0000385 if (!isUncondBranchOpcode(I->getOpcode()) &&
386 !isCondBranchOpcode(I->getOpcode()))
David Goodwinaf7451b2009-07-08 16:09:28 +0000387 return 0;
388
389 // Remove the branch.
390 I->eraseFromParent();
391
392 I = MBB.end();
393
394 if (I == MBB.begin()) return 1;
395 --I;
Evan Cheng056c6692009-07-27 18:20:05 +0000396 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwinaf7451b2009-07-08 16:09:28 +0000397 return 1;
398
399 // Remove the branch.
400 I->eraseFromParent();
401 return 2;
402}
403
404unsigned
405ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings0125b642010-06-17 22:43:56 +0000406 MachineBasicBlock *FBB,
407 const SmallVectorImpl<MachineOperand> &Cond,
408 DebugLoc DL) const {
Evan Cheng780748d2009-07-28 05:48:47 +0000409 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
410 int BOpc = !AFI->isThumbFunction()
411 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
412 int BccOpc = !AFI->isThumbFunction()
413 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000414 bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function();
Andrew Trick3f1fdf12011-09-21 02:17:37 +0000415
David Goodwinaf7451b2009-07-08 16:09:28 +0000416 // Shouldn't be a fall through.
417 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
418 assert((Cond.size() == 2 || Cond.size() == 0) &&
419 "ARM branch conditions have two components!");
420
421 if (FBB == 0) {
Owen Andersoneb3f0fb2011-09-09 23:13:02 +0000422 if (Cond.empty()) { // Unconditional branch?
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000423 if (isThumb)
424 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0);
425 else
426 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
Owen Andersoneb3f0fb2011-09-09 23:13:02 +0000427 } else
Stuart Hastings0125b642010-06-17 22:43:56 +0000428 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwinaf7451b2009-07-08 16:09:28 +0000429 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
430 return 1;
431 }
432
433 // Two-way conditional branch.
Stuart Hastings0125b642010-06-17 22:43:56 +0000434 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwinaf7451b2009-07-08 16:09:28 +0000435 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000436 if (isThumb)
437 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0);
438 else
439 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwinaf7451b2009-07-08 16:09:28 +0000440 return 2;
441}
442
443bool ARMBaseInstrInfo::
444ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
445 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
446 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
447 return false;
448}
449
Evan Cheng7fae11b2011-12-14 02:11:42 +0000450bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
451 if (MI->isBundle()) {
452 MachineBasicBlock::const_instr_iterator I = MI;
453 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
454 while (++I != E && I->isInsideBundle()) {
455 int PIdx = I->findFirstPredOperandIdx();
456 if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL)
457 return true;
458 }
459 return false;
460 }
461
462 int PIdx = MI->findFirstPredOperandIdx();
463 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
464}
465
David Goodwinaf7451b2009-07-08 16:09:28 +0000466bool ARMBaseInstrInfo::
467PredicateInstruction(MachineInstr *MI,
468 const SmallVectorImpl<MachineOperand> &Pred) const {
469 unsigned Opc = MI->getOpcode();
Evan Cheng056c6692009-07-27 18:20:05 +0000470 if (isUncondBranchOpcode(Opc)) {
471 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
Jakob Stoklund Olesen2ea20362012-12-20 22:53:55 +0000472 MachineInstrBuilder(*MI->getParent()->getParent(), MI)
473 .addImm(Pred[0].getImm())
474 .addReg(Pred[1].getReg());
David Goodwinaf7451b2009-07-08 16:09:28 +0000475 return true;
476 }
477
478 int PIdx = MI->findFirstPredOperandIdx();
479 if (PIdx != -1) {
480 MachineOperand &PMO = MI->getOperand(PIdx);
481 PMO.setImm(Pred[0].getImm());
482 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
483 return true;
484 }
485 return false;
486}
487
488bool ARMBaseInstrInfo::
489SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
490 const SmallVectorImpl<MachineOperand> &Pred2) const {
491 if (Pred1.size() > 2 || Pred2.size() > 2)
492 return false;
493
494 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
495 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
496 if (CC1 == CC2)
497 return true;
498
499 switch (CC1) {
500 default:
501 return false;
502 case ARMCC::AL:
503 return true;
504 case ARMCC::HS:
505 return CC2 == ARMCC::HI;
506 case ARMCC::LS:
507 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
508 case ARMCC::GE:
509 return CC2 == ARMCC::GT;
510 case ARMCC::LE:
511 return CC2 == ARMCC::LT;
512 }
513}
514
515bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
516 std::vector<MachineOperand> &Pred) const {
David Goodwinaf7451b2009-07-08 16:09:28 +0000517 bool Found = false;
518 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
519 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4fad5b22012-02-17 19:23:15 +0000520 if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) ||
521 (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) {
David Goodwinaf7451b2009-07-08 16:09:28 +0000522 Pred.push_back(MO);
523 Found = true;
524 }
525 }
526
527 return Found;
528}
529
Evan Chenga33fc862009-11-21 06:21:52 +0000530/// isPredicable - Return true if the specified instruction can be predicated.
531/// By default, this returns true for every instruction with a
532/// PredicateOperand.
533bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000534 if (!MI->isPredicable())
Evan Chenga33fc862009-11-21 06:21:52 +0000535 return false;
536
Evan Cheng7f8e5632011-12-07 07:15:52 +0000537 if ((MI->getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
Evan Chenga33fc862009-11-21 06:21:52 +0000538 ARMFunctionInfo *AFI =
539 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Cheng184ec262009-11-24 08:06:15 +0000540 return AFI->isThumb2Function();
Evan Chenga33fc862009-11-21 06:21:52 +0000541 }
542 return true;
543}
David Goodwinaf7451b2009-07-08 16:09:28 +0000544
Chris Lattnerc831fac2009-12-03 06:58:32 +0000545/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
Chandler Carruth82058c02010-10-23 08:40:19 +0000546LLVM_ATTRIBUTE_NOINLINE
David Goodwinaf7451b2009-07-08 16:09:28 +0000547static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattnerc831fac2009-12-03 06:58:32 +0000548 unsigned JTI);
David Goodwinaf7451b2009-07-08 16:09:28 +0000549static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
550 unsigned JTI) {
Chris Lattnerc831fac2009-12-03 06:58:32 +0000551 assert(JTI < JT.size());
David Goodwinaf7451b2009-07-08 16:09:28 +0000552 return JT[JTI].MBBs.size();
553}
554
555/// GetInstSize - Return the size of the specified MachineInstr.
556///
557unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
558 const MachineBasicBlock &MBB = *MI->getParent();
559 const MachineFunction *MF = MBB.getParent();
Chris Lattnere9a75a62009-08-22 21:43:10 +0000560 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwinaf7451b2009-07-08 16:09:28 +0000561
Evan Cheng6cc775f2011-06-28 19:10:37 +0000562 const MCInstrDesc &MCID = MI->getDesc();
Owen Anderson651b2302011-07-13 23:22:26 +0000563 if (MCID.getSize())
564 return MCID.getSize();
David Goodwinaf7451b2009-07-08 16:09:28 +0000565
David Blaikie46a9f012012-01-20 21:51:11 +0000566 // If this machine instr is an inline asm, measure it.
567 if (MI->getOpcode() == ARM::INLINEASM)
568 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
569 if (MI->isLabel())
570 return 0;
571 unsigned Opc = MI->getOpcode();
572 switch (Opc) {
573 case TargetOpcode::IMPLICIT_DEF:
574 case TargetOpcode::KILL:
575 case TargetOpcode::PROLOG_LABEL:
576 case TargetOpcode::EH_LABEL:
577 case TargetOpcode::DBG_VALUE:
578 return 0;
579 case TargetOpcode::BUNDLE:
580 return getInstBundleLength(MI);
581 case ARM::MOVi16_ga_pcrel:
582 case ARM::MOVTi16_ga_pcrel:
583 case ARM::t2MOVi16_ga_pcrel:
584 case ARM::t2MOVTi16_ga_pcrel:
585 return 4;
586 case ARM::MOVi32imm:
587 case ARM::t2MOVi32imm:
588 return 8;
589 case ARM::CONSTPOOL_ENTRY:
590 // If this machine instr is a constant pool entry, its size is recorded as
591 // operand #2.
592 return MI->getOperand(2).getImm();
593 case ARM::Int_eh_sjlj_longjmp:
594 return 16;
595 case ARM::tInt_eh_sjlj_longjmp:
596 return 10;
597 case ARM::Int_eh_sjlj_setjmp:
598 case ARM::Int_eh_sjlj_setjmp_nofp:
599 return 20;
600 case ARM::tInt_eh_sjlj_setjmp:
601 case ARM::t2Int_eh_sjlj_setjmp:
602 case ARM::t2Int_eh_sjlj_setjmp_nofp:
603 return 12;
604 case ARM::BR_JTr:
605 case ARM::BR_JTm:
606 case ARM::BR_JTadd:
607 case ARM::tBR_JTr:
608 case ARM::t2BR_JT:
609 case ARM::t2TBB_JT:
610 case ARM::t2TBH_JT: {
611 // These are jumptable branches, i.e. a branch followed by an inlined
612 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
613 // entry is one byte; TBH two byte each.
614 unsigned EntrySize = (Opc == ARM::t2TBB_JT)
615 ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
616 unsigned NumOps = MCID.getNumOperands();
617 MachineOperand JTOP =
618 MI->getOperand(NumOps - (MI->isPredicable() ? 3 : 2));
619 unsigned JTI = JTOP.getIndex();
620 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
621 assert(MJTI != 0);
622 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
623 assert(JTI < JT.size());
624 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
625 // 4 aligned. The assembler / linker may add 2 byte padding just before
626 // the JT entries. The size does not include this padding; the
627 // constant islands pass does separate bookkeeping for it.
628 // FIXME: If we know the size of the function is less than (1 << 16) *2
629 // bytes, we can use 16-bit entries instead. Then there won't be an
630 // alignment issue.
631 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
632 unsigned NumEntries = getNumJTEntries(JT, JTI);
633 if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
634 // Make sure the instruction that follows TBB is 2-byte aligned.
635 // FIXME: Constant island pass should insert an "ALIGN" instruction
636 // instead.
637 ++NumEntries;
638 return NumEntries * EntrySize + InstSize;
639 }
640 default:
641 // Otherwise, pseudo-instruction sizes are zero.
642 return 0;
643 }
David Goodwinaf7451b2009-07-08 16:09:28 +0000644}
645
Evan Cheng7fae11b2011-12-14 02:11:42 +0000646unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr *MI) const {
647 unsigned Size = 0;
648 MachineBasicBlock::const_instr_iterator I = MI;
649 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
650 while (++I != E && I->isInsideBundle()) {
651 assert(!I->isBundle() && "No nested bundle!");
652 Size += GetInstSizeInBytes(&*I);
653 }
654 return Size;
655}
656
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000657void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
658 MachineBasicBlock::iterator I, DebugLoc DL,
659 unsigned DestReg, unsigned SrcReg,
660 bool KillSrc) const {
661 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
662 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson70aa8d02010-02-16 17:24:15 +0000663
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000664 if (GPRDest && GPRSrc) {
665 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
666 .addReg(SrcReg, getKillRegState(KillSrc))));
667 return;
David Goodwine5b5d8f2009-08-05 21:02:22 +0000668 }
David Goodwinaf7451b2009-07-08 16:09:28 +0000669
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000670 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
671 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
672
Chad Rosierbe762512011-08-20 00:17:25 +0000673 unsigned Opc = 0;
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +0000674 if (SPRDest && SPRSrc)
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000675 Opc = ARM::VMOVS;
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +0000676 else if (GPRDest && SPRSrc)
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000677 Opc = ARM::VMOVRS;
678 else if (SPRDest && GPRSrc)
679 Opc = ARM::VMOVSR;
680 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
681 Opc = ARM::VMOVD;
682 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
Owen Anderson454e1c72011-07-15 18:46:47 +0000683 Opc = ARM::VORRq;
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000684
Chad Rosierbe762512011-08-20 00:17:25 +0000685 if (Opc) {
686 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
Owen Anderson454e1c72011-07-15 18:46:47 +0000687 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosierbe762512011-08-20 00:17:25 +0000688 if (Opc == ARM::VORRq)
689 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosier61f92ef2011-08-20 00:52:40 +0000690 AddDefaultPred(MIB);
Chad Rosierbe762512011-08-20 00:17:25 +0000691 return;
692 }
693
Jakob Stoklund Olesencaa6bd22012-03-29 21:10:40 +0000694 // Handle register classes that require multiple instructions.
695 unsigned BeginIdx = 0;
696 unsigned SubRegs = 0;
Andrew Trickb57e2252012-08-29 04:41:37 +0000697 int Spacing = 1;
Jakob Stoklund Olesencaa6bd22012-03-29 21:10:40 +0000698
699 // Use VORRq when possible.
700 if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
701 Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 2;
702 else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg))
703 Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 4;
704 // Fall back to VMOVD.
705 else if (ARM::DPairRegClass.contains(DestReg, SrcReg))
706 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2;
707 else if (ARM::DTripleRegClass.contains(DestReg, SrcReg))
708 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3;
709 else if (ARM::DQuadRegClass.contains(DestReg, SrcReg))
710 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4;
Jakob Stoklund Olesene46a1042012-10-26 21:29:15 +0000711 else if (ARM::GPRPairRegClass.contains(DestReg, SrcReg))
712 Opc = ARM::MOVr, BeginIdx = ARM::gsub_0, SubRegs = 2;
Jakob Stoklund Olesencaa6bd22012-03-29 21:10:40 +0000713
714 else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg))
715 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2, Spacing = 2;
716 else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg))
717 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3, Spacing = 2;
718 else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg))
719 Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4, Spacing = 2;
720
Andrew Trickb57e2252012-08-29 04:41:37 +0000721 assert(Opc && "Impossible reg-to-reg copy");
Jakob Stoklund Olesencaa6bd22012-03-29 21:10:40 +0000722
Andrew Trick4cc69492012-08-29 01:58:52 +0000723 const TargetRegisterInfo *TRI = &getRegisterInfo();
724 MachineInstrBuilder Mov;
Andrew Trickbd0073d2012-08-29 01:58:55 +0000725
726 // Copy register tuples backward when the first Dest reg overlaps with SrcReg.
727 if (TRI->regsOverlap(SrcReg, TRI->getSubReg(DestReg, BeginIdx))) {
728 BeginIdx = BeginIdx + ((SubRegs-1)*Spacing);
729 Spacing = -Spacing;
730 }
731#ifndef NDEBUG
732 SmallSet<unsigned, 4> DstRegs;
733#endif
Andrew Trick4cc69492012-08-29 01:58:52 +0000734 for (unsigned i = 0; i != SubRegs; ++i) {
735 unsigned Dst = TRI->getSubReg(DestReg, BeginIdx + i*Spacing);
736 unsigned Src = TRI->getSubReg(SrcReg, BeginIdx + i*Spacing);
737 assert(Dst && Src && "Bad sub-register");
Andrew Trickbd0073d2012-08-29 01:58:55 +0000738#ifndef NDEBUG
Andrew Trickbd0073d2012-08-29 01:58:55 +0000739 assert(!DstRegs.count(Src) && "destructive vector copy");
Andrew Trickb57e2252012-08-29 04:41:37 +0000740 DstRegs.insert(Dst);
Andrew Trickbd0073d2012-08-29 01:58:55 +0000741#endif
Andrew Trick4cc69492012-08-29 01:58:52 +0000742 Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst)
743 .addReg(Src);
744 // VORR takes two source operands.
745 if (Opc == ARM::VORRq)
746 Mov.addReg(Src);
747 Mov = AddDefaultPred(Mov);
JF Bastien583db652013-07-12 23:33:03 +0000748 // MOVr can set CC.
749 if (Opc == ARM::MOVr)
750 Mov = AddDefaultCC(Mov);
Andrew Trick4cc69492012-08-29 01:58:52 +0000751 }
752 // Add implicit super-register defs and kills to the last instruction.
753 Mov->addRegisterDefined(DestReg, TRI);
754 if (KillSrc)
755 Mov->addRegisterKilled(SrcReg, TRI);
David Goodwinaf7451b2009-07-08 16:09:28 +0000756}
757
Tim Northover798697d2013-04-21 11:57:07 +0000758const MachineInstrBuilder &
759ARMBaseInstrInfo::AddDReg(MachineInstrBuilder &MIB, unsigned Reg,
760 unsigned SubIdx, unsigned State,
761 const TargetRegisterInfo *TRI) const {
Evan Chengddc93c72010-05-07 00:24:52 +0000762 if (!SubIdx)
763 return MIB.addReg(Reg, State);
764
765 if (TargetRegisterInfo::isPhysicalRegister(Reg))
766 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
767 return MIB.addReg(Reg, State, SubIdx);
768}
769
David Goodwinaf7451b2009-07-08 16:09:28 +0000770void ARMBaseInstrInfo::
771storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
772 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000773 const TargetRegisterClass *RC,
774 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000775 DebugLoc DL;
David Goodwinaf7451b2009-07-08 16:09:28 +0000776 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000777 MachineFunction &MF = *MBB.getParent();
778 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbacha15c3b72009-11-08 00:27:19 +0000779 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000780
781 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +0000782 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000783 MachineMemOperand::MOStore,
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000784 MFI.getObjectSize(FI),
Jim Grosbacha15c3b72009-11-08 00:27:19 +0000785 Align);
David Goodwinaf7451b2009-07-08 16:09:28 +0000786
Owen Anderson732f82c2011-08-10 17:21:20 +0000787 switch (RC->getSize()) {
788 case 4:
789 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
790 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
David Goodwinaf7451b2009-07-08 16:09:28 +0000791 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach338de3e2010-10-27 23:12:14 +0000792 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000793 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
794 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
Evan Cheng9d768f42010-05-06 01:34:11 +0000795 .addReg(SrcReg, getKillRegState(isKill))
796 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000797 } else
798 llvm_unreachable("Unknown reg class!");
799 break;
800 case 8:
801 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
802 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwinaf7451b2009-07-08 16:09:28 +0000803 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000804 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Jakob Stoklund Olesene46a1042012-10-26 21:29:15 +0000805 } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
Tim Northover798697d2013-04-21 11:57:07 +0000806 if (Subtarget.hasV5TEOps()) {
807 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::STRD));
808 AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
809 AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
810 MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO);
811
812 AddDefaultPred(MIB);
813 } else {
814 // Fallback to STM instruction, which has existed since the dawn of
815 // time.
816 MachineInstrBuilder MIB =
817 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STMIA))
818 .addFrameIndex(FI).addMemOperand(MMO));
819 AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
820 AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
821 }
Owen Anderson732f82c2011-08-10 17:21:20 +0000822 } else
823 llvm_unreachable("Unknown reg class!");
824 break;
825 case 16:
Jakob Stoklund Olesen9e512122012-03-28 21:20:32 +0000826 if (ARM::DPairRegClass.hasSubClassEq(RC)) {
Jakob Stoklund Olesend110e2a2012-01-05 00:26:57 +0000827 // Use aligned spills if the stack can be realigned.
828 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000829 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64))
Bob Wilson4c1ca292010-07-06 21:26:18 +0000830 .addFrameIndex(FI).addImm(16)
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000831 .addReg(SrcReg, getKillRegState(isKill))
832 .addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000833 } else {
834 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000835 .addReg(SrcReg, getKillRegState(isKill))
836 .addFrameIndex(FI)
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000837 .addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000838 }
839 } else
840 llvm_unreachable("Unknown reg class!");
841 break;
Anton Korobeynikov218aaf62012-08-04 13:16:12 +0000842 case 24:
843 if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
844 // Use aligned spills if the stack can be realigned.
845 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
846 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64TPseudo))
847 .addFrameIndex(FI).addImm(16)
848 .addReg(SrcReg, getKillRegState(isKill))
849 .addMemOperand(MMO));
850 } else {
851 MachineInstrBuilder MIB =
852 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
853 .addFrameIndex(FI))
854 .addMemOperand(MMO);
855 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
856 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
857 AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
858 }
859 } else
860 llvm_unreachable("Unknown reg class!");
861 break;
Owen Anderson732f82c2011-08-10 17:21:20 +0000862 case 32:
Anton Korobeynikov218aaf62012-08-04 13:16:12 +0000863 if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
Owen Anderson732f82c2011-08-10 17:21:20 +0000864 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
865 // FIXME: It's possible to only store part of the QQ register if the
866 // spilled def has a sub-register index.
867 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
Bob Wilsonb1e9d4b2010-09-15 01:48:05 +0000868 .addFrameIndex(FI).addImm(16)
869 .addReg(SrcReg, getKillRegState(isKill))
870 .addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000871 } else {
872 MachineInstrBuilder MIB =
873 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000874 .addFrameIndex(FI))
Owen Anderson732f82c2011-08-10 17:21:20 +0000875 .addMemOperand(MMO);
876 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
877 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
878 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
879 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
880 }
881 } else
882 llvm_unreachable("Unknown reg class!");
883 break;
884 case 64:
885 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
886 MachineInstrBuilder MIB =
887 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
888 .addFrameIndex(FI))
889 .addMemOperand(MMO);
890 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
891 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
892 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
893 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
894 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
895 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
896 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
897 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
898 } else
899 llvm_unreachable("Unknown reg class!");
900 break;
901 default:
902 llvm_unreachable("Unknown reg class!");
David Goodwinaf7451b2009-07-08 16:09:28 +0000903 }
904}
905
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +0000906unsigned
907ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
908 int &FrameIndex) const {
909 switch (MI->getOpcode()) {
910 default: break;
Jim Grosbach338de3e2010-10-27 23:12:14 +0000911 case ARM::STRrs:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +0000912 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
913 if (MI->getOperand(1).isFI() &&
914 MI->getOperand(2).isReg() &&
915 MI->getOperand(3).isImm() &&
916 MI->getOperand(2).getReg() == 0 &&
917 MI->getOperand(3).getImm() == 0) {
918 FrameIndex = MI->getOperand(1).getIndex();
919 return MI->getOperand(0).getReg();
920 }
921 break;
Jim Grosbach338de3e2010-10-27 23:12:14 +0000922 case ARM::STRi12:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +0000923 case ARM::t2STRi12:
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000924 case ARM::tSTRspi:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +0000925 case ARM::VSTRD:
926 case ARM::VSTRS:
927 if (MI->getOperand(1).isFI() &&
928 MI->getOperand(2).isImm() &&
929 MI->getOperand(2).getImm() == 0) {
930 FrameIndex = MI->getOperand(1).getIndex();
931 return MI->getOperand(0).getReg();
932 }
933 break;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000934 case ARM::VST1q64:
Anton Korobeynikov3a4fdfe2012-08-04 13:22:14 +0000935 case ARM::VST1d64TPseudo:
936 case ARM::VST1d64QPseudo:
Jakob Stoklund Olesen33005d12010-09-15 17:27:09 +0000937 if (MI->getOperand(0).isFI() &&
938 MI->getOperand(2).getSubReg() == 0) {
939 FrameIndex = MI->getOperand(0).getIndex();
940 return MI->getOperand(2).getReg();
941 }
Jakob Stoklund Olesenb929c712010-09-15 21:40:09 +0000942 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000943 case ARM::VSTMQIA:
Jakob Stoklund Olesen33005d12010-09-15 17:27:09 +0000944 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen33005d12010-09-15 17:27:09 +0000945 MI->getOperand(0).getSubReg() == 0) {
946 FrameIndex = MI->getOperand(1).getIndex();
947 return MI->getOperand(0).getReg();
948 }
949 break;
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +0000950 }
951
952 return 0;
953}
954
Jakob Stoklund Olesenc04a66b2011-08-08 21:45:32 +0000955unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
956 int &FrameIndex) const {
957 const MachineMemOperand *Dummy;
Evan Cheng7f8e5632011-12-07 07:15:52 +0000958 return MI->mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesenc04a66b2011-08-08 21:45:32 +0000959}
960
David Goodwinaf7451b2009-07-08 16:09:28 +0000961void ARMBaseInstrInfo::
962loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
963 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000964 const TargetRegisterClass *RC,
965 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000966 DebugLoc DL;
David Goodwinaf7451b2009-07-08 16:09:28 +0000967 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000968 MachineFunction &MF = *MBB.getParent();
969 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbacha15c3b72009-11-08 00:27:19 +0000970 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000971 MachineMemOperand *MMO =
Chris Lattnere3d864b2010-09-21 04:39:43 +0000972 MF.getMachineMemOperand(
Jay Foad465101b2011-11-15 07:34:52 +0000973 MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000974 MachineMemOperand::MOLoad,
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +0000975 MFI.getObjectSize(FI),
Jim Grosbacha15c3b72009-11-08 00:27:19 +0000976 Align);
David Goodwinaf7451b2009-07-08 16:09:28 +0000977
Owen Anderson732f82c2011-08-10 17:21:20 +0000978 switch (RC->getSize()) {
979 case 4:
980 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
981 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
982 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilson37f106e2010-02-16 22:01:59 +0000983
Owen Anderson732f82c2011-08-10 17:21:20 +0000984 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
985 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000986 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +0000987 } else
988 llvm_unreachable("Unknown reg class!");
Bob Wilsona92e41a2010-06-18 21:32:42 +0000989 break;
Owen Anderson732f82c2011-08-10 17:21:20 +0000990 case 8:
991 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
992 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Evan Cheng9d768f42010-05-06 01:34:11 +0000993 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Jakob Stoklund Olesene46a1042012-10-26 21:29:15 +0000994 } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
Tim Northover798697d2013-04-21 11:57:07 +0000995 MachineInstrBuilder MIB;
996
997 if (Subtarget.hasV5TEOps()) {
998 MIB = BuildMI(MBB, I, DL, get(ARM::LDRD));
999 AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
1000 AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
1001 MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO);
1002
1003 AddDefaultPred(MIB);
1004 } else {
1005 // Fallback to LDM instruction, which has existed since the dawn of
1006 // time.
1007 MIB = AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDMIA))
1008 .addFrameIndex(FI).addMemOperand(MMO));
1009 MIB = AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
1010 MIB = AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
1011 }
1012
Jakob Stoklund Olesene46a1042012-10-26 21:29:15 +00001013 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1014 MIB.addReg(DestReg, RegState::ImplicitDefine);
Owen Anderson732f82c2011-08-10 17:21:20 +00001015 } else
1016 llvm_unreachable("Unknown reg class!");
Bob Wilsona92e41a2010-06-18 21:32:42 +00001017 break;
Owen Anderson732f82c2011-08-10 17:21:20 +00001018 case 16:
Jakob Stoklund Olesen9e512122012-03-28 21:20:32 +00001019 if (ARM::DPairRegClass.hasSubClassEq(RC)) {
Jakob Stoklund Olesend110e2a2012-01-05 00:26:57 +00001020 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001021 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg)
Bob Wilson4c1ca292010-07-06 21:26:18 +00001022 .addFrameIndex(FI).addImm(16)
Evan Cheng9de7cfe2010-05-13 01:12:06 +00001023 .addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +00001024 } else {
1025 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
1026 .addFrameIndex(FI)
1027 .addMemOperand(MMO));
1028 }
1029 } else
1030 llvm_unreachable("Unknown reg class!");
Bob Wilsona92e41a2010-06-18 21:32:42 +00001031 break;
Anton Korobeynikov218aaf62012-08-04 13:16:12 +00001032 case 24:
1033 if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
1034 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
1035 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg)
1036 .addFrameIndex(FI).addImm(16)
1037 .addMemOperand(MMO));
1038 } else {
1039 MachineInstrBuilder MIB =
1040 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1041 .addFrameIndex(FI)
1042 .addMemOperand(MMO));
1043 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1044 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1045 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1046 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1047 MIB.addReg(DestReg, RegState::ImplicitDefine);
1048 }
1049 } else
1050 llvm_unreachable("Unknown reg class!");
1051 break;
1052 case 32:
1053 if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
Owen Anderson732f82c2011-08-10 17:21:20 +00001054 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
1055 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
Bob Wilsonb1e9d4b2010-09-15 01:48:05 +00001056 .addFrameIndex(FI).addImm(16)
1057 .addMemOperand(MMO));
Owen Anderson732f82c2011-08-10 17:21:20 +00001058 } else {
1059 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001060 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1061 .addFrameIndex(FI))
Owen Anderson732f82c2011-08-10 17:21:20 +00001062 .addMemOperand(MMO);
Jakob Stoklund Olesenf729cea2012-03-04 18:40:30 +00001063 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1064 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1065 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1066 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
Jakob Stoklund Olesend9b427e2012-03-06 02:48:17 +00001067 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1068 MIB.addReg(DestReg, RegState::ImplicitDefine);
Owen Anderson732f82c2011-08-10 17:21:20 +00001069 }
1070 } else
1071 llvm_unreachable("Unknown reg class!");
1072 break;
1073 case 64:
1074 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
1075 MachineInstrBuilder MIB =
1076 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1077 .addFrameIndex(FI))
1078 .addMemOperand(MMO);
Jakob Stoklund Olesenf729cea2012-03-04 18:40:30 +00001079 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1080 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1081 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1082 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
1083 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI);
1084 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI);
1085 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI);
1086 MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI);
Jakob Stoklund Olesend9b427e2012-03-06 02:48:17 +00001087 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1088 MIB.addReg(DestReg, RegState::ImplicitDefine);
Owen Anderson732f82c2011-08-10 17:21:20 +00001089 } else
1090 llvm_unreachable("Unknown reg class!");
Bob Wilsona92e41a2010-06-18 21:32:42 +00001091 break;
Bob Wilsona92e41a2010-06-18 21:32:42 +00001092 default:
1093 llvm_unreachable("Unknown regclass!");
David Goodwinaf7451b2009-07-08 16:09:28 +00001094 }
1095}
1096
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +00001097unsigned
1098ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
1099 int &FrameIndex) const {
1100 switch (MI->getOpcode()) {
1101 default: break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001102 case ARM::LDRrs:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +00001103 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
1104 if (MI->getOperand(1).isFI() &&
1105 MI->getOperand(2).isReg() &&
1106 MI->getOperand(3).isImm() &&
1107 MI->getOperand(2).getReg() == 0 &&
1108 MI->getOperand(3).getImm() == 0) {
1109 FrameIndex = MI->getOperand(1).getIndex();
1110 return MI->getOperand(0).getReg();
1111 }
1112 break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001113 case ARM::LDRi12:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +00001114 case ARM::t2LDRi12:
Jim Grosbachd86f34d2011-06-29 20:26:39 +00001115 case ARM::tLDRspi:
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +00001116 case ARM::VLDRD:
1117 case ARM::VLDRS:
1118 if (MI->getOperand(1).isFI() &&
1119 MI->getOperand(2).isImm() &&
1120 MI->getOperand(2).getImm() == 0) {
1121 FrameIndex = MI->getOperand(1).getIndex();
1122 return MI->getOperand(0).getReg();
1123 }
1124 break;
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001125 case ARM::VLD1q64:
Anton Korobeynikov3a4fdfe2012-08-04 13:22:14 +00001126 case ARM::VLD1d64TPseudo:
1127 case ARM::VLD1d64QPseudo:
Jakob Stoklund Olesen33005d12010-09-15 17:27:09 +00001128 if (MI->getOperand(1).isFI() &&
1129 MI->getOperand(0).getSubReg() == 0) {
1130 FrameIndex = MI->getOperand(1).getIndex();
1131 return MI->getOperand(0).getReg();
1132 }
1133 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001134 case ARM::VLDMQIA:
Jakob Stoklund Olesen44857a32010-09-15 21:40:11 +00001135 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen44857a32010-09-15 21:40:11 +00001136 MI->getOperand(0).getSubReg() == 0) {
1137 FrameIndex = MI->getOperand(1).getIndex();
1138 return MI->getOperand(0).getReg();
1139 }
1140 break;
Jakob Stoklund Olesen11f5be32010-09-15 16:36:26 +00001141 }
1142
1143 return 0;
1144}
1145
Jakob Stoklund Olesenc04a66b2011-08-08 21:45:32 +00001146unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
1147 int &FrameIndex) const {
1148 const MachineMemOperand *Dummy;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001149 return MI->mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesenc04a66b2011-08-08 21:45:32 +00001150}
1151
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +00001152bool ARMBaseInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const{
1153 // This hook gets to expand COPY instructions before they become
1154 // copyPhysReg() calls. Look for VMOVS instructions that can legally be
1155 // widened to VMOVD. We prefer the VMOVD when possible because it may be
1156 // changed into a VORR that can go down the NEON pipeline.
Silviu Baranga82dd6ac2013-03-15 18:28:25 +00001157 if (!WidenVMOVS || !MI->isCopy() || Subtarget.isCortexA15())
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +00001158 return false;
1159
1160 // Look for a copy between even S-registers. That is where we keep floats
1161 // when using NEON v2f32 instructions for f32 arithmetic.
1162 unsigned DstRegS = MI->getOperand(0).getReg();
1163 unsigned SrcRegS = MI->getOperand(1).getReg();
1164 if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS))
1165 return false;
1166
1167 const TargetRegisterInfo *TRI = &getRegisterInfo();
1168 unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0,
1169 &ARM::DPRRegClass);
1170 unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0,
1171 &ARM::DPRRegClass);
1172 if (!DstRegD || !SrcRegD)
1173 return false;
1174
1175 // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only
1176 // legal if the COPY already defines the full DstRegD, and it isn't a
1177 // sub-register insertion.
1178 if (!MI->definesRegister(DstRegD, TRI) || MI->readsRegister(DstRegD, TRI))
1179 return false;
1180
Jakob Stoklund Olesen39c31a72011-10-12 00:06:23 +00001181 // A dead copy shouldn't show up here, but reject it just in case.
1182 if (MI->getOperand(0).isDead())
1183 return false;
1184
1185 // All clear, widen the COPY.
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +00001186 DEBUG(dbgs() << "widening: " << *MI);
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00001187 MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI);
Jakob Stoklund Olesen39c31a72011-10-12 00:06:23 +00001188
1189 // Get rid of the old <imp-def> of DstRegD. Leave it if it defines a Q-reg
1190 // or some other super-register.
1191 int ImpDefIdx = MI->findRegisterDefOperandIdx(DstRegD);
1192 if (ImpDefIdx != -1)
1193 MI->RemoveOperand(ImpDefIdx);
1194
1195 // Change the opcode and operands.
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +00001196 MI->setDesc(get(ARM::VMOVD));
1197 MI->getOperand(0).setReg(DstRegD);
1198 MI->getOperand(1).setReg(SrcRegD);
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00001199 AddDefaultPred(MIB);
Jakob Stoklund Olesen39c31a72011-10-12 00:06:23 +00001200
1201 // We are now reading SrcRegD instead of SrcRegS. This may upset the
1202 // register scavenger and machine verifier, so we need to indicate that we
1203 // are reading an undefined value from SrcRegD, but a proper value from
1204 // SrcRegS.
1205 MI->getOperand(1).setIsUndef();
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00001206 MIB.addReg(SrcRegS, RegState::Implicit);
Jakob Stoklund Olesen39c31a72011-10-12 00:06:23 +00001207
1208 // SrcRegD may actually contain an unrelated value in the ssub_1
1209 // sub-register. Don't kill it. Only kill the ssub_0 sub-register.
1210 if (MI->getOperand(1).isKill()) {
1211 MI->getOperand(1).setIsKill(false);
1212 MI->addRegisterKilled(SrcRegS, TRI, true);
1213 }
1214
Jakob Stoklund Olesenda7c0f82011-10-11 00:59:06 +00001215 DEBUG(dbgs() << "replaced by: " << *MI);
1216 return true;
1217}
1218
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001219/// Create a copy of a const pool value. Update CPI to the new index and return
1220/// the label UID.
1221static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1222 MachineConstantPool *MCP = MF.getConstantPool();
1223 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1224
1225 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1226 assert(MCPE.isMachineConstantPoolEntry() &&
1227 "Expecting a machine constantpool entry!");
1228 ARMConstantPoolValue *ACPV =
1229 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1230
Evan Chengdfce83c2011-01-17 08:03:18 +00001231 unsigned PCLabelId = AFI->createPICLabelUId();
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001232 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach1f77ee52010-09-10 21:38:22 +00001233 // FIXME: The below assumes PIC relocation model and that the function
1234 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
1235 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
1236 // instructions, so that's probably OK, but is PIC always correct when
1237 // we get here?
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001238 if (ACPV->isGlobalValue())
Bill Wendling7753d662011-10-01 08:00:54 +00001239 NewCPV = ARMConstantPoolConstant::
1240 Create(cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId,
1241 ARMCP::CPValue, 4);
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001242 else if (ACPV->isExtSymbol())
Bill Wendlingc214cb02011-10-01 08:58:29 +00001243 NewCPV = ARMConstantPoolSymbol::
1244 Create(MF.getFunction()->getContext(),
1245 cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4);
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001246 else if (ACPV->isBlockAddress())
Bill Wendling7753d662011-10-01 08:00:54 +00001247 NewCPV = ARMConstantPoolConstant::
1248 Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId,
1249 ARMCP::CPBlockAddress, 4);
Jim Grosbach1f77ee52010-09-10 21:38:22 +00001250 else if (ACPV->isLSDA())
Bill Wendling7753d662011-10-01 08:00:54 +00001251 NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId,
1252 ARMCP::CPLSDA, 4);
Bill Wendling69bc3de2011-09-29 23:50:42 +00001253 else if (ACPV->isMachineBasicBlock())
Bill Wendling4a4772f2011-10-01 09:30:42 +00001254 NewCPV = ARMConstantPoolMBB::
1255 Create(MF.getFunction()->getContext(),
1256 cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4);
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001257 else
1258 llvm_unreachable("Unexpected ARM constantpool value type!!");
1259 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1260 return PCLabelId;
1261}
1262
Evan Chengfe864422009-11-08 00:15:23 +00001263void ARMBaseInstrInfo::
1264reMaterialize(MachineBasicBlock &MBB,
1265 MachineBasicBlock::iterator I,
1266 unsigned DestReg, unsigned SubIdx,
Evan Cheng6ad7da92009-11-14 02:55:43 +00001267 const MachineInstr *Orig,
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001268 const TargetRegisterInfo &TRI) const {
Evan Chengfe864422009-11-08 00:15:23 +00001269 unsigned Opcode = Orig->getOpcode();
1270 switch (Opcode) {
1271 default: {
1272 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001273 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfe864422009-11-08 00:15:23 +00001274 MBB.insert(I, MI);
1275 break;
1276 }
1277 case ARM::tLDRpci_pic:
1278 case ARM::t2LDRpci_pic: {
1279 MachineFunction &MF = *MBB.getParent();
Evan Chengfe864422009-11-08 00:15:23 +00001280 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001281 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfe864422009-11-08 00:15:23 +00001282 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1283 DestReg)
1284 .addConstantPoolIndex(CPI).addImm(PCLabelId);
Chris Lattner1d0c2572011-04-29 05:24:29 +00001285 MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
Evan Chengfe864422009-11-08 00:15:23 +00001286 break;
1287 }
1288 }
Evan Chengfe864422009-11-08 00:15:23 +00001289}
1290
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001291MachineInstr *
1292ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +00001293 MachineInstr *MI = TargetInstrInfo::duplicate(Orig, MF);
Jakob Stoklund Olesen29a64c92010-01-06 23:47:07 +00001294 switch(Orig->getOpcode()) {
1295 case ARM::tLDRpci_pic:
1296 case ARM::t2LDRpci_pic: {
1297 unsigned CPI = Orig->getOperand(1).getIndex();
1298 unsigned PCLabelId = duplicateCPV(MF, CPI);
1299 Orig->getOperand(1).setIndex(CPI);
1300 Orig->getOperand(2).setImm(PCLabelId);
1301 break;
1302 }
1303 }
1304 return MI;
1305}
1306
Evan Chenge9c46c22010-03-03 01:44:33 +00001307bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
Evan Chengb8b0ad82011-01-20 08:34:58 +00001308 const MachineInstr *MI1,
1309 const MachineRegisterInfo *MRI) const {
Evan Chenga8e8a7c2009-11-07 04:04:34 +00001310 int Opcode = MI0->getOpcode();
Evan Cheng028ccbfc2011-01-20 23:55:07 +00001311 if (Opcode == ARM::t2LDRpci ||
Evan Chengbbd50b02009-11-20 02:10:27 +00001312 Opcode == ARM::t2LDRpci_pic ||
1313 Opcode == ARM::tLDRpci ||
Evan Chengb8b0ad82011-01-20 08:34:58 +00001314 Opcode == ARM::tLDRpci_pic ||
Evan Cheng2f2435d2011-01-21 18:55:51 +00001315 Opcode == ARM::MOV_ga_dyn ||
1316 Opcode == ARM::MOV_ga_pcrel ||
1317 Opcode == ARM::MOV_ga_pcrel_ldr ||
1318 Opcode == ARM::t2MOV_ga_dyn ||
1319 Opcode == ARM::t2MOV_ga_pcrel) {
Evan Chenga8e8a7c2009-11-07 04:04:34 +00001320 if (MI1->getOpcode() != Opcode)
1321 return false;
1322 if (MI0->getNumOperands() != MI1->getNumOperands())
1323 return false;
1324
1325 const MachineOperand &MO0 = MI0->getOperand(1);
1326 const MachineOperand &MO1 = MI1->getOperand(1);
1327 if (MO0.getOffset() != MO1.getOffset())
1328 return false;
1329
Evan Cheng2f2435d2011-01-21 18:55:51 +00001330 if (Opcode == ARM::MOV_ga_dyn ||
1331 Opcode == ARM::MOV_ga_pcrel ||
1332 Opcode == ARM::MOV_ga_pcrel_ldr ||
1333 Opcode == ARM::t2MOV_ga_dyn ||
1334 Opcode == ARM::t2MOV_ga_pcrel)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001335 // Ignore the PC labels.
1336 return MO0.getGlobal() == MO1.getGlobal();
1337
Evan Chenga8e8a7c2009-11-07 04:04:34 +00001338 const MachineFunction *MF = MI0->getParent()->getParent();
1339 const MachineConstantPool *MCP = MF->getConstantPool();
1340 int CPI0 = MO0.getIndex();
1341 int CPI1 = MO1.getIndex();
1342 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1343 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
Evan Chengf098bf12011-03-24 06:20:03 +00001344 bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1345 bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1346 if (isARMCP0 && isARMCP1) {
1347 ARMConstantPoolValue *ACPV0 =
1348 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1349 ARMConstantPoolValue *ACPV1 =
1350 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1351 return ACPV0->hasSameValue(ACPV1);
1352 } else if (!isARMCP0 && !isARMCP1) {
1353 return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1354 }
1355 return false;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001356 } else if (Opcode == ARM::PICLDR) {
1357 if (MI1->getOpcode() != Opcode)
1358 return false;
1359 if (MI0->getNumOperands() != MI1->getNumOperands())
1360 return false;
1361
1362 unsigned Addr0 = MI0->getOperand(1).getReg();
1363 unsigned Addr1 = MI1->getOperand(1).getReg();
1364 if (Addr0 != Addr1) {
1365 if (!MRI ||
1366 !TargetRegisterInfo::isVirtualRegister(Addr0) ||
1367 !TargetRegisterInfo::isVirtualRegister(Addr1))
1368 return false;
1369
1370 // This assumes SSA form.
1371 MachineInstr *Def0 = MRI->getVRegDef(Addr0);
1372 MachineInstr *Def1 = MRI->getVRegDef(Addr1);
1373 // Check if the loaded value, e.g. a constantpool of a global address, are
1374 // the same.
1375 if (!produceSameValue(Def0, Def1, MRI))
1376 return false;
1377 }
1378
1379 for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) {
1380 // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
1381 const MachineOperand &MO0 = MI0->getOperand(i);
1382 const MachineOperand &MO1 = MI1->getOperand(i);
1383 if (!MO0.isIdenticalTo(MO1))
1384 return false;
1385 }
1386 return true;
Evan Chenga8e8a7c2009-11-07 04:04:34 +00001387 }
1388
Evan Chenge9c46c22010-03-03 01:44:33 +00001389 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chenga8e8a7c2009-11-07 04:04:34 +00001390}
1391
Bill Wendlingf4707472010-06-23 23:00:16 +00001392/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1393/// determine if two loads are loading from the same base address. It should
1394/// only return true if the base pointers are the same and the only differences
1395/// between the two addresses is the offset. It also returns the offsets by
1396/// reference.
Andrew Tricka7714a02012-11-12 19:40:10 +00001397///
1398/// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched
1399/// is permanently disabled.
Bill Wendlingf4707472010-06-23 23:00:16 +00001400bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1401 int64_t &Offset1,
1402 int64_t &Offset2) const {
1403 // Don't worry about Thumb: just ARM and Thumb2.
1404 if (Subtarget.isThumb1Only()) return false;
1405
1406 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1407 return false;
1408
1409 switch (Load1->getMachineOpcode()) {
1410 default:
1411 return false;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001412 case ARM::LDRi12:
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001413 case ARM::LDRBi12:
Bill Wendlingf4707472010-06-23 23:00:16 +00001414 case ARM::LDRD:
1415 case ARM::LDRH:
1416 case ARM::LDRSB:
1417 case ARM::LDRSH:
1418 case ARM::VLDRD:
1419 case ARM::VLDRS:
1420 case ARM::t2LDRi8:
1421 case ARM::t2LDRDi8:
1422 case ARM::t2LDRSHi8:
1423 case ARM::t2LDRi12:
1424 case ARM::t2LDRSHi12:
1425 break;
1426 }
1427
1428 switch (Load2->getMachineOpcode()) {
1429 default:
1430 return false;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001431 case ARM::LDRi12:
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001432 case ARM::LDRBi12:
Bill Wendlingf4707472010-06-23 23:00:16 +00001433 case ARM::LDRD:
1434 case ARM::LDRH:
1435 case ARM::LDRSB:
1436 case ARM::LDRSH:
1437 case ARM::VLDRD:
1438 case ARM::VLDRS:
1439 case ARM::t2LDRi8:
Bill Wendlingf4707472010-06-23 23:00:16 +00001440 case ARM::t2LDRSHi8:
1441 case ARM::t2LDRi12:
1442 case ARM::t2LDRSHi12:
1443 break;
1444 }
1445
1446 // Check if base addresses and chain operands match.
1447 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1448 Load1->getOperand(4) != Load2->getOperand(4))
1449 return false;
1450
1451 // Index should be Reg0.
1452 if (Load1->getOperand(3) != Load2->getOperand(3))
1453 return false;
1454
1455 // Determine the offsets.
1456 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1457 isa<ConstantSDNode>(Load2->getOperand(1))) {
1458 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1459 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1460 return true;
1461 }
1462
1463 return false;
1464}
1465
1466/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001467/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Bill Wendlingf4707472010-06-23 23:00:16 +00001468/// be scheduled togther. On some targets if two loads are loading from
1469/// addresses in the same cache line, it's better if they are scheduled
1470/// together. This function takes two integers that represent the load offsets
1471/// from the common base address. It returns true if it decides it's desirable
1472/// to schedule the two loads together. "NumLoads" is the number of loads that
1473/// have already been scheduled after Load1.
Andrew Tricka7714a02012-11-12 19:40:10 +00001474///
1475/// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched
1476/// is permanently disabled.
Bill Wendlingf4707472010-06-23 23:00:16 +00001477bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1478 int64_t Offset1, int64_t Offset2,
1479 unsigned NumLoads) const {
1480 // Don't worry about Thumb: just ARM and Thumb2.
1481 if (Subtarget.isThumb1Only()) return false;
1482
1483 assert(Offset2 > Offset1);
1484
1485 if ((Offset2 - Offset1) / 8 > 64)
1486 return false;
1487
1488 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1489 return false; // FIXME: overly conservative?
1490
1491 // Four loads in a row should be sufficient.
1492 if (NumLoads >= 3)
1493 return false;
1494
1495 return true;
1496}
1497
Evan Cheng2d51c7c2010-06-18 23:09:54 +00001498bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1499 const MachineBasicBlock *MBB,
1500 const MachineFunction &MF) const {
Jim Grosbachba3ece62010-06-25 18:43:14 +00001501 // Debug info is never a scheduling boundary. It's necessary to be explicit
1502 // due to the special treatment of IT instructions below, otherwise a
1503 // dbg_value followed by an IT will result in the IT instruction being
1504 // considered a scheduling hazard, which is wrong. It should be the actual
1505 // instruction preceding the dbg_value instruction(s), just like it is
1506 // when debug info is not present.
1507 if (MI->isDebugValue())
1508 return false;
1509
Evan Cheng2d51c7c2010-06-18 23:09:54 +00001510 // Terminators and labels can't be scheduled around.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001511 if (MI->isTerminator() || MI->isLabel())
Evan Cheng2d51c7c2010-06-18 23:09:54 +00001512 return true;
1513
1514 // Treat the start of the IT block as a scheduling boundary, but schedule
1515 // t2IT along with all instructions following it.
1516 // FIXME: This is a big hammer. But the alternative is to add all potential
1517 // true and anti dependencies to IT block instructions as implicit operands
1518 // to the t2IT instruction. The added compile time and complexity does not
1519 // seem worth it.
1520 MachineBasicBlock::const_iterator I = MI;
Jim Grosbachba3ece62010-06-25 18:43:14 +00001521 // Make sure to skip any dbg_value instructions
1522 while (++I != MBB->end() && I->isDebugValue())
1523 ;
1524 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng2d51c7c2010-06-18 23:09:54 +00001525 return true;
1526
1527 // Don't attempt to schedule around any instruction that defines
1528 // a stack-oriented pointer, as it's unlikely to be profitable. This
1529 // saves compile time, because it doesn't require every single
1530 // stack slot reference to depend on the instruction that does the
1531 // modification.
Jakob Stoklund Olesen6909faa2012-02-21 23:47:43 +00001532 // Calls don't actually change the stack pointer, even if they have imp-defs.
Jakob Stoklund Olesen5f37f1c2012-02-22 01:07:19 +00001533 // No ARM calling conventions change the stack pointer. (X86 calling
1534 // conventions sometimes do).
Jakob Stoklund Olesen6909faa2012-02-21 23:47:43 +00001535 if (!MI->isCall() && MI->definesRegister(ARM::SP))
Evan Cheng2d51c7c2010-06-18 23:09:54 +00001536 return true;
1537
1538 return false;
1539}
1540
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001541bool ARMBaseInstrInfo::
1542isProfitableToIfCvt(MachineBasicBlock &MBB,
1543 unsigned NumCycles, unsigned ExtraPredCycles,
1544 const BranchProbability &Probability) const {
Cameron Zwarich80018502011-04-13 06:39:16 +00001545 if (!NumCycles)
Evan Cheng02b184d2010-06-25 22:42:03 +00001546 return false;
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00001547
Owen Anderson88af7d02010-09-28 18:32:13 +00001548 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001549 unsigned UnpredCost = Probability.getNumerator() * NumCycles;
1550 UnpredCost /= Probability.getDenominator();
1551 UnpredCost += 1; // The branch itself
1552 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00001553
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001554 return (NumCycles + ExtraPredCycles) <= UnpredCost;
Evan Cheng02b184d2010-06-25 22:42:03 +00001555}
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00001556
Evan Cheng02b184d2010-06-25 22:42:03 +00001557bool ARMBaseInstrInfo::
Evan Chengdebf9c52010-11-03 00:45:17 +00001558isProfitableToIfCvt(MachineBasicBlock &TMBB,
1559 unsigned TCycles, unsigned TExtra,
1560 MachineBasicBlock &FMBB,
1561 unsigned FCycles, unsigned FExtra,
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001562 const BranchProbability &Probability) const {
Evan Chengdebf9c52010-11-03 00:45:17 +00001563 if (!TCycles || !FCycles)
Owen Anderson88af7d02010-09-28 18:32:13 +00001564 return false;
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00001565
Owen Anderson88af7d02010-09-28 18:32:13 +00001566 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001567 unsigned TUnpredCost = Probability.getNumerator() * TCycles;
1568 TUnpredCost /= Probability.getDenominator();
Andrew Trick3f1fdf12011-09-21 02:17:37 +00001569
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001570 uint32_t Comp = Probability.getDenominator() - Probability.getNumerator();
1571 unsigned FUnpredCost = Comp * FCycles;
1572 FUnpredCost /= Probability.getDenominator();
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00001573
Jakub Staszak9b07c0a2011-07-10 02:58:07 +00001574 unsigned UnpredCost = TUnpredCost + FUnpredCost;
1575 UnpredCost += 1; // The branch itself
1576 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
1577
1578 return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost;
Evan Cheng02b184d2010-06-25 22:42:03 +00001579}
1580
Bob Wilsone8a549c2012-09-29 21:43:49 +00001581bool
1582ARMBaseInstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
1583 MachineBasicBlock &FMBB) const {
1584 // Reduce false anti-dependencies to let Swift's out-of-order execution
1585 // engine do its thing.
1586 return Subtarget.isSwift();
1587}
1588
Evan Cheng2aa91cc2009-08-08 03:20:32 +00001589/// getInstrPredicate - If instruction is predicated, returns its predicate
1590/// condition, otherwise returns AL. It also returns the condition code
1591/// register by reference.
Evan Cheng83e0d482009-09-28 09:14:39 +00001592ARMCC::CondCodes
1593llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng2aa91cc2009-08-08 03:20:32 +00001594 int PIdx = MI->findFirstPredOperandIdx();
1595 if (PIdx == -1) {
1596 PredReg = 0;
1597 return ARMCC::AL;
1598 }
1599
1600 PredReg = MI->getOperand(PIdx+1).getReg();
1601 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1602}
1603
1604
Evan Cheng780748d2009-07-28 05:48:47 +00001605int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng056c6692009-07-27 18:20:05 +00001606 if (Opc == ARM::B)
1607 return ARM::Bcc;
David Blaikie46a9f012012-01-20 21:51:11 +00001608 if (Opc == ARM::tB)
Evan Cheng056c6692009-07-27 18:20:05 +00001609 return ARM::tBcc;
David Blaikie46a9f012012-01-20 21:51:11 +00001610 if (Opc == ARM::t2B)
1611 return ARM::t2Bcc;
Evan Cheng056c6692009-07-27 18:20:05 +00001612
1613 llvm_unreachable("Unknown unconditional branch opcode!");
Evan Cheng056c6692009-07-27 18:20:05 +00001614}
1615
Jakob Stoklund Olesen0a5b72f2012-04-04 18:23:42 +00001616/// commuteInstruction - Handle commutable instructions.
1617MachineInstr *
1618ARMBaseInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
1619 switch (MI->getOpcode()) {
1620 case ARM::MOVCCr:
1621 case ARM::t2MOVCCr: {
1622 // MOVCC can be commuted by inverting the condition.
1623 unsigned PredReg = 0;
1624 ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg);
1625 // MOVCC AL can't be inverted. Shouldn't happen.
1626 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
1627 return NULL;
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +00001628 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
Jakob Stoklund Olesen0a5b72f2012-04-04 18:23:42 +00001629 if (!MI)
1630 return NULL;
1631 // After swapping the MOVCC operands, also invert the condition.
1632 MI->getOperand(MI->findFirstPredOperandIdx())
1633 .setImm(ARMCC::getOppositeCondition(CC));
1634 return MI;
1635 }
1636 }
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +00001637 return TargetInstrInfo::commuteInstruction(MI, NewMI);
Jakob Stoklund Olesen0a5b72f2012-04-04 18:23:42 +00001638}
Evan Cheng780748d2009-07-28 05:48:47 +00001639
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001640/// Identify instructions that can be folded into a MOVCC instruction, and
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001641/// return the defining instruction.
1642static MachineInstr *canFoldIntoMOVCC(unsigned Reg,
1643 const MachineRegisterInfo &MRI,
1644 const TargetInstrInfo *TII) {
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001645 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1646 return 0;
1647 if (!MRI.hasOneNonDBGUse(Reg))
1648 return 0;
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001649 MachineInstr *MI = MRI.getVRegDef(Reg);
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001650 if (!MI)
1651 return 0;
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001652 // MI is folded into the MOVCC by predicating it.
1653 if (!MI->isPredicable())
1654 return 0;
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001655 // Check if MI has any non-dead defs or physreg uses. This also detects
1656 // predicated instructions which will be reading CPSR.
1657 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
1658 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen7b1a2e82012-08-17 20:55:34 +00001659 // Reject frame index operands, PEI can't handle the predicated pseudos.
1660 if (MO.isFI() || MO.isCPI() || MO.isJTI())
1661 return 0;
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001662 if (!MO.isReg())
1663 continue;
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001664 // MI can't have any tied operands, that would conflict with predication.
1665 if (MO.isTied())
1666 return 0;
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001667 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1668 return 0;
1669 if (MO.isDef() && !MO.isDead())
1670 return 0;
1671 }
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001672 bool DontMoveAcrossStores = true;
1673 if (!MI->isSafeToMove(TII, /* AliasAnalysis = */ 0, DontMoveAcrossStores))
1674 return 0;
1675 return MI;
Jakob Stoklund Olesen6cb96122012-08-15 22:16:39 +00001676}
1677
Jakob Stoklund Olesenc19bf022012-08-16 23:14:20 +00001678bool ARMBaseInstrInfo::analyzeSelect(const MachineInstr *MI,
1679 SmallVectorImpl<MachineOperand> &Cond,
1680 unsigned &TrueOp, unsigned &FalseOp,
1681 bool &Optimizable) const {
1682 assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) &&
1683 "Unknown select instruction");
1684 // MOVCC operands:
1685 // 0: Def.
1686 // 1: True use.
1687 // 2: False use.
1688 // 3: Condition code.
1689 // 4: CPSR use.
1690 TrueOp = 1;
1691 FalseOp = 2;
1692 Cond.push_back(MI->getOperand(3));
1693 Cond.push_back(MI->getOperand(4));
1694 // We can always fold a def.
1695 Optimizable = true;
1696 return false;
1697}
1698
1699MachineInstr *ARMBaseInstrInfo::optimizeSelect(MachineInstr *MI,
1700 bool PreferFalse) const {
1701 assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) &&
1702 "Unknown select instruction");
1703 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001704 MachineInstr *DefMI = canFoldIntoMOVCC(MI->getOperand(2).getReg(), MRI, this);
1705 bool Invert = !DefMI;
1706 if (!DefMI)
1707 DefMI = canFoldIntoMOVCC(MI->getOperand(1).getReg(), MRI, this);
1708 if (!DefMI)
Jakob Stoklund Olesenc19bf022012-08-16 23:14:20 +00001709 return 0;
1710
1711 // Create a new predicated version of DefMI.
1712 // Rfalse is the first use.
1713 MachineInstrBuilder NewMI = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001714 DefMI->getDesc(),
1715 MI->getOperand(0).getReg());
Jakob Stoklund Olesenc19bf022012-08-16 23:14:20 +00001716
1717 // Copy all the DefMI operands, excluding its (null) predicate.
1718 const MCInstrDesc &DefDesc = DefMI->getDesc();
1719 for (unsigned i = 1, e = DefDesc.getNumOperands();
1720 i != e && !DefDesc.OpInfo[i].isPredicate(); ++i)
1721 NewMI.addOperand(DefMI->getOperand(i));
1722
1723 unsigned CondCode = MI->getOperand(3).getImm();
1724 if (Invert)
1725 NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode)));
1726 else
1727 NewMI.addImm(CondCode);
1728 NewMI.addOperand(MI->getOperand(4));
1729
1730 // DefMI is not the -S version that sets CPSR, so add an optional %noreg.
1731 if (NewMI->hasOptionalDef())
1732 AddDefaultCC(NewMI);
1733
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001734 // The output register value when the predicate is false is an implicit
1735 // register operand tied to the first def.
1736 // The tie makes the register allocator ensure the FalseReg is allocated the
1737 // same register as operand 0.
1738 MachineOperand FalseReg = MI->getOperand(Invert ? 2 : 1);
1739 FalseReg.setImplicit();
Jakob Stoklund Olesen2ea20362012-12-20 22:53:55 +00001740 NewMI.addOperand(FalseReg);
Jakob Stoklund Olesenf8310592012-09-05 23:58:02 +00001741 NewMI->tieOperands(0, NewMI->getNumOperands() - 1);
1742
Jakob Stoklund Olesenc19bf022012-08-16 23:14:20 +00001743 // The caller will erase MI, but not DefMI.
1744 DefMI->eraseFromParent();
1745 return NewMI;
1746}
1747
Andrew Trick924123a2011-09-21 02:20:46 +00001748/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the
1749/// instruction is encoded with an 'S' bit is determined by the optional CPSR
1750/// def operand.
1751///
1752/// This will go away once we can teach tblgen how to set the optional CPSR def
1753/// operand itself.
1754struct AddSubFlagsOpcodePair {
Craig Topper2fbd1302012-05-24 03:59:11 +00001755 uint16_t PseudoOpc;
1756 uint16_t MachineOpc;
Andrew Trick924123a2011-09-21 02:20:46 +00001757};
1758
Craig Topper2fbd1302012-05-24 03:59:11 +00001759static const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
Andrew Trick924123a2011-09-21 02:20:46 +00001760 {ARM::ADDSri, ARM::ADDri},
1761 {ARM::ADDSrr, ARM::ADDrr},
1762 {ARM::ADDSrsi, ARM::ADDrsi},
1763 {ARM::ADDSrsr, ARM::ADDrsr},
1764
1765 {ARM::SUBSri, ARM::SUBri},
1766 {ARM::SUBSrr, ARM::SUBrr},
1767 {ARM::SUBSrsi, ARM::SUBrsi},
1768 {ARM::SUBSrsr, ARM::SUBrsr},
1769
1770 {ARM::RSBSri, ARM::RSBri},
Andrew Trick924123a2011-09-21 02:20:46 +00001771 {ARM::RSBSrsi, ARM::RSBrsi},
1772 {ARM::RSBSrsr, ARM::RSBrsr},
1773
1774 {ARM::t2ADDSri, ARM::t2ADDri},
1775 {ARM::t2ADDSrr, ARM::t2ADDrr},
1776 {ARM::t2ADDSrs, ARM::t2ADDrs},
1777
1778 {ARM::t2SUBSri, ARM::t2SUBri},
1779 {ARM::t2SUBSrr, ARM::t2SUBrr},
1780 {ARM::t2SUBSrs, ARM::t2SUBrs},
1781
1782 {ARM::t2RSBSri, ARM::t2RSBri},
1783 {ARM::t2RSBSrs, ARM::t2RSBrs},
1784};
1785
1786unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) {
Craig Topper2fbd1302012-05-24 03:59:11 +00001787 for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i)
1788 if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc)
1789 return AddSubFlagsOpcodeMap[i].MachineOpc;
Andrew Trick924123a2011-09-21 02:20:46 +00001790 return 0;
1791}
1792
Evan Cheng780748d2009-07-28 05:48:47 +00001793void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1794 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1795 unsigned DestReg, unsigned BaseReg, int NumBytes,
1796 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001797 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng780748d2009-07-28 05:48:47 +00001798 bool isSub = NumBytes < 0;
1799 if (isSub) NumBytes = -NumBytes;
1800
1801 while (NumBytes) {
1802 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1803 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1804 assert(ThisVal && "Didn't extract field correctly");
1805
1806 // We will handle these bits from offset, clear them.
1807 NumBytes &= ~ThisVal;
1808
1809 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1810
1811 // Build the new ADD / SUB.
1812 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1813 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1814 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001815 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
1816 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +00001817 BaseReg = DestReg;
1818 }
1819}
1820
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001821bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1822 unsigned FrameReg, int &Offset,
1823 const ARMBaseInstrInfo &TII) {
Evan Cheng780748d2009-07-28 05:48:47 +00001824 unsigned Opcode = MI.getOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001825 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng780748d2009-07-28 05:48:47 +00001826 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1827 bool isSub = false;
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001828
Evan Cheng780748d2009-07-28 05:48:47 +00001829 // Memory operands in inline assembly always use AddrMode2.
1830 if (Opcode == ARM::INLINEASM)
1831 AddrMode = ARMII::AddrMode2;
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001832
Evan Cheng780748d2009-07-28 05:48:47 +00001833 if (Opcode == ARM::ADDri) {
1834 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1835 if (Offset == 0) {
1836 // Turn it into a move.
1837 MI.setDesc(TII.get(ARM::MOVr));
1838 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1839 MI.RemoveOperand(FrameRegIdx+1);
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001840 Offset = 0;
1841 return true;
Evan Cheng780748d2009-07-28 05:48:47 +00001842 } else if (Offset < 0) {
1843 Offset = -Offset;
1844 isSub = true;
1845 MI.setDesc(TII.get(ARM::SUBri));
1846 }
1847
1848 // Common case: small offset, fits into instruction.
1849 if (ARM_AM::getSOImmVal(Offset) != -1) {
1850 // Replace the FrameIndex with sp / fp
1851 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1852 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001853 Offset = 0;
1854 return true;
Evan Cheng780748d2009-07-28 05:48:47 +00001855 }
1856
1857 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1858 // as possible.
1859 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1860 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1861
1862 // We will handle these bits from offset, clear them.
1863 Offset &= ~ThisImmVal;
1864
1865 // Get the properly encoded SOImmVal field.
1866 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1867 "Bit extraction didn't work?");
1868 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1869 } else {
1870 unsigned ImmIdx = 0;
1871 int InstrOffs = 0;
1872 unsigned NumBits = 0;
1873 unsigned Scale = 1;
1874 switch (AddrMode) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001875 case ARMII::AddrMode_i12: {
1876 ImmIdx = FrameRegIdx + 1;
1877 InstrOffs = MI.getOperand(ImmIdx).getImm();
1878 NumBits = 12;
1879 break;
1880 }
Evan Cheng780748d2009-07-28 05:48:47 +00001881 case ARMII::AddrMode2: {
1882 ImmIdx = FrameRegIdx+2;
1883 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1884 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1885 InstrOffs *= -1;
1886 NumBits = 12;
1887 break;
1888 }
1889 case ARMII::AddrMode3: {
1890 ImmIdx = FrameRegIdx+2;
1891 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1892 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1893 InstrOffs *= -1;
1894 NumBits = 8;
1895 break;
1896 }
Anton Korobeynikov887d05c2009-08-08 13:35:48 +00001897 case ARMII::AddrMode4:
Jim Grosbach01c1cae2009-11-15 21:45:34 +00001898 case ARMII::AddrMode6:
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001899 // Can't fold any offset even if it's zero.
1900 return false;
Evan Cheng780748d2009-07-28 05:48:47 +00001901 case ARMII::AddrMode5: {
1902 ImmIdx = FrameRegIdx+1;
1903 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1904 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1905 InstrOffs *= -1;
1906 NumBits = 8;
1907 Scale = 4;
1908 break;
1909 }
1910 default:
1911 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng780748d2009-07-28 05:48:47 +00001912 }
1913
1914 Offset += InstrOffs * Scale;
1915 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1916 if (Offset < 0) {
1917 Offset = -Offset;
1918 isSub = true;
1919 }
1920
1921 // Attempt to fold address comp. if opcode has offset bits
1922 if (NumBits > 0) {
1923 // Common case: small offset, fits into instruction.
1924 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1925 int ImmedOffset = Offset / Scale;
1926 unsigned Mask = (1 << NumBits) - 1;
1927 if ((unsigned)Offset <= Mask * Scale) {
1928 // Replace the FrameIndex with sp
1929 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001930 // FIXME: When addrmode2 goes away, this will simplify (like the
1931 // T2 version), as the LDR.i12 versions don't need the encoding
1932 // tricks for the offset value.
1933 if (isSub) {
1934 if (AddrMode == ARMII::AddrMode_i12)
1935 ImmedOffset = -ImmedOffset;
1936 else
1937 ImmedOffset |= 1 << NumBits;
1938 }
Evan Cheng780748d2009-07-28 05:48:47 +00001939 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001940 Offset = 0;
1941 return true;
Evan Cheng780748d2009-07-28 05:48:47 +00001942 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001943
Evan Cheng780748d2009-07-28 05:48:47 +00001944 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1945 ImmedOffset = ImmedOffset & Mask;
Jim Grosbach8bf14832010-10-27 16:50:31 +00001946 if (isSub) {
1947 if (AddrMode == ARMII::AddrMode_i12)
1948 ImmedOffset = -ImmedOffset;
1949 else
1950 ImmedOffset |= 1 << NumBits;
1951 }
Evan Cheng780748d2009-07-28 05:48:47 +00001952 ImmOp.ChangeToImmediate(ImmedOffset);
1953 Offset &= ~(Mask*Scale);
1954 }
1955 }
1956
Evan Cheng7a37b1a2009-08-27 01:23:50 +00001957 Offset = (isSub) ? -Offset : Offset;
1958 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +00001959}
Bill Wendling7de9d522010-08-06 01:32:48 +00001960
Manman Ren6fa76dc2012-06-29 21:33:59 +00001961/// analyzeCompare - For a comparison instruction, return the source registers
1962/// in SrcReg and SrcReg2 if having two register operands, and the value it
1963/// compares against in CmpValue. Return true if the comparison instruction
1964/// can be analyzed.
Bill Wendling7de9d522010-08-06 01:32:48 +00001965bool ARMBaseInstrInfo::
Manman Ren6fa76dc2012-06-29 21:33:59 +00001966analyzeCompare(const MachineInstr *MI, unsigned &SrcReg, unsigned &SrcReg2,
1967 int &CmpMask, int &CmpValue) const {
Bill Wendling7de9d522010-08-06 01:32:48 +00001968 switch (MI->getOpcode()) {
1969 default: break;
Bill Wendling79553ba2010-08-11 00:23:00 +00001970 case ARM::CMPri:
Bill Wendling7de9d522010-08-06 01:32:48 +00001971 case ARM::t2CMPri:
Bill Wendling7de9d522010-08-06 01:32:48 +00001972 SrcReg = MI->getOperand(0).getReg();
Manman Ren6fa76dc2012-06-29 21:33:59 +00001973 SrcReg2 = 0;
Gabor Greifadbbb932010-09-21 12:01:15 +00001974 CmpMask = ~0;
Bill Wendling7de9d522010-08-06 01:32:48 +00001975 CmpValue = MI->getOperand(1).getImm();
1976 return true;
Manman Rendc8ad002012-05-11 01:30:47 +00001977 case ARM::CMPrr:
1978 case ARM::t2CMPrr:
1979 SrcReg = MI->getOperand(0).getReg();
Manman Ren6fa76dc2012-06-29 21:33:59 +00001980 SrcReg2 = MI->getOperand(1).getReg();
Manman Rendc8ad002012-05-11 01:30:47 +00001981 CmpMask = ~0;
1982 CmpValue = 0;
1983 return true;
Gabor Greifadbbb932010-09-21 12:01:15 +00001984 case ARM::TSTri:
1985 case ARM::t2TSTri:
1986 SrcReg = MI->getOperand(0).getReg();
Manman Ren6fa76dc2012-06-29 21:33:59 +00001987 SrcReg2 = 0;
Gabor Greifadbbb932010-09-21 12:01:15 +00001988 CmpMask = MI->getOperand(1).getImm();
1989 CmpValue = 0;
1990 return true;
1991 }
1992
1993 return false;
1994}
1995
Gabor Greifd36e3e82010-09-29 10:12:08 +00001996/// isSuitableForMask - Identify a suitable 'and' instruction that
1997/// operates on the given source register and applies the same mask
1998/// as a 'tst' instruction. Provide a limited look-through for copies.
1999/// When successful, MI will hold the found instruction.
2000static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
Gabor Greif1a25ae82010-09-21 13:30:57 +00002001 int CmpMask, bool CommonUse) {
Gabor Greifd36e3e82010-09-29 10:12:08 +00002002 switch (MI->getOpcode()) {
Gabor Greifadbbb932010-09-21 12:01:15 +00002003 case ARM::ANDri:
2004 case ARM::t2ANDri:
Gabor Greifd36e3e82010-09-29 10:12:08 +00002005 if (CmpMask != MI->getOperand(2).getImm())
Gabor Greif1a25ae82010-09-21 13:30:57 +00002006 return false;
Gabor Greifd36e3e82010-09-29 10:12:08 +00002007 if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greifadbbb932010-09-21 12:01:15 +00002008 return true;
2009 break;
Gabor Greifd36e3e82010-09-29 10:12:08 +00002010 case ARM::COPY: {
2011 // Walk down one instruction which is potentially an 'and'.
2012 const MachineInstr &Copy = *MI;
Michael J. Spencer70ac5fa2010-10-05 06:00:43 +00002013 MachineBasicBlock::iterator AND(
2014 llvm::next(MachineBasicBlock::iterator(MI)));
Gabor Greifd36e3e82010-09-29 10:12:08 +00002015 if (AND == MI->getParent()->end()) return false;
2016 MI = AND;
2017 return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
2018 CmpMask, true);
2019 }
Bill Wendling7de9d522010-08-06 01:32:48 +00002020 }
2021
2022 return false;
2023}
2024
Manman Renb1b3db62012-06-29 22:06:19 +00002025/// getSwappedCondition - assume the flags are set by MI(a,b), return
2026/// the condition code if we modify the instructions such that flags are
2027/// set by MI(b,a).
2028inline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) {
2029 switch (CC) {
2030 default: return ARMCC::AL;
2031 case ARMCC::EQ: return ARMCC::EQ;
2032 case ARMCC::NE: return ARMCC::NE;
2033 case ARMCC::HS: return ARMCC::LS;
2034 case ARMCC::LO: return ARMCC::HI;
2035 case ARMCC::HI: return ARMCC::LO;
2036 case ARMCC::LS: return ARMCC::HS;
2037 case ARMCC::GE: return ARMCC::LE;
2038 case ARMCC::LT: return ARMCC::GT;
2039 case ARMCC::GT: return ARMCC::LT;
2040 case ARMCC::LE: return ARMCC::GE;
2041 }
2042}
2043
2044/// isRedundantFlagInstr - check whether the first instruction, whose only
2045/// purpose is to update flags, can be made redundant.
2046/// CMPrr can be made redundant by SUBrr if the operands are the same.
2047/// CMPri can be made redundant by SUBri if the operands are the same.
2048/// This function can be extended later on.
2049inline static bool isRedundantFlagInstr(MachineInstr *CmpI, unsigned SrcReg,
2050 unsigned SrcReg2, int ImmValue,
2051 MachineInstr *OI) {
2052 if ((CmpI->getOpcode() == ARM::CMPrr ||
2053 CmpI->getOpcode() == ARM::t2CMPrr) &&
2054 (OI->getOpcode() == ARM::SUBrr ||
2055 OI->getOpcode() == ARM::t2SUBrr) &&
2056 ((OI->getOperand(1).getReg() == SrcReg &&
2057 OI->getOperand(2).getReg() == SrcReg2) ||
2058 (OI->getOperand(1).getReg() == SrcReg2 &&
2059 OI->getOperand(2).getReg() == SrcReg)))
2060 return true;
2061
2062 if ((CmpI->getOpcode() == ARM::CMPri ||
2063 CmpI->getOpcode() == ARM::t2CMPri) &&
2064 (OI->getOpcode() == ARM::SUBri ||
2065 OI->getOpcode() == ARM::t2SUBri) &&
2066 OI->getOperand(1).getReg() == SrcReg &&
2067 OI->getOperand(2).getImm() == ImmValue)
2068 return true;
2069 return false;
2070}
2071
Manman Ren6fa76dc2012-06-29 21:33:59 +00002072/// optimizeCompareInstr - Convert the instruction supplying the argument to the
2073/// comparison into one that sets the zero bit in the flags register;
2074/// Remove a redundant Compare instruction if an earlier instruction can set the
2075/// flags in the same way as Compare.
2076/// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two
2077/// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the
2078/// condition code of instructions which use the flags.
Bill Wendling7de9d522010-08-06 01:32:48 +00002079bool ARMBaseInstrInfo::
Manman Ren6fa76dc2012-06-29 21:33:59 +00002080optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, unsigned SrcReg2,
2081 int CmpMask, int CmpValue,
2082 const MachineRegisterInfo *MRI) const {
Manman Renb1b3db62012-06-29 22:06:19 +00002083 // Get the unique definition of SrcReg.
2084 MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
2085 if (!MI) return false;
Bill Wendling04123002010-09-10 23:34:19 +00002086
Gabor Greifadbbb932010-09-21 12:01:15 +00002087 // Masked compares sometimes use the same register as the corresponding 'and'.
2088 if (CmpMask != ~0) {
Jakob Stoklund Olesen8b9dce52012-09-10 19:17:25 +00002089 if (!isSuitableForMask(MI, SrcReg, CmpMask, false) || isPredicated(MI)) {
Gabor Greifadbbb932010-09-21 12:01:15 +00002090 MI = 0;
Bill Wendling337a3112010-10-18 21:22:31 +00002091 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
2092 UE = MRI->use_end(); UI != UE; ++UI) {
Gabor Greifadbbb932010-09-21 12:01:15 +00002093 if (UI->getParent() != CmpInstr->getParent()) continue;
Gabor Greifd36e3e82010-09-29 10:12:08 +00002094 MachineInstr *PotentialAND = &*UI;
Jakob Stoklund Olesen8b9dce52012-09-10 19:17:25 +00002095 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true) ||
2096 isPredicated(PotentialAND))
Gabor Greifadbbb932010-09-21 12:01:15 +00002097 continue;
Gabor Greifd36e3e82010-09-29 10:12:08 +00002098 MI = PotentialAND;
Gabor Greifadbbb932010-09-21 12:01:15 +00002099 break;
2100 }
2101 if (!MI) return false;
2102 }
2103 }
2104
Manman Rendc8ad002012-05-11 01:30:47 +00002105 // Get ready to iterate backward from CmpInstr.
2106 MachineBasicBlock::iterator I = CmpInstr, E = MI,
2107 B = CmpInstr->getParent()->begin();
Bill Wendling59ebe442010-10-09 00:03:48 +00002108
2109 // Early exit if CmpInstr is at the beginning of the BB.
2110 if (I == B) return false;
2111
Manman Rendc8ad002012-05-11 01:30:47 +00002112 // There are two possible candidates which can be changed to set CPSR:
2113 // One is MI, the other is a SUB instruction.
2114 // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
2115 // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue).
2116 MachineInstr *Sub = NULL;
Manman Ren6fa76dc2012-06-29 21:33:59 +00002117 if (SrcReg2 != 0)
Manman Rendc8ad002012-05-11 01:30:47 +00002118 // MI is not a candidate for CMPrr.
2119 MI = NULL;
Manman Ren6fa76dc2012-06-29 21:33:59 +00002120 else if (MI->getParent() != CmpInstr->getParent() || CmpValue != 0) {
Manman Rendc8ad002012-05-11 01:30:47 +00002121 // Conservatively refuse to convert an instruction which isn't in the same
2122 // BB as the comparison.
2123 // For CMPri, we need to check Sub, thus we can't return here.
Manman Ren0d5ec282012-05-11 15:36:46 +00002124 if (CmpInstr->getOpcode() == ARM::CMPri ||
Manman Rendc8ad002012-05-11 01:30:47 +00002125 CmpInstr->getOpcode() == ARM::t2CMPri)
2126 MI = NULL;
2127 else
2128 return false;
2129 }
2130
2131 // Check that CPSR isn't set between the comparison instruction and the one we
2132 // want to change. At the same time, search for Sub.
Manman Renb1b3db62012-06-29 22:06:19 +00002133 const TargetRegisterInfo *TRI = &getRegisterInfo();
Bill Wendling7de9d522010-08-06 01:32:48 +00002134 --I;
2135 for (; I != E; --I) {
2136 const MachineInstr &Instr = *I;
2137
Manman Renb1b3db62012-06-29 22:06:19 +00002138 if (Instr.modifiesRegister(ARM::CPSR, TRI) ||
2139 Instr.readsRegister(ARM::CPSR, TRI))
Bill Wendlingc6627ee2010-11-01 20:41:43 +00002140 // This instruction modifies or uses CPSR after the one we want to
2141 // change. We can't do this transformation.
Manman Renb1b3db62012-06-29 22:06:19 +00002142 return false;
Evan Chengd757c882010-09-21 23:49:07 +00002143
Manman Renb1b3db62012-06-29 22:06:19 +00002144 // Check whether CmpInstr can be made redundant by the current instruction.
2145 if (isRedundantFlagInstr(CmpInstr, SrcReg, SrcReg2, CmpValue, &*I)) {
Manman Rendc8ad002012-05-11 01:30:47 +00002146 Sub = &*I;
2147 break;
2148 }
2149
Evan Chengd757c882010-09-21 23:49:07 +00002150 if (I == B)
2151 // The 'and' is below the comparison instruction.
2152 return false;
Bill Wendling7de9d522010-08-06 01:32:48 +00002153 }
2154
Manman Rendc8ad002012-05-11 01:30:47 +00002155 // Return false if no candidates exist.
2156 if (!MI && !Sub)
2157 return false;
2158
2159 // The single candidate is called MI.
2160 if (!MI) MI = Sub;
2161
Jakob Stoklund Olesen8b9dce52012-09-10 19:17:25 +00002162 // We can't use a predicated instruction - it doesn't always write the flags.
2163 if (isPredicated(MI))
2164 return false;
2165
Bill Wendling7de9d522010-08-06 01:32:48 +00002166 switch (MI->getOpcode()) {
2167 default: break;
Cameron Zwarich93eae152011-04-15 20:28:28 +00002168 case ARM::RSBrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002169 case ARM::RSBri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002170 case ARM::RSCrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002171 case ARM::RSCri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002172 case ARM::ADDrr:
Bill Wendling79553ba2010-08-11 00:23:00 +00002173 case ARM::ADDri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002174 case ARM::ADCrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002175 case ARM::ADCri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002176 case ARM::SUBrr:
Bill Wendling79553ba2010-08-11 00:23:00 +00002177 case ARM::SUBri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002178 case ARM::SBCrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002179 case ARM::SBCri:
2180 case ARM::t2RSBri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002181 case ARM::t2ADDrr:
Bill Wendling79553ba2010-08-11 00:23:00 +00002182 case ARM::t2ADDri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002183 case ARM::t2ADCrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002184 case ARM::t2ADCri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002185 case ARM::t2SUBrr:
Owen Andersonbdff1c92011-04-06 23:35:59 +00002186 case ARM::t2SUBri:
Cameron Zwarich93eae152011-04-15 20:28:28 +00002187 case ARM::t2SBCrr:
Cameron Zwarich0829b302011-04-15 20:45:00 +00002188 case ARM::t2SBCri:
2189 case ARM::ANDrr:
2190 case ARM::ANDri:
2191 case ARM::t2ANDrr:
Cameron Zwarich9c65e4d2011-04-15 21:24:38 +00002192 case ARM::t2ANDri:
2193 case ARM::ORRrr:
2194 case ARM::ORRri:
2195 case ARM::t2ORRrr:
2196 case ARM::t2ORRri:
2197 case ARM::EORrr:
2198 case ARM::EORri:
2199 case ARM::t2EORrr:
2200 case ARM::t2EORri: {
Manman Rendc8ad002012-05-11 01:30:47 +00002201 // Scan forward for the use of CPSR
2202 // When checking against MI: if it's a conditional code requires
Manman Ren34cb93e2012-07-11 22:51:44 +00002203 // checking of V bit, then this is not safe to do.
2204 // It is safe to remove CmpInstr if CPSR is redefined or killed.
2205 // If we are done with the basic block, we need to check whether CPSR is
2206 // live-out.
Manman Renb1b3db62012-06-29 22:06:19 +00002207 SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4>
2208 OperandsToUpdate;
Evan Cheng425489d2011-03-23 22:52:04 +00002209 bool isSafe = false;
2210 I = CmpInstr;
Manman Rendc8ad002012-05-11 01:30:47 +00002211 E = CmpInstr->getParent()->end();
Evan Cheng425489d2011-03-23 22:52:04 +00002212 while (!isSafe && ++I != E) {
2213 const MachineInstr &Instr = *I;
2214 for (unsigned IO = 0, EO = Instr.getNumOperands();
2215 !isSafe && IO != EO; ++IO) {
2216 const MachineOperand &MO = Instr.getOperand(IO);
Jakob Stoklund Olesen4fad5b22012-02-17 19:23:15 +00002217 if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) {
2218 isSafe = true;
2219 break;
2220 }
Evan Cheng425489d2011-03-23 22:52:04 +00002221 if (!MO.isReg() || MO.getReg() != ARM::CPSR)
2222 continue;
2223 if (MO.isDef()) {
2224 isSafe = true;
2225 break;
2226 }
2227 // Condition code is after the operand before CPSR.
2228 ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm();
Manman Renb1b3db62012-06-29 22:06:19 +00002229 if (Sub) {
2230 ARMCC::CondCodes NewCC = getSwappedCondition(CC);
2231 if (NewCC == ARMCC::AL)
Manman Rendc8ad002012-05-11 01:30:47 +00002232 return false;
Manman Renb1b3db62012-06-29 22:06:19 +00002233 // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based
2234 // on CMP needs to be updated to be based on SUB.
2235 // Push the condition code operands to OperandsToUpdate.
2236 // If it is safe to remove CmpInstr, the condition code of these
2237 // operands will be modified.
2238 if (SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
2239 Sub->getOperand(2).getReg() == SrcReg)
2240 OperandsToUpdate.push_back(std::make_pair(&((*I).getOperand(IO-1)),
2241 NewCC));
2242 }
Manman Rendc8ad002012-05-11 01:30:47 +00002243 else
2244 switch (CC) {
2245 default:
Manman Ren88a0d332012-07-11 23:47:00 +00002246 // CPSR can be used multiple times, we should continue.
Manman Rendc8ad002012-05-11 01:30:47 +00002247 break;
2248 case ARMCC::VS:
2249 case ARMCC::VC:
2250 case ARMCC::GE:
2251 case ARMCC::LT:
2252 case ARMCC::GT:
2253 case ARMCC::LE:
2254 return false;
2255 }
Evan Cheng425489d2011-03-23 22:52:04 +00002256 }
2257 }
2258
Manman Ren34cb93e2012-07-11 22:51:44 +00002259 // If CPSR is not killed nor re-defined, we should check whether it is
2260 // live-out. If it is live-out, do not optimize.
2261 if (!isSafe) {
2262 MachineBasicBlock *MBB = CmpInstr->getParent();
2263 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
2264 SE = MBB->succ_end(); SI != SE; ++SI)
2265 if ((*SI)->isLiveIn(ARM::CPSR))
2266 return false;
2267 }
Evan Cheng425489d2011-03-23 22:52:04 +00002268
Evan Cheng65536472010-11-17 08:06:50 +00002269 // Toggle the optional operand to CPSR.
2270 MI->getOperand(5).setReg(ARM::CPSR);
2271 MI->getOperand(5).setIsDef(true);
Jakob Stoklund Olesen8b9dce52012-09-10 19:17:25 +00002272 assert(!isPredicated(MI) && "Can't use flags from predicated instruction");
Bill Wendling7de9d522010-08-06 01:32:48 +00002273 CmpInstr->eraseFromParent();
Manman Rendc8ad002012-05-11 01:30:47 +00002274
2275 // Modify the condition code of operands in OperandsToUpdate.
2276 // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
2277 // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
Manman Renb1b3db62012-06-29 22:06:19 +00002278 for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++)
2279 OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second);
Bill Wendling7de9d522010-08-06 01:32:48 +00002280 return true;
2281 }
Cameron Zwarich0829b302011-04-15 20:45:00 +00002282 }
Bill Wendling7de9d522010-08-06 01:32:48 +00002283
2284 return false;
2285}
Evan Cheng367a5df2010-09-09 18:18:55 +00002286
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002287bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
2288 MachineInstr *DefMI, unsigned Reg,
2289 MachineRegisterInfo *MRI) const {
2290 // Fold large immediates into add, sub, or, xor.
2291 unsigned DefOpc = DefMI->getOpcode();
2292 if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
2293 return false;
2294 if (!DefMI->getOperand(1).isImm())
2295 // Could be t2MOVi32imm <ga:xx>
2296 return false;
2297
2298 if (!MRI->hasOneNonDBGUse(Reg))
2299 return false;
2300
Evan Chenga2b48d92012-03-26 23:31:00 +00002301 const MCInstrDesc &DefMCID = DefMI->getDesc();
2302 if (DefMCID.hasOptionalDef()) {
2303 unsigned NumOps = DefMCID.getNumOperands();
2304 const MachineOperand &MO = DefMI->getOperand(NumOps-1);
2305 if (MO.getReg() == ARM::CPSR && !MO.isDead())
2306 // If DefMI defines CPSR and it is not dead, it's obviously not safe
2307 // to delete DefMI.
2308 return false;
2309 }
2310
2311 const MCInstrDesc &UseMCID = UseMI->getDesc();
2312 if (UseMCID.hasOptionalDef()) {
2313 unsigned NumOps = UseMCID.getNumOperands();
2314 if (UseMI->getOperand(NumOps-1).getReg() == ARM::CPSR)
2315 // If the instruction sets the flag, do not attempt this optimization
2316 // since it may change the semantics of the code.
2317 return false;
2318 }
2319
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002320 unsigned UseOpc = UseMI->getOpcode();
Evan Cheng2d4e42f2010-11-18 01:43:23 +00002321 unsigned NewUseOpc = 0;
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002322 uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
Evan Cheng2d4e42f2010-11-18 01:43:23 +00002323 uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002324 bool Commute = false;
2325 switch (UseOpc) {
2326 default: return false;
2327 case ARM::SUBrr:
2328 case ARM::ADDrr:
2329 case ARM::ORRrr:
2330 case ARM::EORrr:
2331 case ARM::t2SUBrr:
2332 case ARM::t2ADDrr:
2333 case ARM::t2ORRrr:
2334 case ARM::t2EORrr: {
2335 Commute = UseMI->getOperand(2).getReg() != Reg;
2336 switch (UseOpc) {
2337 default: break;
2338 case ARM::SUBrr: {
2339 if (Commute)
2340 return false;
2341 ImmVal = -ImmVal;
2342 NewUseOpc = ARM::SUBri;
2343 // Fallthrough
2344 }
2345 case ARM::ADDrr:
2346 case ARM::ORRrr:
2347 case ARM::EORrr: {
2348 if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
2349 return false;
2350 SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
2351 SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
2352 switch (UseOpc) {
2353 default: break;
2354 case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
2355 case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
2356 case ARM::EORrr: NewUseOpc = ARM::EORri; break;
2357 }
2358 break;
2359 }
2360 case ARM::t2SUBrr: {
2361 if (Commute)
2362 return false;
2363 ImmVal = -ImmVal;
2364 NewUseOpc = ARM::t2SUBri;
2365 // Fallthrough
2366 }
2367 case ARM::t2ADDrr:
2368 case ARM::t2ORRrr:
2369 case ARM::t2EORrr: {
2370 if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
2371 return false;
2372 SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
2373 SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
2374 switch (UseOpc) {
2375 default: break;
2376 case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
2377 case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
2378 case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
2379 }
2380 break;
2381 }
2382 }
2383 }
2384 }
2385
2386 unsigned OpIdx = Commute ? 2 : 1;
2387 unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
2388 bool isKill = UseMI->getOperand(OpIdx).isKill();
2389 unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
2390 AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
Evan Cheng7fae11b2011-12-14 02:11:42 +00002391 UseMI, UseMI->getDebugLoc(),
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002392 get(NewUseOpc), NewReg)
2393 .addReg(Reg1, getKillRegState(isKill))
2394 .addImm(SOImmValV1)));
2395 UseMI->setDesc(get(NewUseOpc));
2396 UseMI->getOperand(1).setReg(NewReg);
2397 UseMI->getOperand(1).setIsKill();
2398 UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
2399 DefMI->eraseFromParent();
2400 return true;
2401}
2402
Bob Wilsone8a549c2012-09-29 21:43:49 +00002403static unsigned getNumMicroOpsSwiftLdSt(const InstrItineraryData *ItinData,
2404 const MachineInstr *MI) {
2405 switch (MI->getOpcode()) {
2406 default: {
2407 const MCInstrDesc &Desc = MI->getDesc();
2408 int UOps = ItinData->getNumMicroOps(Desc.getSchedClass());
2409 assert(UOps >= 0 && "bad # UOps");
2410 return UOps;
2411 }
2412
2413 case ARM::LDRrs:
2414 case ARM::LDRBrs:
2415 case ARM::STRrs:
2416 case ARM::STRBrs: {
2417 unsigned ShOpVal = MI->getOperand(3).getImm();
2418 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2419 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2420 if (!isSub &&
2421 (ShImm == 0 ||
2422 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2423 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2424 return 1;
2425 return 2;
2426 }
2427
2428 case ARM::LDRH:
2429 case ARM::STRH: {
2430 if (!MI->getOperand(2).getReg())
2431 return 1;
2432
2433 unsigned ShOpVal = MI->getOperand(3).getImm();
2434 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2435 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2436 if (!isSub &&
2437 (ShImm == 0 ||
2438 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2439 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2440 return 1;
2441 return 2;
2442 }
2443
2444 case ARM::LDRSB:
2445 case ARM::LDRSH:
2446 return (ARM_AM::getAM3Op(MI->getOperand(3).getImm()) == ARM_AM::sub) ? 3:2;
2447
2448 case ARM::LDRSB_POST:
2449 case ARM::LDRSH_POST: {
2450 unsigned Rt = MI->getOperand(0).getReg();
2451 unsigned Rm = MI->getOperand(3).getReg();
2452 return (Rt == Rm) ? 4 : 3;
2453 }
2454
2455 case ARM::LDR_PRE_REG:
2456 case ARM::LDRB_PRE_REG: {
2457 unsigned Rt = MI->getOperand(0).getReg();
2458 unsigned Rm = MI->getOperand(3).getReg();
2459 if (Rt == Rm)
2460 return 3;
2461 unsigned ShOpVal = MI->getOperand(4).getImm();
2462 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2463 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2464 if (!isSub &&
2465 (ShImm == 0 ||
2466 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2467 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2468 return 2;
2469 return 3;
2470 }
2471
2472 case ARM::STR_PRE_REG:
2473 case ARM::STRB_PRE_REG: {
2474 unsigned ShOpVal = MI->getOperand(4).getImm();
2475 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2476 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2477 if (!isSub &&
2478 (ShImm == 0 ||
2479 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2480 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2481 return 2;
2482 return 3;
2483 }
2484
2485 case ARM::LDRH_PRE:
2486 case ARM::STRH_PRE: {
2487 unsigned Rt = MI->getOperand(0).getReg();
2488 unsigned Rm = MI->getOperand(3).getReg();
2489 if (!Rm)
2490 return 2;
2491 if (Rt == Rm)
2492 return 3;
2493 return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub)
2494 ? 3 : 2;
2495 }
2496
2497 case ARM::LDR_POST_REG:
2498 case ARM::LDRB_POST_REG:
2499 case ARM::LDRH_POST: {
2500 unsigned Rt = MI->getOperand(0).getReg();
2501 unsigned Rm = MI->getOperand(3).getReg();
2502 return (Rt == Rm) ? 3 : 2;
2503 }
2504
2505 case ARM::LDR_PRE_IMM:
2506 case ARM::LDRB_PRE_IMM:
2507 case ARM::LDR_POST_IMM:
2508 case ARM::LDRB_POST_IMM:
2509 case ARM::STRB_POST_IMM:
2510 case ARM::STRB_POST_REG:
2511 case ARM::STRB_PRE_IMM:
2512 case ARM::STRH_POST:
2513 case ARM::STR_POST_IMM:
2514 case ARM::STR_POST_REG:
2515 case ARM::STR_PRE_IMM:
2516 return 2;
2517
2518 case ARM::LDRSB_PRE:
2519 case ARM::LDRSH_PRE: {
2520 unsigned Rm = MI->getOperand(3).getReg();
2521 if (Rm == 0)
2522 return 3;
2523 unsigned Rt = MI->getOperand(0).getReg();
2524 if (Rt == Rm)
2525 return 4;
2526 unsigned ShOpVal = MI->getOperand(4).getImm();
2527 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2528 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2529 if (!isSub &&
2530 (ShImm == 0 ||
2531 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2532 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2533 return 3;
2534 return 4;
2535 }
2536
2537 case ARM::LDRD: {
2538 unsigned Rt = MI->getOperand(0).getReg();
2539 unsigned Rn = MI->getOperand(2).getReg();
2540 unsigned Rm = MI->getOperand(3).getReg();
2541 if (Rm)
2542 return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub) ?4:3;
2543 return (Rt == Rn) ? 3 : 2;
2544 }
2545
2546 case ARM::STRD: {
2547 unsigned Rm = MI->getOperand(3).getReg();
2548 if (Rm)
2549 return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub) ?4:3;
2550 return 2;
2551 }
2552
2553 case ARM::LDRD_POST:
2554 case ARM::t2LDRD_POST:
2555 return 3;
2556
2557 case ARM::STRD_POST:
2558 case ARM::t2STRD_POST:
2559 return 4;
2560
2561 case ARM::LDRD_PRE: {
2562 unsigned Rt = MI->getOperand(0).getReg();
2563 unsigned Rn = MI->getOperand(3).getReg();
2564 unsigned Rm = MI->getOperand(4).getReg();
2565 if (Rm)
2566 return (ARM_AM::getAM3Op(MI->getOperand(5).getImm()) == ARM_AM::sub) ?5:4;
2567 return (Rt == Rn) ? 4 : 3;
2568 }
2569
2570 case ARM::t2LDRD_PRE: {
2571 unsigned Rt = MI->getOperand(0).getReg();
2572 unsigned Rn = MI->getOperand(3).getReg();
2573 return (Rt == Rn) ? 4 : 3;
2574 }
2575
2576 case ARM::STRD_PRE: {
2577 unsigned Rm = MI->getOperand(4).getReg();
2578 if (Rm)
2579 return (ARM_AM::getAM3Op(MI->getOperand(5).getImm()) == ARM_AM::sub) ?5:4;
2580 return 3;
2581 }
2582
2583 case ARM::t2STRD_PRE:
2584 return 3;
2585
2586 case ARM::t2LDR_POST:
2587 case ARM::t2LDRB_POST:
2588 case ARM::t2LDRB_PRE:
2589 case ARM::t2LDRSBi12:
2590 case ARM::t2LDRSBi8:
2591 case ARM::t2LDRSBpci:
2592 case ARM::t2LDRSBs:
2593 case ARM::t2LDRH_POST:
2594 case ARM::t2LDRH_PRE:
2595 case ARM::t2LDRSBT:
2596 case ARM::t2LDRSB_POST:
2597 case ARM::t2LDRSB_PRE:
2598 case ARM::t2LDRSH_POST:
2599 case ARM::t2LDRSH_PRE:
2600 case ARM::t2LDRSHi12:
2601 case ARM::t2LDRSHi8:
2602 case ARM::t2LDRSHpci:
2603 case ARM::t2LDRSHs:
2604 return 2;
2605
2606 case ARM::t2LDRDi8: {
2607 unsigned Rt = MI->getOperand(0).getReg();
2608 unsigned Rn = MI->getOperand(2).getReg();
2609 return (Rt == Rn) ? 3 : 2;
2610 }
2611
2612 case ARM::t2STRB_POST:
2613 case ARM::t2STRB_PRE:
2614 case ARM::t2STRBs:
2615 case ARM::t2STRDi8:
2616 case ARM::t2STRH_POST:
2617 case ARM::t2STRH_PRE:
2618 case ARM::t2STRHs:
2619 case ARM::t2STR_POST:
2620 case ARM::t2STR_PRE:
2621 case ARM::t2STRs:
2622 return 2;
2623 }
2624}
2625
Andrew Trick2ac6f7d2012-09-14 18:48:46 +00002626// Return the number of 32-bit words loaded by LDM or stored by STM. If this
2627// can't be easily determined return 0 (missing MachineMemOperand).
2628//
2629// FIXME: The current MachineInstr design does not support relying on machine
2630// mem operands to determine the width of a memory access. Instead, we expect
2631// the target to provide this information based on the instruction opcode and
2632// operands. However, using MachineMemOperand is a the best solution now for
2633// two reasons:
2634//
2635// 1) getNumMicroOps tries to infer LDM memory width from the total number of MI
2636// operands. This is much more dangerous than using the MachineMemOperand
2637// sizes because CodeGen passes can insert/remove optional machine operands. In
2638// fact, it's totally incorrect for preRA passes and appears to be wrong for
2639// postRA passes as well.
2640//
2641// 2) getNumLDMAddresses is only used by the scheduling machine model and any
2642// machine model that calls this should handle the unknown (zero size) case.
2643//
2644// Long term, we should require a target hook that verifies MachineMemOperand
2645// sizes during MC lowering. That target hook should be local to MC lowering
2646// because we can't ensure that it is aware of other MI forms. Doing this will
2647// ensure that MachineMemOperands are correctly propagated through all passes.
2648unsigned ARMBaseInstrInfo::getNumLDMAddresses(const MachineInstr *MI) const {
2649 unsigned Size = 0;
2650 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
2651 E = MI->memoperands_end(); I != E; ++I) {
2652 Size += (*I)->getSize();
2653 }
2654 return Size / 4;
2655}
2656
Evan Cheng367a5df2010-09-09 18:18:55 +00002657unsigned
Evan Chengdebf9c52010-11-03 00:45:17 +00002658ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
2659 const MachineInstr *MI) const {
Evan Chengbf407072010-09-10 01:29:16 +00002660 if (!ItinData || ItinData->isEmpty())
Evan Cheng367a5df2010-09-09 18:18:55 +00002661 return 1;
2662
Evan Cheng6cc775f2011-06-28 19:10:37 +00002663 const MCInstrDesc &Desc = MI->getDesc();
Evan Cheng367a5df2010-09-09 18:18:55 +00002664 unsigned Class = Desc.getSchedClass();
Andrew Trickf161e392012-07-02 18:10:42 +00002665 int ItinUOps = ItinData->getNumMicroOps(Class);
Bob Wilsone8a549c2012-09-29 21:43:49 +00002666 if (ItinUOps >= 0) {
2667 if (Subtarget.isSwift() && (Desc.mayLoad() || Desc.mayStore()))
2668 return getNumMicroOpsSwiftLdSt(ItinData, MI);
2669
Andrew Trickf161e392012-07-02 18:10:42 +00002670 return ItinUOps;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002671 }
Evan Cheng367a5df2010-09-09 18:18:55 +00002672
2673 unsigned Opc = MI->getOpcode();
2674 switch (Opc) {
2675 default:
2676 llvm_unreachable("Unexpected multi-uops instruction!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002677 case ARM::VLDMQIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002678 case ARM::VSTMQIA:
Evan Cheng367a5df2010-09-09 18:18:55 +00002679 return 2;
2680
2681 // The number of uOps for load / store multiple are determined by the number
2682 // registers.
Andrew Trickc416ba62010-12-24 04:28:06 +00002683 //
Evan Chengbf407072010-09-10 01:29:16 +00002684 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
2685 // same cycle. The scheduling for the first load / store must be done
Sylvestre Ledru35521e22012-07-23 08:51:15 +00002686 // separately by assuming the address is not 64-bit aligned.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002687 //
Evan Chengbf407072010-09-10 01:29:16 +00002688 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002689 // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
2690 // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
2691 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002692 case ARM::VLDMDIA_UPD:
2693 case ARM::VLDMDDB_UPD:
2694 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002695 case ARM::VLDMSIA_UPD:
2696 case ARM::VLDMSDB_UPD:
2697 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002698 case ARM::VSTMDIA_UPD:
2699 case ARM::VSTMDDB_UPD:
2700 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002701 case ARM::VSTMSIA_UPD:
2702 case ARM::VSTMSDB_UPD: {
Evan Cheng367a5df2010-09-09 18:18:55 +00002703 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
2704 return (NumRegs / 2) + (NumRegs % 2) + 1;
2705 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002706
2707 case ARM::LDMIA_RET:
2708 case ARM::LDMIA:
2709 case ARM::LDMDA:
2710 case ARM::LDMDB:
2711 case ARM::LDMIB:
2712 case ARM::LDMIA_UPD:
2713 case ARM::LDMDA_UPD:
2714 case ARM::LDMDB_UPD:
2715 case ARM::LDMIB_UPD:
2716 case ARM::STMIA:
2717 case ARM::STMDA:
2718 case ARM::STMDB:
2719 case ARM::STMIB:
2720 case ARM::STMIA_UPD:
2721 case ARM::STMDA_UPD:
2722 case ARM::STMDB_UPD:
2723 case ARM::STMIB_UPD:
2724 case ARM::tLDMIA:
2725 case ARM::tLDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002726 case ARM::tSTMIA_UPD:
Evan Cheng367a5df2010-09-09 18:18:55 +00002727 case ARM::tPOP_RET:
2728 case ARM::tPOP:
2729 case ARM::tPUSH:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002730 case ARM::t2LDMIA_RET:
2731 case ARM::t2LDMIA:
2732 case ARM::t2LDMDB:
2733 case ARM::t2LDMIA_UPD:
2734 case ARM::t2LDMDB_UPD:
2735 case ARM::t2STMIA:
2736 case ARM::t2STMDB:
2737 case ARM::t2STMIA_UPD:
2738 case ARM::t2STMDB_UPD: {
Evan Chengbf407072010-09-10 01:29:16 +00002739 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002740 if (Subtarget.isSwift()) {
Bob Wilsone8a549c2012-09-29 21:43:49 +00002741 int UOps = 1 + NumRegs; // One for address computation, one for each ld / st.
2742 switch (Opc) {
2743 default: break;
2744 case ARM::VLDMDIA_UPD:
2745 case ARM::VLDMDDB_UPD:
2746 case ARM::VLDMSIA_UPD:
2747 case ARM::VLDMSDB_UPD:
2748 case ARM::VSTMDIA_UPD:
2749 case ARM::VSTMDDB_UPD:
2750 case ARM::VSTMSIA_UPD:
2751 case ARM::VSTMSDB_UPD:
2752 case ARM::LDMIA_UPD:
2753 case ARM::LDMDA_UPD:
2754 case ARM::LDMDB_UPD:
2755 case ARM::LDMIB_UPD:
2756 case ARM::STMIA_UPD:
2757 case ARM::STMDA_UPD:
2758 case ARM::STMDB_UPD:
2759 case ARM::STMIB_UPD:
2760 case ARM::tLDMIA_UPD:
2761 case ARM::tSTMIA_UPD:
2762 case ARM::t2LDMIA_UPD:
2763 case ARM::t2LDMDB_UPD:
2764 case ARM::t2STMIA_UPD:
2765 case ARM::t2STMDB_UPD:
2766 ++UOps; // One for base register writeback.
2767 break;
2768 case ARM::LDMIA_RET:
2769 case ARM::tPOP_RET:
2770 case ARM::t2LDMIA_RET:
2771 UOps += 2; // One for base reg wb, one for write to pc.
2772 break;
2773 }
2774 return UOps;
2775 } else if (Subtarget.isCortexA8()) {
Evan Chengdebf9c52010-11-03 00:45:17 +00002776 if (NumRegs < 4)
2777 return 2;
2778 // 4 registers would be issued: 2, 2.
2779 // 5 registers would be issued: 2, 2, 1.
Andrew Trickf161e392012-07-02 18:10:42 +00002780 int A8UOps = (NumRegs / 2);
Evan Chengdebf9c52010-11-03 00:45:17 +00002781 if (NumRegs % 2)
Andrew Trickf161e392012-07-02 18:10:42 +00002782 ++A8UOps;
2783 return A8UOps;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002784 } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
Andrew Trickf161e392012-07-02 18:10:42 +00002785 int A9UOps = (NumRegs / 2);
Evan Chengbf407072010-09-10 01:29:16 +00002786 // If there are odd number of registers or if it's not 64-bit aligned,
2787 // then it takes an extra AGU (Address Generation Unit) cycle.
2788 if ((NumRegs % 2) ||
2789 !MI->hasOneMemOperand() ||
2790 (*MI->memoperands_begin())->getAlignment() < 8)
Andrew Trickf161e392012-07-02 18:10:42 +00002791 ++A9UOps;
2792 return A9UOps;
Evan Chengbf407072010-09-10 01:29:16 +00002793 } else {
2794 // Assume the worst.
2795 return NumRegs;
Michael J. Spencere7f00cb2010-10-05 06:00:33 +00002796 }
Evan Cheng367a5df2010-09-09 18:18:55 +00002797 }
2798 }
2799}
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002800
2801int
Evan Cheng412e37b2010-10-07 23:12:15 +00002802ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002803 const MCInstrDesc &DefMCID,
Evan Cheng412e37b2010-10-07 23:12:15 +00002804 unsigned DefClass,
2805 unsigned DefIdx, unsigned DefAlign) const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002806 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng412e37b2010-10-07 23:12:15 +00002807 if (RegNo <= 0)
2808 // Def is the address writeback.
2809 return ItinData->getOperandCycle(DefClass, DefIdx);
2810
2811 int DefCycle;
2812 if (Subtarget.isCortexA8()) {
2813 // (regno / 2) + (regno % 2) + 1
2814 DefCycle = RegNo / 2 + 1;
2815 if (RegNo % 2)
2816 ++DefCycle;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002817 } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002818 DefCycle = RegNo;
2819 bool isSLoad = false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002820
Evan Cheng6cc775f2011-06-28 19:10:37 +00002821 switch (DefMCID.getOpcode()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002822 default: break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002823 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002824 case ARM::VLDMSIA_UPD:
2825 case ARM::VLDMSDB_UPD:
Evan Cheng412e37b2010-10-07 23:12:15 +00002826 isSLoad = true;
2827 break;
2828 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002829
Evan Cheng412e37b2010-10-07 23:12:15 +00002830 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2831 // then it takes an extra cycle.
2832 if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
2833 ++DefCycle;
2834 } else {
2835 // Assume the worst.
2836 DefCycle = RegNo + 2;
2837 }
2838
2839 return DefCycle;
2840}
2841
2842int
2843ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002844 const MCInstrDesc &DefMCID,
Evan Cheng412e37b2010-10-07 23:12:15 +00002845 unsigned DefClass,
2846 unsigned DefIdx, unsigned DefAlign) const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002847 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng412e37b2010-10-07 23:12:15 +00002848 if (RegNo <= 0)
2849 // Def is the address writeback.
2850 return ItinData->getOperandCycle(DefClass, DefIdx);
2851
2852 int DefCycle;
2853 if (Subtarget.isCortexA8()) {
2854 // 4 registers would be issued: 1, 2, 1.
2855 // 5 registers would be issued: 1, 2, 2.
2856 DefCycle = RegNo / 2;
2857 if (DefCycle < 1)
2858 DefCycle = 1;
2859 // Result latency is issue cycle + 2: E2.
2860 DefCycle += 2;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002861 } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002862 DefCycle = (RegNo / 2);
2863 // If there are odd number of registers or if it's not 64-bit aligned,
2864 // then it takes an extra AGU (Address Generation Unit) cycle.
2865 if ((RegNo % 2) || DefAlign < 8)
2866 ++DefCycle;
2867 // Result latency is AGU cycles + 2.
2868 DefCycle += 2;
2869 } else {
2870 // Assume the worst.
2871 DefCycle = RegNo + 2;
2872 }
2873
2874 return DefCycle;
2875}
2876
2877int
2878ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002879 const MCInstrDesc &UseMCID,
Evan Cheng412e37b2010-10-07 23:12:15 +00002880 unsigned UseClass,
2881 unsigned UseIdx, unsigned UseAlign) const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002882 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng412e37b2010-10-07 23:12:15 +00002883 if (RegNo <= 0)
2884 return ItinData->getOperandCycle(UseClass, UseIdx);
2885
2886 int UseCycle;
2887 if (Subtarget.isCortexA8()) {
2888 // (regno / 2) + (regno % 2) + 1
2889 UseCycle = RegNo / 2 + 1;
2890 if (RegNo % 2)
2891 ++UseCycle;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002892 } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002893 UseCycle = RegNo;
2894 bool isSStore = false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002895
Evan Cheng6cc775f2011-06-28 19:10:37 +00002896 switch (UseMCID.getOpcode()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002897 default: break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002898 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002899 case ARM::VSTMSIA_UPD:
2900 case ARM::VSTMSDB_UPD:
Evan Cheng412e37b2010-10-07 23:12:15 +00002901 isSStore = true;
2902 break;
2903 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002904
Evan Cheng412e37b2010-10-07 23:12:15 +00002905 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2906 // then it takes an extra cycle.
2907 if ((isSStore && (RegNo % 2)) || UseAlign < 8)
2908 ++UseCycle;
2909 } else {
2910 // Assume the worst.
2911 UseCycle = RegNo + 2;
2912 }
2913
2914 return UseCycle;
2915}
2916
2917int
2918ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002919 const MCInstrDesc &UseMCID,
Evan Cheng412e37b2010-10-07 23:12:15 +00002920 unsigned UseClass,
2921 unsigned UseIdx, unsigned UseAlign) const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002922 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng412e37b2010-10-07 23:12:15 +00002923 if (RegNo <= 0)
2924 return ItinData->getOperandCycle(UseClass, UseIdx);
2925
2926 int UseCycle;
2927 if (Subtarget.isCortexA8()) {
2928 UseCycle = RegNo / 2;
2929 if (UseCycle < 2)
2930 UseCycle = 2;
2931 // Read in E3.
2932 UseCycle += 2;
Bob Wilsone8a549c2012-09-29 21:43:49 +00002933 } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
Evan Cheng412e37b2010-10-07 23:12:15 +00002934 UseCycle = (RegNo / 2);
2935 // If there are odd number of registers or if it's not 64-bit aligned,
2936 // then it takes an extra AGU (Address Generation Unit) cycle.
2937 if ((RegNo % 2) || UseAlign < 8)
2938 ++UseCycle;
2939 } else {
2940 // Assume the worst.
2941 UseCycle = 1;
2942 }
2943 return UseCycle;
2944}
2945
2946int
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002947ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002948 const MCInstrDesc &DefMCID,
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002949 unsigned DefIdx, unsigned DefAlign,
Evan Cheng6cc775f2011-06-28 19:10:37 +00002950 const MCInstrDesc &UseMCID,
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002951 unsigned UseIdx, unsigned UseAlign) const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002952 unsigned DefClass = DefMCID.getSchedClass();
2953 unsigned UseClass = UseMCID.getSchedClass();
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002954
Evan Cheng6cc775f2011-06-28 19:10:37 +00002955 if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002956 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
2957
2958 // This may be a def / use of a variable_ops instruction, the operand
2959 // latency might be determinable dynamically. Let the target try to
2960 // figure it out.
Evan Chenge2c211c2010-10-28 02:00:25 +00002961 int DefCycle = -1;
Evan Chengff310732010-10-28 06:47:08 +00002962 bool LdmBypass = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +00002963 switch (DefMCID.getOpcode()) {
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002964 default:
2965 DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2966 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002967
2968 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002969 case ARM::VLDMDIA_UPD:
2970 case ARM::VLDMDDB_UPD:
2971 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002972 case ARM::VLDMSIA_UPD:
2973 case ARM::VLDMSDB_UPD:
Evan Cheng6cc775f2011-06-28 19:10:37 +00002974 DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng1958cef2010-10-07 01:50:48 +00002975 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002976
2977 case ARM::LDMIA_RET:
2978 case ARM::LDMIA:
2979 case ARM::LDMDA:
2980 case ARM::LDMDB:
2981 case ARM::LDMIB:
2982 case ARM::LDMIA_UPD:
2983 case ARM::LDMDA_UPD:
2984 case ARM::LDMDB_UPD:
2985 case ARM::LDMIB_UPD:
2986 case ARM::tLDMIA:
2987 case ARM::tLDMIA_UPD:
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002988 case ARM::tPUSH:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002989 case ARM::t2LDMIA_RET:
2990 case ARM::t2LDMIA:
2991 case ARM::t2LDMDB:
2992 case ARM::t2LDMIA_UPD:
2993 case ARM::t2LDMDB_UPD:
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002994 LdmBypass = 1;
Evan Cheng6cc775f2011-06-28 19:10:37 +00002995 DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng412e37b2010-10-07 23:12:15 +00002996 break;
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002997 }
Evan Cheng49d4c0b2010-10-06 06:27:31 +00002998
2999 if (DefCycle == -1)
3000 // We can't seem to determine the result latency of the def, assume it's 2.
3001 DefCycle = 2;
3002
3003 int UseCycle = -1;
Evan Cheng6cc775f2011-06-28 19:10:37 +00003004 switch (UseMCID.getOpcode()) {
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003005 default:
3006 UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
3007 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003008
3009 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003010 case ARM::VSTMDIA_UPD:
3011 case ARM::VSTMDDB_UPD:
3012 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003013 case ARM::VSTMSIA_UPD:
3014 case ARM::VSTMSDB_UPD:
Evan Cheng6cc775f2011-06-28 19:10:37 +00003015 UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng1958cef2010-10-07 01:50:48 +00003016 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003017
3018 case ARM::STMIA:
3019 case ARM::STMDA:
3020 case ARM::STMDB:
3021 case ARM::STMIB:
3022 case ARM::STMIA_UPD:
3023 case ARM::STMDA_UPD:
3024 case ARM::STMDB_UPD:
3025 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003026 case ARM::tSTMIA_UPD:
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003027 case ARM::tPOP_RET:
3028 case ARM::tPOP:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003029 case ARM::t2STMIA:
3030 case ARM::t2STMDB:
3031 case ARM::t2STMIA_UPD:
3032 case ARM::t2STMDB_UPD:
Evan Cheng6cc775f2011-06-28 19:10:37 +00003033 UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng1958cef2010-10-07 01:50:48 +00003034 break;
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003035 }
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003036
3037 if (UseCycle == -1)
3038 // Assume it's read in the first stage.
3039 UseCycle = 1;
3040
3041 UseCycle = DefCycle - UseCycle + 1;
3042 if (UseCycle > 0) {
3043 if (LdmBypass) {
3044 // It's a variable_ops instruction so we can't use DefIdx here. Just use
3045 // first def operand.
Evan Cheng6cc775f2011-06-28 19:10:37 +00003046 if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003047 UseClass, UseIdx))
3048 --UseCycle;
3049 } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003050 UseClass, UseIdx)) {
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003051 --UseCycle;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003052 }
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003053 }
3054
3055 return UseCycle;
3056}
3057
Evan Cheng7fae11b2011-12-14 02:11:42 +00003058static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI,
Evan Chengda103bf2011-12-14 20:00:08 +00003059 const MachineInstr *MI, unsigned Reg,
Evan Cheng7fae11b2011-12-14 02:11:42 +00003060 unsigned &DefIdx, unsigned &Dist) {
3061 Dist = 0;
3062
3063 MachineBasicBlock::const_iterator I = MI; ++I;
3064 MachineBasicBlock::const_instr_iterator II =
3065 llvm::prior(I.getInstrIterator());
3066 assert(II->isInsideBundle() && "Empty bundle?");
3067
3068 int Idx = -1;
Evan Cheng7fae11b2011-12-14 02:11:42 +00003069 while (II->isInsideBundle()) {
3070 Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI);
3071 if (Idx != -1)
3072 break;
3073 --II;
3074 ++Dist;
3075 }
3076
3077 assert(Idx != -1 && "Cannot find bundled definition!");
3078 DefIdx = Idx;
3079 return II;
3080}
3081
3082static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI,
Evan Chengda103bf2011-12-14 20:00:08 +00003083 const MachineInstr *MI, unsigned Reg,
Evan Cheng7fae11b2011-12-14 02:11:42 +00003084 unsigned &UseIdx, unsigned &Dist) {
3085 Dist = 0;
3086
3087 MachineBasicBlock::const_instr_iterator II = MI; ++II;
3088 assert(II->isInsideBundle() && "Empty bundle?");
3089 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
3090
3091 // FIXME: This doesn't properly handle multiple uses.
3092 int Idx = -1;
Evan Cheng7fae11b2011-12-14 02:11:42 +00003093 while (II != E && II->isInsideBundle()) {
3094 Idx = II->findRegisterUseOperandIdx(Reg, false, TRI);
3095 if (Idx != -1)
3096 break;
3097 if (II->getOpcode() != ARM::t2IT)
3098 ++Dist;
3099 ++II;
3100 }
3101
Evan Chengda103bf2011-12-14 20:00:08 +00003102 if (Idx == -1) {
3103 Dist = 0;
3104 return 0;
3105 }
3106
Evan Cheng7fae11b2011-12-14 02:11:42 +00003107 UseIdx = Idx;
3108 return II;
3109}
3110
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003111/// Return the number of cycles to add to (or subtract from) the static
3112/// itinerary based on the def opcode and alignment. The caller will ensure that
3113/// adjusted latency is at least one cycle.
3114static int adjustDefLatency(const ARMSubtarget &Subtarget,
3115 const MachineInstr *DefMI,
3116 const MCInstrDesc *DefMCID, unsigned DefAlign) {
3117 int Adjust = 0;
Silviu Barangab47bb942012-09-13 15:05:10 +00003118 if (Subtarget.isCortexA8() || Subtarget.isLikeA9()) {
Evan Chengff310732010-10-28 06:47:08 +00003119 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
3120 // variants are one cycle cheaper.
Evan Cheng7fae11b2011-12-14 02:11:42 +00003121 switch (DefMCID->getOpcode()) {
Evan Chengff310732010-10-28 06:47:08 +00003122 default: break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00003123 case ARM::LDRrs:
3124 case ARM::LDRBrs: {
Evan Chengff310732010-10-28 06:47:08 +00003125 unsigned ShOpVal = DefMI->getOperand(3).getImm();
3126 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3127 if (ShImm == 0 ||
3128 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003129 --Adjust;
Evan Chengff310732010-10-28 06:47:08 +00003130 break;
3131 }
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00003132 case ARM::t2LDRs:
3133 case ARM::t2LDRBs:
3134 case ARM::t2LDRHs:
Evan Chengff310732010-10-28 06:47:08 +00003135 case ARM::t2LDRSHs: {
3136 // Thumb2 mode: lsl only.
3137 unsigned ShAmt = DefMI->getOperand(3).getImm();
3138 if (ShAmt == 0 || ShAmt == 2)
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003139 --Adjust;
Evan Chengff310732010-10-28 06:47:08 +00003140 break;
3141 }
3142 }
Bob Wilsone8a549c2012-09-29 21:43:49 +00003143 } else if (Subtarget.isSwift()) {
3144 // FIXME: Properly handle all of the latency adjustments for address
3145 // writeback.
3146 switch (DefMCID->getOpcode()) {
3147 default: break;
3148 case ARM::LDRrs:
3149 case ARM::LDRBrs: {
3150 unsigned ShOpVal = DefMI->getOperand(3).getImm();
3151 bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
3152 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3153 if (!isSub &&
3154 (ShImm == 0 ||
3155 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
3156 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
3157 Adjust -= 2;
3158 else if (!isSub &&
3159 ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr)
3160 --Adjust;
3161 break;
3162 }
3163 case ARM::t2LDRs:
3164 case ARM::t2LDRBs:
3165 case ARM::t2LDRHs:
3166 case ARM::t2LDRSHs: {
3167 // Thumb2 mode: lsl only.
3168 unsigned ShAmt = DefMI->getOperand(3).getImm();
3169 if (ShAmt == 0 || ShAmt == 1 || ShAmt == 2 || ShAmt == 3)
3170 Adjust -= 2;
3171 break;
3172 }
3173 }
Evan Chengff310732010-10-28 06:47:08 +00003174 }
3175
Silviu Barangab47bb942012-09-13 15:05:10 +00003176 if (DefAlign < 8 && Subtarget.isLikeA9()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +00003177 switch (DefMCID->getOpcode()) {
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003178 default: break;
3179 case ARM::VLD1q8:
3180 case ARM::VLD1q16:
3181 case ARM::VLD1q32:
3182 case ARM::VLD1q64:
Jim Grosbach2098cb12011-10-24 21:45:13 +00003183 case ARM::VLD1q8wb_fixed:
3184 case ARM::VLD1q16wb_fixed:
3185 case ARM::VLD1q32wb_fixed:
3186 case ARM::VLD1q64wb_fixed:
3187 case ARM::VLD1q8wb_register:
3188 case ARM::VLD1q16wb_register:
3189 case ARM::VLD1q32wb_register:
3190 case ARM::VLD1q64wb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003191 case ARM::VLD2d8:
3192 case ARM::VLD2d16:
3193 case ARM::VLD2d32:
3194 case ARM::VLD2q8:
3195 case ARM::VLD2q16:
3196 case ARM::VLD2q32:
Jim Grosbachd146a022011-12-09 21:28:25 +00003197 case ARM::VLD2d8wb_fixed:
3198 case ARM::VLD2d16wb_fixed:
3199 case ARM::VLD2d32wb_fixed:
3200 case ARM::VLD2q8wb_fixed:
3201 case ARM::VLD2q16wb_fixed:
3202 case ARM::VLD2q32wb_fixed:
3203 case ARM::VLD2d8wb_register:
3204 case ARM::VLD2d16wb_register:
3205 case ARM::VLD2d32wb_register:
3206 case ARM::VLD2q8wb_register:
3207 case ARM::VLD2q16wb_register:
3208 case ARM::VLD2q32wb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003209 case ARM::VLD3d8:
3210 case ARM::VLD3d16:
3211 case ARM::VLD3d32:
3212 case ARM::VLD1d64T:
3213 case ARM::VLD3d8_UPD:
3214 case ARM::VLD3d16_UPD:
3215 case ARM::VLD3d32_UPD:
Jim Grosbach92fd05e2011-10-24 23:26:05 +00003216 case ARM::VLD1d64Twb_fixed:
3217 case ARM::VLD1d64Twb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003218 case ARM::VLD3q8_UPD:
3219 case ARM::VLD3q16_UPD:
3220 case ARM::VLD3q32_UPD:
3221 case ARM::VLD4d8:
3222 case ARM::VLD4d16:
3223 case ARM::VLD4d32:
3224 case ARM::VLD1d64Q:
3225 case ARM::VLD4d8_UPD:
3226 case ARM::VLD4d16_UPD:
3227 case ARM::VLD4d32_UPD:
Jim Grosbach17ec1a12011-10-25 00:14:01 +00003228 case ARM::VLD1d64Qwb_fixed:
3229 case ARM::VLD1d64Qwb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003230 case ARM::VLD4q8_UPD:
3231 case ARM::VLD4q16_UPD:
3232 case ARM::VLD4q32_UPD:
3233 case ARM::VLD1DUPq8:
3234 case ARM::VLD1DUPq16:
3235 case ARM::VLD1DUPq32:
Jim Grosbacha68c9a82011-11-30 19:35:44 +00003236 case ARM::VLD1DUPq8wb_fixed:
3237 case ARM::VLD1DUPq16wb_fixed:
3238 case ARM::VLD1DUPq32wb_fixed:
3239 case ARM::VLD1DUPq8wb_register:
3240 case ARM::VLD1DUPq16wb_register:
3241 case ARM::VLD1DUPq32wb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003242 case ARM::VLD2DUPd8:
3243 case ARM::VLD2DUPd16:
3244 case ARM::VLD2DUPd32:
Jim Grosbachc80a2642011-12-21 19:40:55 +00003245 case ARM::VLD2DUPd8wb_fixed:
3246 case ARM::VLD2DUPd16wb_fixed:
3247 case ARM::VLD2DUPd32wb_fixed:
3248 case ARM::VLD2DUPd8wb_register:
3249 case ARM::VLD2DUPd16wb_register:
3250 case ARM::VLD2DUPd32wb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003251 case ARM::VLD4DUPd8:
3252 case ARM::VLD4DUPd16:
3253 case ARM::VLD4DUPd32:
3254 case ARM::VLD4DUPd8_UPD:
3255 case ARM::VLD4DUPd16_UPD:
3256 case ARM::VLD4DUPd32_UPD:
3257 case ARM::VLD1LNd8:
3258 case ARM::VLD1LNd16:
3259 case ARM::VLD1LNd32:
3260 case ARM::VLD1LNd8_UPD:
3261 case ARM::VLD1LNd16_UPD:
3262 case ARM::VLD1LNd32_UPD:
3263 case ARM::VLD2LNd8:
3264 case ARM::VLD2LNd16:
3265 case ARM::VLD2LNd32:
3266 case ARM::VLD2LNq16:
3267 case ARM::VLD2LNq32:
3268 case ARM::VLD2LNd8_UPD:
3269 case ARM::VLD2LNd16_UPD:
3270 case ARM::VLD2LNd32_UPD:
3271 case ARM::VLD2LNq16_UPD:
3272 case ARM::VLD2LNq32_UPD:
3273 case ARM::VLD4LNd8:
3274 case ARM::VLD4LNd16:
3275 case ARM::VLD4LNd32:
3276 case ARM::VLD4LNq16:
3277 case ARM::VLD4LNq32:
3278 case ARM::VLD4LNd8_UPD:
3279 case ARM::VLD4LNd16_UPD:
3280 case ARM::VLD4LNd32_UPD:
3281 case ARM::VLD4LNq16_UPD:
3282 case ARM::VLD4LNq32_UPD:
3283 // If the address is not 64-bit aligned, the latencies of these
3284 // instructions increases by one.
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003285 ++Adjust;
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003286 break;
3287 }
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003288 }
3289 return Adjust;
3290}
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003291
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003292
3293
3294int
3295ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3296 const MachineInstr *DefMI, unsigned DefIdx,
3297 const MachineInstr *UseMI,
3298 unsigned UseIdx) const {
3299 // No operand latency. The caller may fall back to getInstrLatency.
3300 if (!ItinData || ItinData->isEmpty())
3301 return -1;
3302
3303 const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
3304 unsigned Reg = DefMO.getReg();
3305 const MCInstrDesc *DefMCID = &DefMI->getDesc();
3306 const MCInstrDesc *UseMCID = &UseMI->getDesc();
3307
3308 unsigned DefAdj = 0;
3309 if (DefMI->isBundle()) {
3310 DefMI = getBundledDefMI(&getRegisterInfo(), DefMI, Reg, DefIdx, DefAdj);
3311 DefMCID = &DefMI->getDesc();
3312 }
3313 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
3314 DefMI->isRegSequence() || DefMI->isImplicitDef()) {
3315 return 1;
3316 }
3317
3318 unsigned UseAdj = 0;
3319 if (UseMI->isBundle()) {
3320 unsigned NewUseIdx;
3321 const MachineInstr *NewUseMI = getBundledUseMI(&getRegisterInfo(), UseMI,
3322 Reg, NewUseIdx, UseAdj);
Andrew Trick77d0b882012-06-22 02:50:33 +00003323 if (!NewUseMI)
3324 return -1;
3325
3326 UseMI = NewUseMI;
3327 UseIdx = NewUseIdx;
3328 UseMCID = &UseMI->getDesc();
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003329 }
3330
3331 if (Reg == ARM::CPSR) {
3332 if (DefMI->getOpcode() == ARM::FMSTAT) {
3333 // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
Silviu Barangab47bb942012-09-13 15:05:10 +00003334 return Subtarget.isLikeA9() ? 1 : 20;
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003335 }
3336
3337 // CPSR set and branch can be paired in the same cycle.
3338 if (UseMI->isBranch())
3339 return 0;
3340
3341 // Otherwise it takes the instruction latency (generally one).
3342 unsigned Latency = getInstrLatency(ItinData, DefMI);
3343
3344 // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to
3345 // its uses. Instructions which are otherwise scheduled between them may
3346 // incur a code size penalty (not able to use the CPSR setting 16-bit
3347 // instructions).
3348 if (Latency > 0 && Subtarget.isThumb2()) {
3349 const MachineFunction *MF = DefMI->getParent()->getParent();
Bill Wendling698e84f2012-12-30 10:32:01 +00003350 if (MF->getFunction()->getAttributes().
3351 hasAttribute(AttributeSet::FunctionIndex,
3352 Attribute::OptimizeForSize))
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003353 --Latency;
3354 }
3355 return Latency;
3356 }
3357
Andrew Trick77d0b882012-06-22 02:50:33 +00003358 if (DefMO.isImplicit() || UseMI->getOperand(UseIdx).isImplicit())
3359 return -1;
3360
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003361 unsigned DefAlign = DefMI->hasOneMemOperand()
3362 ? (*DefMI->memoperands_begin())->getAlignment() : 0;
3363 unsigned UseAlign = UseMI->hasOneMemOperand()
3364 ? (*UseMI->memoperands_begin())->getAlignment() : 0;
3365
3366 // Get the itinerary's latency if possible, and handle variable_ops.
3367 int Latency = getOperandLatency(ItinData, *DefMCID, DefIdx, DefAlign,
3368 *UseMCID, UseIdx, UseAlign);
3369 // Unable to find operand latency. The caller may resort to getInstrLatency.
3370 if (Latency < 0)
3371 return Latency;
3372
3373 // Adjust for IT block position.
3374 int Adj = DefAdj + UseAdj;
3375
3376 // Adjust for dynamic def-side opcode variants not captured by the itinerary.
3377 Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign);
3378 if (Adj >= 0 || (int)Latency > -Adj) {
3379 return Latency + Adj;
3380 }
3381 // Return the itinerary latency, which may be zero but not less than zero.
Evan Chengff310732010-10-28 06:47:08 +00003382 return Latency;
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003383}
3384
3385int
3386ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3387 SDNode *DefNode, unsigned DefIdx,
3388 SDNode *UseNode, unsigned UseIdx) const {
3389 if (!DefNode->isMachineOpcode())
3390 return 1;
3391
Evan Cheng6cc775f2011-06-28 19:10:37 +00003392 const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
Andrew Trick47ff14b2011-01-21 05:51:33 +00003393
Evan Cheng6cc775f2011-06-28 19:10:37 +00003394 if (isZeroCost(DefMCID.Opcode))
Andrew Trick47ff14b2011-01-21 05:51:33 +00003395 return 0;
3396
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003397 if (!ItinData || ItinData->isEmpty())
Evan Cheng6cc775f2011-06-28 19:10:37 +00003398 return DefMCID.mayLoad() ? 3 : 1;
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003399
Evan Cheng6c1414f2010-10-29 18:09:28 +00003400 if (!UseNode->isMachineOpcode()) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00003401 int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
Bob Wilsone8a549c2012-09-29 21:43:49 +00003402 if (Subtarget.isLikeA9() || Subtarget.isSwift())
Evan Cheng6c1414f2010-10-29 18:09:28 +00003403 return Latency <= 2 ? 1 : Latency - 1;
3404 else
3405 return Latency <= 3 ? 1 : Latency - 2;
3406 }
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003407
Evan Cheng6cc775f2011-06-28 19:10:37 +00003408 const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003409 const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
3410 unsigned DefAlign = !DefMN->memoperands_empty()
3411 ? (*DefMN->memoperands_begin())->getAlignment() : 0;
3412 const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
3413 unsigned UseAlign = !UseMN->memoperands_empty()
3414 ? (*UseMN->memoperands_begin())->getAlignment() : 0;
Evan Cheng6cc775f2011-06-28 19:10:37 +00003415 int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
3416 UseMCID, UseIdx, UseAlign);
Evan Chengff310732010-10-28 06:47:08 +00003417
3418 if (Latency > 1 &&
Silviu Barangab47bb942012-09-13 15:05:10 +00003419 (Subtarget.isCortexA8() || Subtarget.isLikeA9())) {
Evan Chengff310732010-10-28 06:47:08 +00003420 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
3421 // variants are one cycle cheaper.
Evan Cheng6cc775f2011-06-28 19:10:37 +00003422 switch (DefMCID.getOpcode()) {
Evan Chengff310732010-10-28 06:47:08 +00003423 default: break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00003424 case ARM::LDRrs:
3425 case ARM::LDRBrs: {
Evan Chengff310732010-10-28 06:47:08 +00003426 unsigned ShOpVal =
3427 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3428 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3429 if (ShImm == 0 ||
3430 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
3431 --Latency;
3432 break;
3433 }
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00003434 case ARM::t2LDRs:
3435 case ARM::t2LDRBs:
3436 case ARM::t2LDRHs:
Evan Chengff310732010-10-28 06:47:08 +00003437 case ARM::t2LDRSHs: {
3438 // Thumb2 mode: lsl only.
3439 unsigned ShAmt =
3440 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3441 if (ShAmt == 0 || ShAmt == 2)
3442 --Latency;
3443 break;
3444 }
3445 }
Bob Wilsone8a549c2012-09-29 21:43:49 +00003446 } else if (DefIdx == 0 && Latency > 2 && Subtarget.isSwift()) {
3447 // FIXME: Properly handle all of the latency adjustments for address
3448 // writeback.
3449 switch (DefMCID.getOpcode()) {
3450 default: break;
3451 case ARM::LDRrs:
3452 case ARM::LDRBrs: {
3453 unsigned ShOpVal =
3454 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3455 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3456 if (ShImm == 0 ||
3457 ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
3458 ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
3459 Latency -= 2;
3460 else if (ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr)
3461 --Latency;
3462 break;
3463 }
3464 case ARM::t2LDRs:
3465 case ARM::t2LDRBs:
3466 case ARM::t2LDRHs:
3467 case ARM::t2LDRSHs: {
3468 // Thumb2 mode: lsl 0-3 only.
3469 Latency -= 2;
3470 break;
3471 }
3472 }
Evan Chengff310732010-10-28 06:47:08 +00003473 }
3474
Silviu Barangab47bb942012-09-13 15:05:10 +00003475 if (DefAlign < 8 && Subtarget.isLikeA9())
Evan Cheng6cc775f2011-06-28 19:10:37 +00003476 switch (DefMCID.getOpcode()) {
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003477 default: break;
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003478 case ARM::VLD1q8:
3479 case ARM::VLD1q16:
3480 case ARM::VLD1q32:
3481 case ARM::VLD1q64:
3482 case ARM::VLD1q8wb_register:
3483 case ARM::VLD1q16wb_register:
3484 case ARM::VLD1q32wb_register:
3485 case ARM::VLD1q64wb_register:
3486 case ARM::VLD1q8wb_fixed:
3487 case ARM::VLD1q16wb_fixed:
3488 case ARM::VLD1q32wb_fixed:
3489 case ARM::VLD1q64wb_fixed:
3490 case ARM::VLD2d8:
3491 case ARM::VLD2d16:
3492 case ARM::VLD2d32:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003493 case ARM::VLD2q8Pseudo:
3494 case ARM::VLD2q16Pseudo:
3495 case ARM::VLD2q32Pseudo:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003496 case ARM::VLD2d8wb_fixed:
3497 case ARM::VLD2d16wb_fixed:
3498 case ARM::VLD2d32wb_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00003499 case ARM::VLD2q8PseudoWB_fixed:
3500 case ARM::VLD2q16PseudoWB_fixed:
3501 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003502 case ARM::VLD2d8wb_register:
3503 case ARM::VLD2d16wb_register:
3504 case ARM::VLD2d32wb_register:
Jim Grosbachd146a022011-12-09 21:28:25 +00003505 case ARM::VLD2q8PseudoWB_register:
3506 case ARM::VLD2q16PseudoWB_register:
3507 case ARM::VLD2q32PseudoWB_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003508 case ARM::VLD3d8Pseudo:
3509 case ARM::VLD3d16Pseudo:
3510 case ARM::VLD3d32Pseudo:
3511 case ARM::VLD1d64TPseudo:
3512 case ARM::VLD3d8Pseudo_UPD:
3513 case ARM::VLD3d16Pseudo_UPD:
3514 case ARM::VLD3d32Pseudo_UPD:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003515 case ARM::VLD3q8Pseudo_UPD:
3516 case ARM::VLD3q16Pseudo_UPD:
3517 case ARM::VLD3q32Pseudo_UPD:
3518 case ARM::VLD3q8oddPseudo:
3519 case ARM::VLD3q16oddPseudo:
3520 case ARM::VLD3q32oddPseudo:
3521 case ARM::VLD3q8oddPseudo_UPD:
3522 case ARM::VLD3q16oddPseudo_UPD:
3523 case ARM::VLD3q32oddPseudo_UPD:
3524 case ARM::VLD4d8Pseudo:
3525 case ARM::VLD4d16Pseudo:
3526 case ARM::VLD4d32Pseudo:
3527 case ARM::VLD1d64QPseudo:
3528 case ARM::VLD4d8Pseudo_UPD:
3529 case ARM::VLD4d16Pseudo_UPD:
3530 case ARM::VLD4d32Pseudo_UPD:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003531 case ARM::VLD4q8Pseudo_UPD:
3532 case ARM::VLD4q16Pseudo_UPD:
3533 case ARM::VLD4q32Pseudo_UPD:
3534 case ARM::VLD4q8oddPseudo:
3535 case ARM::VLD4q16oddPseudo:
3536 case ARM::VLD4q32oddPseudo:
3537 case ARM::VLD4q8oddPseudo_UPD:
3538 case ARM::VLD4q16oddPseudo_UPD:
3539 case ARM::VLD4q32oddPseudo_UPD:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003540 case ARM::VLD1DUPq8:
3541 case ARM::VLD1DUPq16:
3542 case ARM::VLD1DUPq32:
3543 case ARM::VLD1DUPq8wb_fixed:
3544 case ARM::VLD1DUPq16wb_fixed:
3545 case ARM::VLD1DUPq32wb_fixed:
3546 case ARM::VLD1DUPq8wb_register:
3547 case ARM::VLD1DUPq16wb_register:
3548 case ARM::VLD1DUPq32wb_register:
3549 case ARM::VLD2DUPd8:
3550 case ARM::VLD2DUPd16:
3551 case ARM::VLD2DUPd32:
3552 case ARM::VLD2DUPd8wb_fixed:
3553 case ARM::VLD2DUPd16wb_fixed:
3554 case ARM::VLD2DUPd32wb_fixed:
3555 case ARM::VLD2DUPd8wb_register:
3556 case ARM::VLD2DUPd16wb_register:
3557 case ARM::VLD2DUPd32wb_register:
Evan Cheng7d6cd4902011-04-19 01:21:49 +00003558 case ARM::VLD4DUPd8Pseudo:
3559 case ARM::VLD4DUPd16Pseudo:
3560 case ARM::VLD4DUPd32Pseudo:
3561 case ARM::VLD4DUPd8Pseudo_UPD:
3562 case ARM::VLD4DUPd16Pseudo_UPD:
3563 case ARM::VLD4DUPd32Pseudo_UPD:
3564 case ARM::VLD1LNq8Pseudo:
3565 case ARM::VLD1LNq16Pseudo:
3566 case ARM::VLD1LNq32Pseudo:
3567 case ARM::VLD1LNq8Pseudo_UPD:
3568 case ARM::VLD1LNq16Pseudo_UPD:
3569 case ARM::VLD1LNq32Pseudo_UPD:
3570 case ARM::VLD2LNd8Pseudo:
3571 case ARM::VLD2LNd16Pseudo:
3572 case ARM::VLD2LNd32Pseudo:
3573 case ARM::VLD2LNq16Pseudo:
3574 case ARM::VLD2LNq32Pseudo:
3575 case ARM::VLD2LNd8Pseudo_UPD:
3576 case ARM::VLD2LNd16Pseudo_UPD:
3577 case ARM::VLD2LNd32Pseudo_UPD:
3578 case ARM::VLD2LNq16Pseudo_UPD:
3579 case ARM::VLD2LNq32Pseudo_UPD:
3580 case ARM::VLD4LNd8Pseudo:
3581 case ARM::VLD4LNd16Pseudo:
3582 case ARM::VLD4LNd32Pseudo:
3583 case ARM::VLD4LNq16Pseudo:
3584 case ARM::VLD4LNq32Pseudo:
3585 case ARM::VLD4LNd8Pseudo_UPD:
3586 case ARM::VLD4LNd16Pseudo_UPD:
3587 case ARM::VLD4LNd32Pseudo_UPD:
3588 case ARM::VLD4LNq16Pseudo_UPD:
3589 case ARM::VLD4LNq32Pseudo_UPD:
3590 // If the address is not 64-bit aligned, the latencies of these
3591 // instructions increases by one.
3592 ++Latency;
3593 break;
3594 }
3595
Evan Chengff310732010-10-28 06:47:08 +00003596 return Latency;
Evan Cheng49d4c0b2010-10-06 06:27:31 +00003597}
Evan Cheng63c76082010-10-19 18:58:51 +00003598
Andrew Trick45446062012-06-05 21:11:27 +00003599unsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
3600 const MachineInstr *MI,
3601 unsigned *PredCost) const {
Evan Chengdebf9c52010-11-03 00:45:17 +00003602 if (MI->isCopyLike() || MI->isInsertSubreg() ||
3603 MI->isRegSequence() || MI->isImplicitDef())
3604 return 1;
3605
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003606 // An instruction scheduler typically runs on unbundled instructions, however
3607 // other passes may query the latency of a bundled instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00003608 if (MI->isBundle()) {
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003609 unsigned Latency = 0;
Evan Cheng7fae11b2011-12-14 02:11:42 +00003610 MachineBasicBlock::const_instr_iterator I = MI;
3611 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
3612 while (++I != E && I->isInsideBundle()) {
3613 if (I->getOpcode() != ARM::t2IT)
3614 Latency += getInstrLatency(ItinData, I, PredCost);
3615 }
3616 return Latency;
3617 }
3618
Evan Cheng6cc775f2011-06-28 19:10:37 +00003619 const MCInstrDesc &MCID = MI->getDesc();
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003620 if (PredCost && (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR))) {
Evan Chengdebf9c52010-11-03 00:45:17 +00003621 // When predicated, CPSR is an additional source operand for CPSR updating
3622 // instructions, this apparently increases their latencies.
3623 *PredCost = 1;
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003624 }
3625 // Be sure to call getStageLatency for an empty itinerary in case it has a
3626 // valid MinLatency property.
3627 if (!ItinData)
3628 return MI->mayLoad() ? 3 : 1;
3629
3630 unsigned Class = MCID.getSchedClass();
3631
3632 // For instructions with variable uops, use uops as latency.
Andrew Trick21cca972012-07-02 19:12:29 +00003633 if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0)
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003634 return getNumMicroOps(ItinData, MI);
Andrew Trick21cca972012-07-02 19:12:29 +00003635
Andrew Trickfb1a74c2012-06-07 19:41:55 +00003636 // For the common case, fall back on the itinerary's latency.
Andrew Trick5b1cadf2012-06-07 19:42:00 +00003637 unsigned Latency = ItinData->getStageLatency(Class);
3638
3639 // Adjust for dynamic def-side opcode variants not captured by the itinerary.
3640 unsigned DefAlign = MI->hasOneMemOperand()
3641 ? (*MI->memoperands_begin())->getAlignment() : 0;
3642 int Adj = adjustDefLatency(Subtarget, MI, &MCID, DefAlign);
3643 if (Adj >= 0 || (int)Latency > -Adj) {
3644 return Latency + Adj;
3645 }
3646 return Latency;
Evan Chengdebf9c52010-11-03 00:45:17 +00003647}
3648
3649int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
3650 SDNode *Node) const {
3651 if (!Node->isMachineOpcode())
3652 return 1;
3653
3654 if (!ItinData || ItinData->isEmpty())
3655 return 1;
3656
3657 unsigned Opcode = Node->getMachineOpcode();
3658 switch (Opcode) {
3659 default:
3660 return ItinData->getStageLatency(get(Opcode).getSchedClass());
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003661 case ARM::VLDMQIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00003662 case ARM::VSTMQIA:
Evan Chengdebf9c52010-11-03 00:45:17 +00003663 return 2;
Eric Christopherb006fc92010-11-18 19:40:05 +00003664 }
Evan Chengdebf9c52010-11-03 00:45:17 +00003665}
3666
Evan Cheng63c76082010-10-19 18:58:51 +00003667bool ARMBaseInstrInfo::
3668hasHighOperandLatency(const InstrItineraryData *ItinData,
3669 const MachineRegisterInfo *MRI,
3670 const MachineInstr *DefMI, unsigned DefIdx,
3671 const MachineInstr *UseMI, unsigned UseIdx) const {
3672 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
3673 unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
3674 if (Subtarget.isCortexA8() &&
3675 (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
3676 // CortexA8 VFP instructions are not pipelined.
3677 return true;
3678
3679 // Hoist VFP / NEON instructions with 4 or higher latency.
Andrew Trickde2109e2013-06-15 04:49:57 +00003680 int Latency = computeOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx);
Andrew Trick3564bdf2012-06-07 19:41:58 +00003681 if (Latency < 0)
3682 Latency = getInstrLatency(ItinData, DefMI);
Evan Cheng63c76082010-10-19 18:58:51 +00003683 if (Latency <= 3)
3684 return false;
3685 return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
3686 UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
3687}
Evan Chenge96b8d72010-10-26 02:08:50 +00003688
3689bool ARMBaseInstrInfo::
3690hasLowDefLatency(const InstrItineraryData *ItinData,
3691 const MachineInstr *DefMI, unsigned DefIdx) const {
3692 if (!ItinData || ItinData->isEmpty())
3693 return false;
3694
3695 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
3696 if (DDomain == ARMII::DomainGeneral) {
3697 unsigned DefClass = DefMI->getDesc().getSchedClass();
3698 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
3699 return (DefCycle != -1 && DefCycle <= 2);
3700 }
3701 return false;
3702}
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003703
Andrew Trick924123a2011-09-21 02:20:46 +00003704bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr *MI,
3705 StringRef &ErrInfo) const {
3706 if (convertAddSubFlagsOpcode(MI->getOpcode())) {
3707 ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG";
3708 return false;
3709 }
3710 return true;
3711}
3712
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003713bool
3714ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
3715 unsigned &AddSubOpc,
3716 bool &NegAcc, bool &HasLane) const {
3717 DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
3718 if (I == MLxEntryMap.end())
3719 return false;
3720
3721 const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
3722 MulOpc = Entry.MulOpc;
3723 AddSubOpc = Entry.AddSubOpc;
3724 NegAcc = Entry.NegAcc;
3725 HasLane = Entry.HasLane;
3726 return true;
3727}
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003728
3729//===----------------------------------------------------------------------===//
3730// Execution domains.
3731//===----------------------------------------------------------------------===//
3732//
3733// Some instructions go down the NEON pipeline, some go down the VFP pipeline,
3734// and some can go down both. The vmov instructions go down the VFP pipeline,
3735// but they can be changed to vorr equivalents that are executed by the NEON
3736// pipeline.
3737//
3738// We use the following execution domain numbering:
3739//
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003740enum ARMExeDomain {
3741 ExeGeneric = 0,
3742 ExeVFP = 1,
3743 ExeNEON = 2
3744};
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003745//
3746// Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h
3747//
3748std::pair<uint16_t, uint16_t>
3749ARMBaseInstrInfo::getExecutionDomain(const MachineInstr *MI) const {
Tim Northoverf6618152012-08-17 11:32:52 +00003750 // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON
3751 // if they are not predicated.
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003752 if (MI->getOpcode() == ARM::VMOVD && !isPredicated(MI))
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003753 return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003754
Silviu Barangadc453362013-03-27 12:38:44 +00003755 // CortexA9 is particularly picky about mixing the two and wants these
Tim Northoverf6618152012-08-17 11:32:52 +00003756 // converted.
Silviu Barangadc453362013-03-27 12:38:44 +00003757 if (Subtarget.isCortexA9() && !isPredicated(MI) &&
Tim Northoverf6618152012-08-17 11:32:52 +00003758 (MI->getOpcode() == ARM::VMOVRS ||
Tim Northoverca9f3842012-08-30 10:17:45 +00003759 MI->getOpcode() == ARM::VMOVSR ||
3760 MI->getOpcode() == ARM::VMOVS))
Tim Northoverf6618152012-08-17 11:32:52 +00003761 return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
3762
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003763 // No other instructions can be swizzled, so just determine their domain.
3764 unsigned Domain = MI->getDesc().TSFlags & ARMII::DomainMask;
3765
3766 if (Domain & ARMII::DomainNEON)
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003767 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003768
3769 // Certain instructions can go either way on Cortex-A8.
3770 // Treat them as NEON instructions.
3771 if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8())
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003772 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003773
3774 if (Domain & ARMII::DomainVFP)
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003775 return std::make_pair(ExeVFP, 0);
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003776
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003777 return std::make_pair(ExeGeneric, 0);
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003778}
3779
Tim Northover771f1602012-08-29 16:36:07 +00003780static unsigned getCorrespondingDRegAndLane(const TargetRegisterInfo *TRI,
3781 unsigned SReg, unsigned &Lane) {
3782 unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_0, &ARM::DPRRegClass);
3783 Lane = 0;
3784
3785 if (DReg != ARM::NoRegister)
3786 return DReg;
3787
3788 Lane = 1;
3789 DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1, &ARM::DPRRegClass);
3790
3791 assert(DReg && "S-register with no D super-register?");
3792 return DReg;
3793}
3794
Andrew Trickd9296ec2012-10-10 05:43:01 +00003795/// getImplicitSPRUseForDPRUse - Given a use of a DPR register and lane,
James Molloyea052562012-09-18 08:31:15 +00003796/// set ImplicitSReg to a register number that must be marked as implicit-use or
3797/// zero if no register needs to be defined as implicit-use.
3798///
3799/// If the function cannot determine if an SPR should be marked implicit use or
3800/// not, it returns false.
3801///
3802/// This function handles cases where an instruction is being modified from taking
Andrew Trickd9296ec2012-10-10 05:43:01 +00003803/// an SPR to a DPR[Lane]. A use of the DPR is being added, which may conflict
James Molloyea052562012-09-18 08:31:15 +00003804/// with an earlier def of an SPR corresponding to DPR[Lane^1] (i.e. the other
3805/// lane of the DPR).
3806///
3807/// If the other SPR is defined, an implicit-use of it should be added. Else,
3808/// (including the case where the DPR itself is defined), it should not.
Andrew Trickd9296ec2012-10-10 05:43:01 +00003809///
James Molloyea052562012-09-18 08:31:15 +00003810static bool getImplicitSPRUseForDPRUse(const TargetRegisterInfo *TRI,
3811 MachineInstr *MI,
3812 unsigned DReg, unsigned Lane,
3813 unsigned &ImplicitSReg) {
3814 // If the DPR is defined or used already, the other SPR lane will be chained
3815 // correctly, so there is nothing to be done.
3816 if (MI->definesRegister(DReg, TRI) || MI->readsRegister(DReg, TRI)) {
3817 ImplicitSReg = 0;
3818 return true;
3819 }
3820
3821 // Otherwise we need to go searching to see if the SPR is set explicitly.
3822 ImplicitSReg = TRI->getSubReg(DReg,
3823 (Lane & 1) ? ARM::ssub_0 : ARM::ssub_1);
3824 MachineBasicBlock::LivenessQueryResult LQR =
3825 MI->getParent()->computeRegisterLiveness(TRI, ImplicitSReg, MI);
3826
3827 if (LQR == MachineBasicBlock::LQR_Live)
3828 return true;
3829 else if (LQR == MachineBasicBlock::LQR_Unknown)
3830 return false;
3831
3832 // If the register is known not to be live, there is no need to add an
3833 // implicit-use.
3834 ImplicitSReg = 0;
3835 return true;
3836}
Tim Northover771f1602012-08-29 16:36:07 +00003837
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003838void
3839ARMBaseInstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const {
Tim Northoverf6618152012-08-17 11:32:52 +00003840 unsigned DstReg, SrcReg, DReg;
3841 unsigned Lane;
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00003842 MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI);
Tim Northoverf6618152012-08-17 11:32:52 +00003843 const TargetRegisterInfo *TRI = &getRegisterInfo();
Tim Northoverf6618152012-08-17 11:32:52 +00003844 switch (MI->getOpcode()) {
3845 default:
3846 llvm_unreachable("cannot handle opcode!");
3847 break;
3848 case ARM::VMOVD:
3849 if (Domain != ExeNEON)
3850 break;
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00003851
Tim Northoverf6618152012-08-17 11:32:52 +00003852 // Zap the predicate operands.
3853 assert(!isPredicated(MI) && "Cannot predicate a VORRd");
Jakob Stoklund Olesenf7ad1892011-09-29 02:48:41 +00003854
Tim Northover771f1602012-08-29 16:36:07 +00003855 // Source instruction is %DDst = VMOVD %DSrc, 14, %noreg (; implicits)
3856 DstReg = MI->getOperand(0).getReg();
3857 SrcReg = MI->getOperand(1).getReg();
3858
3859 for (unsigned i = MI->getDesc().getNumOperands(); i; --i)
3860 MI->RemoveOperand(i-1);
3861
3862 // Change to a %DDst = VORRd %DSrc, %DSrc, 14, %noreg (; implicits)
Tim Northoverf6618152012-08-17 11:32:52 +00003863 MI->setDesc(get(ARM::VORRd));
Tim Northover771f1602012-08-29 16:36:07 +00003864 AddDefaultPred(MIB.addReg(DstReg, RegState::Define)
3865 .addReg(SrcReg)
3866 .addReg(SrcReg));
Tim Northoverf6618152012-08-17 11:32:52 +00003867 break;
3868 case ARM::VMOVRS:
3869 if (Domain != ExeNEON)
3870 break;
3871 assert(!isPredicated(MI) && "Cannot predicate a VGETLN");
3872
Tim Northover771f1602012-08-29 16:36:07 +00003873 // Source instruction is %RDst = VMOVRS %SSrc, 14, %noreg (; implicits)
Tim Northoverf6618152012-08-17 11:32:52 +00003874 DstReg = MI->getOperand(0).getReg();
3875 SrcReg = MI->getOperand(1).getReg();
3876
Tim Northover771f1602012-08-29 16:36:07 +00003877 for (unsigned i = MI->getDesc().getNumOperands(); i; --i)
3878 MI->RemoveOperand(i-1);
Tim Northoverf6618152012-08-17 11:32:52 +00003879
Tim Northover771f1602012-08-29 16:36:07 +00003880 DReg = getCorrespondingDRegAndLane(TRI, SrcReg, Lane);
Tim Northoverf6618152012-08-17 11:32:52 +00003881
Tim Northover771f1602012-08-29 16:36:07 +00003882 // Convert to %RDst = VGETLNi32 %DSrc, Lane, 14, %noreg (; imps)
3883 // Note that DSrc has been widened and the other lane may be undef, which
3884 // contaminates the entire register.
Tim Northoverf6618152012-08-17 11:32:52 +00003885 MI->setDesc(get(ARM::VGETLNi32));
Tim Northover771f1602012-08-29 16:36:07 +00003886 AddDefaultPred(MIB.addReg(DstReg, RegState::Define)
3887 .addReg(DReg, RegState::Undef)
3888 .addImm(Lane));
Tim Northoverf6618152012-08-17 11:32:52 +00003889
Tim Northover771f1602012-08-29 16:36:07 +00003890 // The old source should be an implicit use, otherwise we might think it
3891 // was dead before here.
Tim Northoverf6618152012-08-17 11:32:52 +00003892 MIB.addReg(SrcReg, RegState::Implicit);
Tim Northoverf6618152012-08-17 11:32:52 +00003893 break;
James Molloyea052562012-09-18 08:31:15 +00003894 case ARM::VMOVSR: {
Tim Northoverf6618152012-08-17 11:32:52 +00003895 if (Domain != ExeNEON)
3896 break;
3897 assert(!isPredicated(MI) && "Cannot predicate a VSETLN");
3898
Tim Northover771f1602012-08-29 16:36:07 +00003899 // Source instruction is %SDst = VMOVSR %RSrc, 14, %noreg (; implicits)
Tim Northoverf6618152012-08-17 11:32:52 +00003900 DstReg = MI->getOperand(0).getReg();
3901 SrcReg = MI->getOperand(1).getReg();
Tim Northoverf6618152012-08-17 11:32:52 +00003902
Tim Northover771f1602012-08-29 16:36:07 +00003903 DReg = getCorrespondingDRegAndLane(TRI, DstReg, Lane);
3904
James Molloyea052562012-09-18 08:31:15 +00003905 unsigned ImplicitSReg;
3906 if (!getImplicitSPRUseForDPRUse(TRI, MI, DReg, Lane, ImplicitSReg))
3907 break;
Tim Northover726d32c2012-09-01 18:07:29 +00003908
Tim Northoverc8d867d2012-09-05 18:37:53 +00003909 for (unsigned i = MI->getDesc().getNumOperands(); i; --i)
3910 MI->RemoveOperand(i-1);
3911
Tim Northover771f1602012-08-29 16:36:07 +00003912 // Convert to %DDst = VSETLNi32 %DDst, %RSrc, Lane, 14, %noreg (; imps)
3913 // Again DDst may be undefined at the beginning of this instruction.
Tim Northoverf6618152012-08-17 11:32:52 +00003914 MI->setDesc(get(ARM::VSETLNi32));
Tim Northover726d32c2012-09-01 18:07:29 +00003915 MIB.addReg(DReg, RegState::Define)
3916 .addReg(DReg, getUndefRegState(!MI->readsRegister(DReg, TRI)))
3917 .addReg(SrcReg)
3918 .addImm(Lane);
3919 AddDefaultPred(MIB);
Tim Northoverca9f3842012-08-30 10:17:45 +00003920
Tim Northover726d32c2012-09-01 18:07:29 +00003921 // The narrower destination must be marked as set to keep previous chains
3922 // in place.
Tim Northover771f1602012-08-29 16:36:07 +00003923 MIB.addReg(DstReg, RegState::Define | RegState::Implicit);
James Molloyea052562012-09-18 08:31:15 +00003924 if (ImplicitSReg != 0)
3925 MIB.addReg(ImplicitSReg, RegState::Implicit);
Tim Northoverf6618152012-08-17 11:32:52 +00003926 break;
James Molloyea052562012-09-18 08:31:15 +00003927 }
Tim Northoverca9f3842012-08-30 10:17:45 +00003928 case ARM::VMOVS: {
3929 if (Domain != ExeNEON)
3930 break;
3931
3932 // Source instruction is %SDst = VMOVS %SSrc, 14, %noreg (; implicits)
3933 DstReg = MI->getOperand(0).getReg();
3934 SrcReg = MI->getOperand(1).getReg();
3935
Tim Northoverca9f3842012-08-30 10:17:45 +00003936 unsigned DstLane = 0, SrcLane = 0, DDst, DSrc;
3937 DDst = getCorrespondingDRegAndLane(TRI, DstReg, DstLane);
3938 DSrc = getCorrespondingDRegAndLane(TRI, SrcReg, SrcLane);
3939
James Molloyea052562012-09-18 08:31:15 +00003940 unsigned ImplicitSReg;
3941 if (!getImplicitSPRUseForDPRUse(TRI, MI, DSrc, SrcLane, ImplicitSReg))
3942 break;
Tim Northover726d32c2012-09-01 18:07:29 +00003943
Tim Northoverc8d867d2012-09-05 18:37:53 +00003944 for (unsigned i = MI->getDesc().getNumOperands(); i; --i)
3945 MI->RemoveOperand(i-1);
3946
Tim Northoverca9f3842012-08-30 10:17:45 +00003947 if (DSrc == DDst) {
3948 // Destination can be:
3949 // %DDst = VDUPLN32d %DDst, Lane, 14, %noreg (; implicits)
3950 MI->setDesc(get(ARM::VDUPLN32d));
Tim Northover726d32c2012-09-01 18:07:29 +00003951 MIB.addReg(DDst, RegState::Define)
3952 .addReg(DDst, getUndefRegState(!MI->readsRegister(DDst, TRI)))
3953 .addImm(SrcLane);
3954 AddDefaultPred(MIB);
Tim Northoverca9f3842012-08-30 10:17:45 +00003955
3956 // Neither the source or the destination are naturally represented any
3957 // more, so add them in manually.
3958 MIB.addReg(DstReg, RegState::Implicit | RegState::Define);
3959 MIB.addReg(SrcReg, RegState::Implicit);
James Molloyea052562012-09-18 08:31:15 +00003960 if (ImplicitSReg != 0)
3961 MIB.addReg(ImplicitSReg, RegState::Implicit);
Tim Northoverca9f3842012-08-30 10:17:45 +00003962 break;
3963 }
3964
3965 // In general there's no single instruction that can perform an S <-> S
3966 // move in NEON space, but a pair of VEXT instructions *can* do the
3967 // job. It turns out that the VEXTs needed will only use DSrc once, with
3968 // the position based purely on the combination of lane-0 and lane-1
3969 // involved. For example
3970 // vmov s0, s2 -> vext.32 d0, d0, d1, #1 vext.32 d0, d0, d0, #1
3971 // vmov s1, s3 -> vext.32 d0, d1, d0, #1 vext.32 d0, d0, d0, #1
3972 // vmov s0, s3 -> vext.32 d0, d0, d0, #1 vext.32 d0, d1, d0, #1
3973 // vmov s1, s2 -> vext.32 d0, d0, d0, #1 vext.32 d0, d0, d1, #1
3974 //
3975 // Pattern of the MachineInstrs is:
3976 // %DDst = VEXTd32 %DSrc1, %DSrc2, Lane, 14, %noreg (;implicits)
3977 MachineInstrBuilder NewMIB;
3978 NewMIB = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
3979 get(ARM::VEXTd32), DDst);
Tim Northover726d32c2012-09-01 18:07:29 +00003980
3981 // On the first instruction, both DSrc and DDst may be <undef> if present.
3982 // Specifically when the original instruction didn't have them as an
3983 // <imp-use>.
3984 unsigned CurReg = SrcLane == 1 && DstLane == 1 ? DSrc : DDst;
3985 bool CurUndef = !MI->readsRegister(CurReg, TRI);
3986 NewMIB.addReg(CurReg, getUndefRegState(CurUndef));
3987
3988 CurReg = SrcLane == 0 && DstLane == 0 ? DSrc : DDst;
3989 CurUndef = !MI->readsRegister(CurReg, TRI);
3990 NewMIB.addReg(CurReg, getUndefRegState(CurUndef));
3991
Tim Northoverca9f3842012-08-30 10:17:45 +00003992 NewMIB.addImm(1);
3993 AddDefaultPred(NewMIB);
3994
3995 if (SrcLane == DstLane)
3996 NewMIB.addReg(SrcReg, RegState::Implicit);
3997
3998 MI->setDesc(get(ARM::VEXTd32));
3999 MIB.addReg(DDst, RegState::Define);
Tim Northover726d32c2012-09-01 18:07:29 +00004000
4001 // On the second instruction, DDst has definitely been defined above, so
4002 // it is not <undef>. DSrc, if present, can be <undef> as above.
4003 CurReg = SrcLane == 1 && DstLane == 0 ? DSrc : DDst;
4004 CurUndef = CurReg == DSrc && !MI->readsRegister(CurReg, TRI);
4005 MIB.addReg(CurReg, getUndefRegState(CurUndef));
4006
4007 CurReg = SrcLane == 0 && DstLane == 1 ? DSrc : DDst;
4008 CurUndef = CurReg == DSrc && !MI->readsRegister(CurReg, TRI);
4009 MIB.addReg(CurReg, getUndefRegState(CurUndef));
4010
Tim Northoverca9f3842012-08-30 10:17:45 +00004011 MIB.addImm(1);
4012 AddDefaultPred(MIB);
4013
4014 if (SrcLane != DstLane)
4015 MIB.addReg(SrcReg, RegState::Implicit);
4016
4017 // As before, the original destination is no longer represented, add it
4018 // implicitly.
4019 MIB.addReg(DstReg, RegState::Define | RegState::Implicit);
James Molloyea052562012-09-18 08:31:15 +00004020 if (ImplicitSReg != 0)
4021 MIB.addReg(ImplicitSReg, RegState::Implicit);
Tim Northoverca9f3842012-08-30 10:17:45 +00004022 break;
4023 }
Tim Northoverf6618152012-08-17 11:32:52 +00004024 }
4025
Jakob Stoklund Olesenf9b71a22011-09-27 22:57:21 +00004026}
Jim Grosbach617f84dd2012-02-28 23:53:30 +00004027
Bob Wilsone8a549c2012-09-29 21:43:49 +00004028//===----------------------------------------------------------------------===//
4029// Partial register updates
4030//===----------------------------------------------------------------------===//
4031//
4032// Swift renames NEON registers with 64-bit granularity. That means any
4033// instruction writing an S-reg implicitly reads the containing D-reg. The
4034// problem is mostly avoided by translating f32 operations to v2f32 operations
4035// on D-registers, but f32 loads are still a problem.
4036//
4037// These instructions can load an f32 into a NEON register:
4038//
4039// VLDRS - Only writes S, partial D update.
4040// VLD1LNd32 - Writes all D-regs, explicit partial D update, 2 uops.
4041// VLD1DUPd32 - Writes all D-regs, no partial reg update, 2 uops.
4042//
4043// FCONSTD can be used as a dependency-breaking instruction.
Bob Wilsone8a549c2012-09-29 21:43:49 +00004044unsigned ARMBaseInstrInfo::
4045getPartialRegUpdateClearance(const MachineInstr *MI,
4046 unsigned OpNum,
4047 const TargetRegisterInfo *TRI) const {
Silviu Barangadc453362013-03-27 12:38:44 +00004048 if (!SwiftPartialUpdateClearance ||
4049 !(Subtarget.isSwift() || Subtarget.isCortexA15()))
Bob Wilsone8a549c2012-09-29 21:43:49 +00004050 return 0;
4051
4052 assert(TRI && "Need TRI instance");
4053
4054 const MachineOperand &MO = MI->getOperand(OpNum);
4055 if (MO.readsReg())
4056 return 0;
4057 unsigned Reg = MO.getReg();
4058 int UseOp = -1;
4059
4060 switch(MI->getOpcode()) {
4061 // Normal instructions writing only an S-register.
4062 case ARM::VLDRS:
4063 case ARM::FCONSTS:
4064 case ARM::VMOVSR:
Bob Wilsone8a549c2012-09-29 21:43:49 +00004065 case ARM::VMOVv8i8:
4066 case ARM::VMOVv4i16:
4067 case ARM::VMOVv2i32:
4068 case ARM::VMOVv2f32:
4069 case ARM::VMOVv1i64:
4070 UseOp = MI->findRegisterUseOperandIdx(Reg, false, TRI);
4071 break;
4072
4073 // Explicitly reads the dependency.
4074 case ARM::VLD1LNd32:
Silviu Barangadc453362013-03-27 12:38:44 +00004075 UseOp = 3;
Bob Wilsone8a549c2012-09-29 21:43:49 +00004076 break;
4077 default:
4078 return 0;
4079 }
4080
4081 // If this instruction actually reads a value from Reg, there is no unwanted
4082 // dependency.
4083 if (UseOp != -1 && MI->getOperand(UseOp).readsReg())
4084 return 0;
4085
4086 // We must be able to clobber the whole D-reg.
4087 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
4088 // Virtual register must be a foo:ssub_0<def,undef> operand.
4089 if (!MO.getSubReg() || MI->readsVirtualRegister(Reg))
4090 return 0;
4091 } else if (ARM::SPRRegClass.contains(Reg)) {
4092 // Physical register: MI must define the full D-reg.
4093 unsigned DReg = TRI->getMatchingSuperReg(Reg, ARM::ssub_0,
4094 &ARM::DPRRegClass);
4095 if (!DReg || !MI->definesRegister(DReg, TRI))
4096 return 0;
4097 }
4098
4099 // MI has an unwanted D-register dependency.
4100 // Avoid defs in the previous N instructrions.
4101 return SwiftPartialUpdateClearance;
4102}
4103
4104// Break a partial register dependency after getPartialRegUpdateClearance
4105// returned non-zero.
4106void ARMBaseInstrInfo::
4107breakPartialRegDependency(MachineBasicBlock::iterator MI,
4108 unsigned OpNum,
4109 const TargetRegisterInfo *TRI) const {
4110 assert(MI && OpNum < MI->getDesc().getNumDefs() && "OpNum is not a def");
4111 assert(TRI && "Need TRI instance");
4112
4113 const MachineOperand &MO = MI->getOperand(OpNum);
4114 unsigned Reg = MO.getReg();
4115 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
4116 "Can't break virtual register dependencies.");
4117 unsigned DReg = Reg;
4118
4119 // If MI defines an S-reg, find the corresponding D super-register.
4120 if (ARM::SPRRegClass.contains(Reg)) {
4121 DReg = ARM::D0 + (Reg - ARM::S0) / 2;
4122 assert(TRI->isSuperRegister(Reg, DReg) && "Register enums broken");
4123 }
4124
4125 assert(ARM::DPRRegClass.contains(DReg) && "Can only break D-reg deps");
4126 assert(MI->definesRegister(DReg, TRI) && "MI doesn't clobber full D-reg");
4127
4128 // FIXME: In some cases, VLDRS can be changed to a VLD1DUPd32 which defines
4129 // the full D-register by loading the same value to both lanes. The
4130 // instruction is micro-coded with 2 uops, so don't do this until we can
4131 // properly schedule micro-coded instuctions. The dispatcher stalls cause
4132 // too big regressions.
4133
4134 // Insert the dependency-breaking FCONSTD before MI.
4135 // 96 is the encoding of 0.5, but the actual value doesn't matter here.
4136 AddDefaultPred(BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
4137 get(ARM::FCONSTD), DReg).addImm(96));
4138 MI->addRegisterKilled(DReg, TRI, true);
4139}
4140
Jim Grosbach617f84dd2012-02-28 23:53:30 +00004141bool ARMBaseInstrInfo::hasNOP() const {
4142 return (Subtarget.getFeatureBits() & ARM::HasV6T2Ops) != 0;
4143}
Arnold Schwaighofer5dde1f32013-04-05 04:42:00 +00004144
4145bool ARMBaseInstrInfo::isSwiftFastImmShift(const MachineInstr *MI) const {
Arnold Schwaighofere9375922013-06-05 14:59:36 +00004146 if (MI->getNumOperands() < 4)
4147 return true;
Arnold Schwaighofer5dde1f32013-04-05 04:42:00 +00004148 unsigned ShOpVal = MI->getOperand(3).getImm();
4149 unsigned ShImm = ARM_AM::getSORegOffset(ShOpVal);
4150 // Swift supports faster shifts for: lsl 2, lsl 1, and lsr 1.
4151 if ((ShImm == 1 && ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsr) ||
4152 ((ShImm == 1 || ShImm == 2) &&
4153 ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsl))
4154 return true;
4155
4156 return false;
4157}