blob: 3031ee8bbecd4a6d5fbddd4a91ff0afac6a26f24 [file] [log] [blame]
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI -check-prefix=FUNC %s
Matt Arsenault5ca3c722016-01-11 16:37:46 +00003; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s
4
Matt Arsenault5319b0a2016-01-11 17:02:06 +00005declare i7 @llvm.ctlz.i7(i7, i1) nounwind readnone
6declare i8 @llvm.ctlz.i8(i8, i1) nounwind readnone
7declare i16 @llvm.ctlz.i16(i16, i1) nounwind readnone
8
Matt Arsenault5ca3c722016-01-11 16:37:46 +00009declare i32 @llvm.ctlz.i32(i32, i1) nounwind readnone
10declare <2 x i32> @llvm.ctlz.v2i32(<2 x i32>, i1) nounwind readnone
11declare <4 x i32> @llvm.ctlz.v4i32(<4 x i32>, i1) nounwind readnone
12
13declare i64 @llvm.ctlz.i64(i64, i1) nounwind readnone
14declare <2 x i64> @llvm.ctlz.v2i64(<2 x i64>, i1) nounwind readnone
15declare <4 x i64> @llvm.ctlz.v4i64(<4 x i64>, i1) nounwind readnone
16
17declare i32 @llvm.r600.read.tidig.x() nounwind readnone
18
19; FUNC-LABEL: {{^}}s_ctlz_i32:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000020; GCN: s_load_dword [[VAL:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, {{0xb|0x2c}}
21; GCN-DAG: s_flbit_i32_b32 [[CTLZ:s[0-9]+]], [[VAL]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000022; GCN-DAG: v_cmp_ne_u32_e64 vcc, [[VAL]], 0{{$}}
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000023; GCN-DAG: v_mov_b32_e32 [[VCTLZ:v[0-9]+]], [[CTLZ]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000024; GCN: v_cndmask_b32_e32 [[RESULT:v[0-9]+]], 32, [[VCTLZ]], vcc
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000025; GCN: buffer_store_dword [[RESULT]]
26; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000027
28; EG: FFBH_UINT
29; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @s_ctlz_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +000031 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
32 store i32 %ctlz, i32 addrspace(1)* %out, align 4
33 ret void
34}
35
36; FUNC-LABEL: {{^}}v_ctlz_i32:
Alexander Timofeev982aee62017-07-04 17:32:00 +000037; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000038; GCN-DAG: v_ffbh_u32_e32 [[CTLZ:v[0-9]+]], [[VAL]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000039; GCN-DAG: v_cmp_ne_u32_e32 vcc, 0, [[CTLZ]]
40; GCN: v_cndmask_b32_e32 [[RESULT:v[0-9]+]], 32, [[CTLZ]], vcc
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000041; GCN: buffer_store_dword [[RESULT]],
42; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000043
44; EG: FFBH_UINT
45; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000046define amdgpu_kernel void @v_ctlz_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +000047 %tid = call i32 @llvm.r600.read.tidig.x()
48 %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid
49 %val = load i32, i32 addrspace(1)* %in.gep, align 4
Matt Arsenault5ca3c722016-01-11 16:37:46 +000050 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
51 store i32 %ctlz, i32 addrspace(1)* %out, align 4
52 ret void
53}
54
55; FUNC-LABEL: {{^}}v_ctlz_v2i32:
Alexander Timofeev982aee62017-07-04 17:32:00 +000056; GCN: {{buffer|flat}}_load_dwordx2
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000057; GCN: v_ffbh_u32_e32
58; GCN: v_ffbh_u32_e32
59; GCN: buffer_store_dwordx2
60; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000061
62; EG: FFBH_UINT
63; EG: CNDE_INT
64; EG: FFBH_UINT
65; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000066define amdgpu_kernel void @v_ctlz_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +000067 %tid = call i32 @llvm.r600.read.tidig.x()
68 %in.gep = getelementptr <2 x i32>, <2 x i32> addrspace(1)* %valptr, i32 %tid
69 %val = load <2 x i32>, <2 x i32> addrspace(1)* %in.gep, align 8
Matt Arsenault5ca3c722016-01-11 16:37:46 +000070 %ctlz = call <2 x i32> @llvm.ctlz.v2i32(<2 x i32> %val, i1 false) nounwind readnone
71 store <2 x i32> %ctlz, <2 x i32> addrspace(1)* %out, align 8
72 ret void
73}
74
75; FUNC-LABEL: {{^}}v_ctlz_v4i32:
Alexander Timofeev982aee62017-07-04 17:32:00 +000076; GCN: {{buffer|flat}}_load_dwordx4
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000077; GCN: v_ffbh_u32_e32
78; GCN: v_ffbh_u32_e32
79; GCN: v_ffbh_u32_e32
80; GCN: v_ffbh_u32_e32
81; GCN: buffer_store_dwordx4
82; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000083
84
85; EG-DAG: FFBH_UINT
86; EG-DAG: CNDE_INT
87
88; EG-DAG: FFBH_UINT
89; EG-DAG: CNDE_INT
90
91; EG-DAG: FFBH_UINT
92; EG-DAG: CNDE_INT
93
94; EG-DAG: FFBH_UINT
95; EG-DAG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000096define amdgpu_kernel void @v_ctlz_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +000097 %tid = call i32 @llvm.r600.read.tidig.x()
98 %in.gep = getelementptr <4 x i32>, <4 x i32> addrspace(1)* %valptr, i32 %tid
99 %val = load <4 x i32>, <4 x i32> addrspace(1)* %in.gep, align 16
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000100 %ctlz = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %val, i1 false) nounwind readnone
101 store <4 x i32> %ctlz, <4 x i32> addrspace(1)* %out, align 16
102 ret void
103}
104
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000105; FUNC-LABEL: {{^}}v_ctlz_i8:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000106; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]],
Sam Kolton9fa16962017-04-06 15:03:28 +0000107; SI-DAG: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
108; VI-DAG: v_ffbh_u32_sdwa [[RESULT:v[0-9]+]], [[VAL]] dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000109; GCN: buffer_store_byte [[RESULT]],
Tom Stellard115a6152016-11-10 16:02:37 +0000110; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000111define amdgpu_kernel void @v_ctlz_i8(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000112 %val = load i8, i8 addrspace(1)* %valptr
113 %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 false) nounwind readnone
114 store i8 %ctlz, i8 addrspace(1)* %out
115 ret void
116}
117
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000118; FUNC-LABEL: {{^}}s_ctlz_i64:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000119; GCN: s_load_dwordx2 s{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}, s{{\[[0-9]+:[0-9]+\]}}, {{0xb|0x2c}}
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000120; GCN-DAG: v_cmp_eq_u32_e64 vcc, s[[HI]], 0{{$}}
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000121; GCN-DAG: s_flbit_i32_b32 [[FFBH_LO:s[0-9]+]], s[[LO]]
122; GCN-DAG: s_add_i32 [[ADD:s[0-9]+]], [[FFBH_LO]], 32
123; GCN-DAG: s_flbit_i32_b32 [[FFBH_HI:s[0-9]+]], s[[HI]]
124; GCN-DAG: v_mov_b32_e32 [[VFFBH_LO:v[0-9]+]], [[ADD]]
125; GCN-DAG: v_mov_b32_e32 [[VFFBH_HI:v[0-9]+]], [[FFBH_HI]]
126; GCN-DAG: v_cndmask_b32_e32 v[[CTLZ:[0-9]+]], [[VFFBH_HI]], [[VFFBH_LO]]
127; GCN-DAG: v_mov_b32_e32 v[[CTLZ_HI:[0-9]+]], 0{{$}}
128; GCN: {{buffer|flat}}_store_dwordx2 {{.*}}v{{\[}}[[CTLZ]]:[[CTLZ_HI]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000129define amdgpu_kernel void @s_ctlz_i64(i64 addrspace(1)* noalias %out, i64 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000130 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
131 store i64 %ctlz, i64 addrspace(1)* %out
132 ret void
133}
134
135; FUNC-LABEL: {{^}}s_ctlz_i64_trunc:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000136define amdgpu_kernel void @s_ctlz_i64_trunc(i32 addrspace(1)* noalias %out, i64 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000137 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
138 %trunc = trunc i64 %ctlz to i32
139 store i32 %trunc, i32 addrspace(1)* %out
140 ret void
141}
142
143; FUNC-LABEL: {{^}}v_ctlz_i64:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000144; GCN-DAG: {{buffer|flat}}_load_dwordx2 v{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000145; GCN-DAG: v_cmp_eq_u32_e64 [[CMPHI:s\[[0-9]+:[0-9]+\]]], 0, v[[HI]]
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000146; GCN-DAG: v_ffbh_u32_e32 [[FFBH_LO:v[0-9]+]], v[[LO]]
147; GCN-DAG: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, 32, [[FFBH_LO]]
148; GCN-DAG: v_ffbh_u32_e32 [[FFBH_HI:v[0-9]+]], v[[HI]]
149; GCN-DAG: v_cndmask_b32_e64 v[[CTLZ:[0-9]+]], [[FFBH_HI]], [[ADD]], [[CMPHI]]
150; GCN-DAG: v_or_b32_e32 [[OR:v[0-9]+]], v[[HI]], v[[LO]]
Matt Arsenault0b26e472016-12-22 21:40:08 +0000151; GCN-DAG: v_cmp_ne_u32_e32 vcc, 0, [[OR]]
152; GCN-DAG: v_cndmask_b32_e32 v[[CLTZ_LO:[0-9]+]], 64, v[[CTLZ:[0-9]+]], vcc
Stanislav Mekhanoshin5fa289f2017-05-22 16:58:10 +0000153; GCN: {{buffer|flat}}_store_dwordx2 {{.*}}v{{\[}}[[CLTZ_LO]]:[[CTLZ_HI:[0-9]+]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000154define amdgpu_kernel void @v_ctlz_i64(i64 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000155 %tid = call i32 @llvm.r600.read.tidig.x()
156 %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid
157 %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %tid
158 %val = load i64, i64 addrspace(1)* %in.gep
159 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
160 store i64 %ctlz, i64 addrspace(1)* %out.gep
161 ret void
162}
163
164; FUNC-LABEL: {{^}}v_ctlz_i64_trunc:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000165define amdgpu_kernel void @v_ctlz_i64_trunc(i32 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000166 %tid = call i32 @llvm.r600.read.tidig.x()
167 %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid
168 %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %tid
169 %val = load i64, i64 addrspace(1)* %in.gep
170 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
171 %trunc = trunc i64 %ctlz to i32
172 store i32 %trunc, i32 addrspace(1)* %out.gep
173 ret void
174}
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000175
176; FUNC-LABEL: {{^}}v_ctlz_i32_sel_eq_neg1:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000177; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000178; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
179; GCN: buffer_store_dword [[RESULT]],
180; GCN: s_endpgm
Alexander Timofeev982aee62017-07-04 17:32:00 +0000181define amdgpu_kernel void @v_ctlz_i32_sel_eq_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
182 %tid = call i32 @llvm.r600.read.tidig.x()
183 %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid
184 %val = load i32, i32 addrspace(1)* %in.gep
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000185 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
186 %cmp = icmp eq i32 %val, 0
187 %sel = select i1 %cmp, i32 -1, i32 %ctlz
188 store i32 %sel, i32 addrspace(1)* %out
189 ret void
190}
191
192; FUNC-LABEL: {{^}}v_ctlz_i32_sel_ne_neg1:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000193; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000194; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
195; GCN: buffer_store_dword [[RESULT]],
196; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000197define amdgpu_kernel void @v_ctlz_i32_sel_ne_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +0000198 %tid = call i32 @llvm.r600.read.tidig.x()
199 %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid
200 %val = load i32, i32 addrspace(1)* %in.gep
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000201 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
202 %cmp = icmp ne i32 %val, 0
203 %sel = select i1 %cmp, i32 %ctlz, i32 -1
204 store i32 %sel, i32 addrspace(1)* %out
205 ret void
206}
207
208; TODO: Should be able to eliminate select here as well.
209; FUNC-LABEL: {{^}}v_ctlz_i32_sel_eq_bitwidth:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000210; GCN: {{buffer|flat}}_load_dword
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000211; GCN: v_ffbh_u32_e32
212; GCN: v_cmp
213; GCN: v_cndmask
214; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000215define amdgpu_kernel void @v_ctlz_i32_sel_eq_bitwidth(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +0000216 %tid = call i32 @llvm.r600.read.tidig.x()
217 %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid
218 %val = load i32, i32 addrspace(1)* %in.gep
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000219 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
220 %cmp = icmp eq i32 %ctlz, 32
221 %sel = select i1 %cmp, i32 -1, i32 %ctlz
222 store i32 %sel, i32 addrspace(1)* %out
223 ret void
224}
225
226; FUNC-LABEL: {{^}}v_ctlz_i32_sel_ne_bitwidth:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000227; GCN: {{buffer|flat}}_load_dword
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000228; GCN: v_ffbh_u32_e32
229; GCN: v_cmp
230; GCN: v_cndmask
231; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000232define amdgpu_kernel void @v_ctlz_i32_sel_ne_bitwidth(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Alexander Timofeev982aee62017-07-04 17:32:00 +0000233 %tid = call i32 @llvm.r600.read.tidig.x()
234 %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid
235 %val = load i32, i32 addrspace(1)* %in.gep
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000236 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
237 %cmp = icmp ne i32 %ctlz, 32
238 %sel = select i1 %cmp, i32 %ctlz, i32 -1
239 store i32 %sel, i32 addrspace(1)* %out
240 ret void
241}
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000242
243; FUNC-LABEL: {{^}}v_ctlz_i8_sel_eq_neg1:
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000244; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000245; GCN: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000246; GCN: {{buffer|flat}}_store_byte [[FFBH]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000247 define amdgpu_kernel void @v_ctlz_i8_sel_eq_neg1(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind {
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000248 %tid = call i32 @llvm.r600.read.tidig.x()
249 %valptr.gep = getelementptr i8, i8 addrspace(1)* %valptr, i32 %tid
250 %val = load i8, i8 addrspace(1)* %valptr.gep
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000251 %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 false) nounwind readnone
252 %cmp = icmp eq i8 %val, 0
253 %sel = select i1 %cmp, i8 -1, i8 %ctlz
254 store i8 %sel, i8 addrspace(1)* %out
255 ret void
256}
257
258; FUNC-LABEL: {{^}}v_ctlz_i16_sel_eq_neg1:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000259; SI: {{buffer|flat}}_load_ushort [[VAL:v[0-9]+]],
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000260; SI: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
261; SI: buffer_store_short [[FFBH]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000262 define amdgpu_kernel void @v_ctlz_i16_sel_eq_neg1(i16 addrspace(1)* noalias %out, i16 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000263 %val = load i16, i16 addrspace(1)* %valptr
264 %ctlz = call i16 @llvm.ctlz.i16(i16 %val, i1 false) nounwind readnone
265 %cmp = icmp eq i16 %val, 0
266 %sel = select i1 %cmp, i16 -1, i16 %ctlz
267 store i16 %sel, i16 addrspace(1)* %out
268 ret void
269}
270
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000271; FIXME: Need to handle non-uniform case for function below (load without gep).
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000272; FUNC-LABEL: {{^}}v_ctlz_i7_sel_eq_neg1:
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000273; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000274; GCN: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
275; GCN: v_and_b32_e32 [[TRUNC:v[0-9]+]], 0x7f, [[FFBH]]
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000276; GCN: {{buffer|flat}}_store_byte [[TRUNC]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000277define amdgpu_kernel void @v_ctlz_i7_sel_eq_neg1(i7 addrspace(1)* noalias %out, i7 addrspace(1)* noalias %valptr) nounwind {
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000278 %tid = call i32 @llvm.r600.read.tidig.x()
279 %valptr.gep = getelementptr i7, i7 addrspace(1)* %valptr, i32 %tid
280 %val = load i7, i7 addrspace(1)* %valptr.gep
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000281 %ctlz = call i7 @llvm.ctlz.i7(i7 %val, i1 false) nounwind readnone
282 %cmp = icmp eq i7 %val, 0
283 %sel = select i1 %cmp, i7 -1, i7 %ctlz
284 store i7 %sel, i7 addrspace(1)* %out
285 ret void
286}