blob: 85a67fc6601a4eb8d738c22e2f4c19ad1eafe900 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000018#include "AMDGPUTargetMachine.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000020#include "R600MachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028#define GET_INSTRINFO_CTOR_DTOR
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "AMDGPUGenDFAPacketizer.inc"
30
Tom Stellard2e59a452014-06-13 01:32:00 +000031R600InstrInfo::R600InstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000032 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
34const R600RegisterInfo &R600InstrInfo::getRegisterInfo() const {
35 return RI;
36}
37
38bool R600InstrInfo::isTrig(const MachineInstr &MI) const {
39 return get(MI.getOpcode()).TSFlags & R600_InstFlag::TRIG;
40}
41
42bool R600InstrInfo::isVector(const MachineInstr &MI) const {
43 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
44}
45
46void
47R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
48 MachineBasicBlock::iterator MI, DebugLoc DL,
49 unsigned DestReg, unsigned SrcReg,
50 bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000051 unsigned VectorComponents = 0;
Tom Stellard880a80a2014-06-17 16:53:14 +000052 if ((AMDGPU::R600_Reg128RegClass.contains(DestReg) ||
53 AMDGPU::R600_Reg128VerticalRegClass.contains(DestReg)) &&
54 (AMDGPU::R600_Reg128RegClass.contains(SrcReg) ||
55 AMDGPU::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000056 VectorComponents = 4;
Tom Stellard880a80a2014-06-17 16:53:14 +000057 } else if((AMDGPU::R600_Reg64RegClass.contains(DestReg) ||
58 AMDGPU::R600_Reg64VerticalRegClass.contains(DestReg)) &&
59 (AMDGPU::R600_Reg64RegClass.contains(SrcReg) ||
60 AMDGPU::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000061 VectorComponents = 2;
62 }
63
64 if (VectorComponents > 0) {
65 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellard75aadc22012-12-11 21:25:42 +000066 unsigned SubRegIndex = RI.getSubRegFromChannel(I);
67 buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
68 RI.getSubReg(DestReg, SubRegIndex),
69 RI.getSubReg(SrcReg, SubRegIndex))
70 .addReg(DestReg,
71 RegState::Define | RegState::Implicit);
72 }
73 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +000074 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
75 DestReg, SrcReg);
Tom Stellard02661d92013-06-25 21:22:18 +000076 NewMI->getOperand(getOperandIdx(*NewMI, AMDGPU::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000077 .setIsKill(KillSrc);
78 }
79}
80
Tom Stellardcd6b0a62013-11-22 00:41:08 +000081/// \returns true if \p MBBI can be moved into a new basic.
82bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
83 MachineBasicBlock::iterator MBBI) const {
84 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
85 E = MBBI->operands_end(); I != E; ++I) {
86 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
87 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
88 return false;
89 }
90 return true;
91}
92
Tom Stellard75aadc22012-12-11 21:25:42 +000093bool R600InstrInfo::isMov(unsigned Opcode) const {
94
95
96 switch(Opcode) {
97 default: return false;
98 case AMDGPU::MOV:
99 case AMDGPU::MOV_IMM_F32:
100 case AMDGPU::MOV_IMM_I32:
101 return true;
102 }
103}
104
105// Some instructions act as place holders to emulate operations that the GPU
106// hardware does automatically. This function can be used to check if
107// an opcode falls into this category.
108bool R600InstrInfo::isPlaceHolderOpcode(unsigned Opcode) const {
109 switch (Opcode) {
110 default: return false;
111 case AMDGPU::RETURN:
Tom Stellard75aadc22012-12-11 21:25:42 +0000112 return true;
113 }
114}
115
116bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000117 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118}
119
120bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
121 switch(Opcode) {
122 default: return false;
123 case AMDGPU::CUBE_r600_pseudo:
124 case AMDGPU::CUBE_r600_real:
125 case AMDGPU::CUBE_eg_pseudo:
126 case AMDGPU::CUBE_eg_real:
127 return true;
128 }
129}
130
131bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
132 unsigned TargetFlags = get(Opcode).TSFlags;
133
Tom Stellard5eb903d2013-06-28 15:46:53 +0000134 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000135}
136
Tom Stellardc026e8b2013-06-28 15:47:08 +0000137bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
138 unsigned TargetFlags = get(Opcode).TSFlags;
139
140 return ((TargetFlags & R600_InstFlag::OP1) |
141 (TargetFlags & R600_InstFlag::OP2) |
142 (TargetFlags & R600_InstFlag::OP3));
143}
144
145bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
146 unsigned TargetFlags = get(Opcode).TSFlags;
147
148 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000149 (TargetFlags & R600_InstFlag::LDS_1A1D) |
150 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000151}
152
Tom Stellard8f9fc202013-11-15 00:12:45 +0000153bool R600InstrInfo::isLDSNoRetInstr(unsigned Opcode) const {
154 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) == -1;
155}
156
157bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
158 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) != -1;
159}
160
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000161bool R600InstrInfo::canBeConsideredALU(const MachineInstr *MI) const {
162 if (isALUInstr(MI->getOpcode()))
163 return true;
164 if (isVector(*MI) || isCubeOp(MI->getOpcode()))
165 return true;
166 switch (MI->getOpcode()) {
167 case AMDGPU::PRED_X:
168 case AMDGPU::INTERP_PAIR_XY:
169 case AMDGPU::INTERP_PAIR_ZW:
170 case AMDGPU::INTERP_VEC_LOAD:
171 case AMDGPU::COPY:
172 case AMDGPU::DOT_4:
173 return true;
174 default:
175 return false;
176 }
177}
178
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000179bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000180 if (ST.hasCaymanISA())
181 return false;
182 return (get(Opcode).getSchedClass() == AMDGPU::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000183}
184
185bool R600InstrInfo::isTransOnly(const MachineInstr *MI) const {
186 return isTransOnly(MI->getOpcode());
187}
188
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000189bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
190 return (get(Opcode).getSchedClass() == AMDGPU::Sched::VecALU);
191}
192
193bool R600InstrInfo::isVectorOnly(const MachineInstr *MI) const {
194 return isVectorOnly(MI->getOpcode());
195}
196
Tom Stellard676c16d2013-08-16 01:11:51 +0000197bool R600InstrInfo::isExport(unsigned Opcode) const {
198 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
199}
200
Vincent Lejeunec2991642013-04-30 00:13:39 +0000201bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000202 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000203}
204
205bool R600InstrInfo::usesVertexCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000206 const MachineFunction *MF = MI->getParent()->getParent();
207 const R600MachineFunctionInfo *MFI = MF->getInfo<R600MachineFunctionInfo>();
208 return MFI->getShaderType() != ShaderType::COMPUTE &&
209 usesVertexCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000210}
211
212bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000213 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000214}
215
216bool R600InstrInfo::usesTextureCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000217 const MachineFunction *MF = MI->getParent()->getParent();
218 const R600MachineFunctionInfo *MFI = MF->getInfo<R600MachineFunctionInfo>();
219 return (MFI->getShaderType() == ShaderType::COMPUTE &&
220 usesVertexCache(MI->getOpcode())) ||
221 usesTextureCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000222}
223
Tom Stellardce540332013-06-28 15:46:59 +0000224bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
225 switch (Opcode) {
226 case AMDGPU::KILLGT:
227 case AMDGPU::GROUP_BARRIER:
228 return true;
229 default:
230 return false;
231 }
232}
233
Tom Stellard26a3b672013-10-22 18:19:10 +0000234bool R600InstrInfo::usesAddressRegister(MachineInstr *MI) const {
235 return MI->findRegisterUseOperandIdx(AMDGPU::AR_X) != -1;
236}
237
238bool R600InstrInfo::definesAddressRegister(MachineInstr *MI) const {
239 return MI->findRegisterDefOperandIdx(AMDGPU::AR_X) != -1;
240}
241
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000242bool R600InstrInfo::readsLDSSrcReg(const MachineInstr *MI) const {
243 if (!isALUInstr(MI->getOpcode())) {
244 return false;
245 }
246 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
247 E = MI->operands_end(); I != E; ++I) {
248 if (!I->isReg() || !I->isUse() ||
249 TargetRegisterInfo::isVirtualRegister(I->getReg()))
250 continue;
251
252 if (AMDGPU::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
253 return true;
254 }
255 return false;
256}
257
Tom Stellard84021442013-07-23 01:48:24 +0000258int R600InstrInfo::getSrcIdx(unsigned Opcode, unsigned SrcNum) const {
259 static const unsigned OpTable[] = {
260 AMDGPU::OpName::src0,
261 AMDGPU::OpName::src1,
262 AMDGPU::OpName::src2
263 };
264
265 assert (SrcNum < 3);
266 return getOperandIdx(Opcode, OpTable[SrcNum]);
267}
268
Tom Stellard84021442013-07-23 01:48:24 +0000269int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000270 static const unsigned SrcSelTable[][2] = {
Tom Stellard84021442013-07-23 01:48:24 +0000271 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
272 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
273 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
274 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
275 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
276 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
277 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
278 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
279 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
280 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
281 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W}
282 };
283
Jan Vesely468e0552015-03-02 18:56:52 +0000284 for (const auto &Row : SrcSelTable) {
285 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
286 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000287 }
288 }
289 return -1;
290}
Tom Stellard84021442013-07-23 01:48:24 +0000291
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000292SmallVector<std::pair<MachineOperand *, int64_t>, 3>
293R600InstrInfo::getSrcs(MachineInstr *MI) const {
294 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
295
Vincent Lejeunec6896792013-06-04 23:17:15 +0000296 if (MI->getOpcode() == AMDGPU::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000297 static const unsigned OpTable[8][2] = {
298 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
299 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
300 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
301 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
302 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
303 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
304 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
305 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000306 };
307
308 for (unsigned j = 0; j < 8; j++) {
Tom Stellard02661d92013-06-25 21:22:18 +0000309 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
310 OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000311 unsigned Reg = MO.getReg();
312 if (Reg == AMDGPU::ALU_CONST) {
Tom Stellard02661d92013-06-25 21:22:18 +0000313 unsigned Sel = MI->getOperand(getOperandIdx(MI->getOpcode(),
314 OpTable[j][1])).getImm();
Vincent Lejeunec6896792013-06-04 23:17:15 +0000315 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
316 continue;
317 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000318
Vincent Lejeunec6896792013-06-04 23:17:15 +0000319 }
320 return Result;
321 }
322
Tom Stellard02661d92013-06-25 21:22:18 +0000323 static const unsigned OpTable[3][2] = {
324 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
325 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
326 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000327 };
328
329 for (unsigned j = 0; j < 3; j++) {
330 int SrcIdx = getOperandIdx(MI->getOpcode(), OpTable[j][0]);
331 if (SrcIdx < 0)
332 break;
333 MachineOperand &MO = MI->getOperand(SrcIdx);
334 unsigned Reg = MI->getOperand(SrcIdx).getReg();
335 if (Reg == AMDGPU::ALU_CONST) {
336 unsigned Sel = MI->getOperand(
337 getOperandIdx(MI->getOpcode(), OpTable[j][1])).getImm();
338 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
339 continue;
340 }
341 if (Reg == AMDGPU::ALU_LITERAL_X) {
342 unsigned Imm = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000343 getOperandIdx(MI->getOpcode(), AMDGPU::OpName::literal)).getImm();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000344 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Imm));
345 continue;
346 }
347 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, 0));
348 }
349 return Result;
350}
351
352std::vector<std::pair<int, unsigned> >
353R600InstrInfo::ExtractSrcs(MachineInstr *MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000354 const DenseMap<unsigned, unsigned> &PV,
355 unsigned &ConstCount) const {
356 ConstCount = 0;
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000357 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000358 const std::pair<int, unsigned> DummyPair(-1, 0);
359 std::vector<std::pair<int, unsigned> > Result;
360 unsigned i = 0;
361 for (unsigned n = Srcs.size(); i < n; ++i) {
362 unsigned Reg = Srcs[i].first->getReg();
363 unsigned Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000364 if (Reg == AMDGPU::OQAP) {
365 Result.push_back(std::pair<int, unsigned>(Index, 0));
366 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000367 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000368 // 255 is used to tells its a PS/PV reg
369 Result.push_back(std::pair<int, unsigned>(255, 0));
370 continue;
371 }
372 if (Index > 127) {
373 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000374 Result.push_back(DummyPair);
375 continue;
376 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000377 unsigned Chan = RI.getHWRegChan(Reg);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000378 Result.push_back(std::pair<int, unsigned>(Index, Chan));
379 }
380 for (; i < 3; ++i)
381 Result.push_back(DummyPair);
382 return Result;
383}
384
385static std::vector<std::pair<int, unsigned> >
386Swizzle(std::vector<std::pair<int, unsigned> > Src,
387 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000388 if (Src[0] == Src[1])
389 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000390 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000391 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000392 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000393 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000394 std::swap(Src[1], Src[2]);
395 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000396 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000397 std::swap(Src[0], Src[1]);
398 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000399 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000400 std::swap(Src[0], Src[1]);
401 std::swap(Src[0], Src[2]);
402 break;
403 case R600InstrInfo::ALU_VEC_201:
404 std::swap(Src[0], Src[2]);
405 std::swap(Src[0], Src[1]);
406 break;
407 case R600InstrInfo::ALU_VEC_210:
408 std::swap(Src[0], Src[2]);
409 break;
410 }
411 return Src;
412}
413
Vincent Lejeune77a83522013-06-29 19:32:43 +0000414static unsigned
415getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
416 switch (Swz) {
417 case R600InstrInfo::ALU_VEC_012_SCL_210: {
418 unsigned Cycles[3] = { 2, 1, 0};
419 return Cycles[Op];
420 }
421 case R600InstrInfo::ALU_VEC_021_SCL_122: {
422 unsigned Cycles[3] = { 1, 2, 2};
423 return Cycles[Op];
424 }
425 case R600InstrInfo::ALU_VEC_120_SCL_212: {
426 unsigned Cycles[3] = { 2, 1, 2};
427 return Cycles[Op];
428 }
429 case R600InstrInfo::ALU_VEC_102_SCL_221: {
430 unsigned Cycles[3] = { 2, 2, 1};
431 return Cycles[Op];
432 }
433 default:
434 llvm_unreachable("Wrong Swizzle for Trans Slot");
435 return 0;
436 }
437}
438
439/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
440/// in the same Instruction Group while meeting read port limitations given a
441/// Swz swizzle sequence.
442unsigned R600InstrInfo::isLegalUpTo(
443 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
444 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
445 const std::vector<std::pair<int, unsigned> > &TransSrcs,
446 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000447 int Vector[4][3];
448 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000449 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000450 const std::vector<std::pair<int, unsigned> > &Srcs =
451 Swizzle(IGSrcs[i], Swz[i]);
452 for (unsigned j = 0; j < 3; j++) {
453 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000454 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000455 continue;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000456 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(AMDGPU::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000457 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
458 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000459 // The value from output queue A (denoted by register OQAP) can
460 // only be fetched during the first cycle.
461 return false;
462 }
463 // OQAP does not count towards the normal read port restrictions
464 continue;
465 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000466 if (Vector[Src.second][j] < 0)
467 Vector[Src.second][j] = Src.first;
468 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000469 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000470 }
471 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000472 // Now check Trans Alu
473 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
474 const std::pair<int, unsigned> &Src = TransSrcs[i];
475 unsigned Cycle = getTransSwizzle(TransSwz, i);
476 if (Src.first < 0)
477 continue;
478 if (Src.first == 255)
479 continue;
480 if (Vector[Src.second][Cycle] < 0)
481 Vector[Src.second][Cycle] = Src.first;
482 if (Vector[Src.second][Cycle] != Src.first)
483 return IGSrcs.size() - 1;
484 }
485 return IGSrcs.size();
486}
487
488/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
489/// (in lexicographic term) swizzle sequence assuming that all swizzles after
490/// Idx can be skipped
491static bool
492NextPossibleSolution(
493 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
494 unsigned Idx) {
495 assert(Idx < SwzCandidate.size());
496 int ResetIdx = Idx;
497 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
498 ResetIdx --;
499 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
500 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
501 }
502 if (ResetIdx == -1)
503 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000504 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
505 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000506 return true;
507}
508
509/// Enumerate all possible Swizzle sequence to find one that can meet all
510/// read port requirements.
511bool R600InstrInfo::FindSwizzleForVectorSlot(
512 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
513 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
514 const std::vector<std::pair<int, unsigned> > &TransSrcs,
515 R600InstrInfo::BankSwizzle TransSwz) const {
516 unsigned ValidUpTo = 0;
517 do {
518 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
519 if (ValidUpTo == IGSrcs.size())
520 return true;
521 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
522 return false;
523}
524
525/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
526/// a const, and can't read a gpr at cycle 1 if they read 2 const.
527static bool
528isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
529 const std::vector<std::pair<int, unsigned> > &TransOps,
530 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000531 // TransALU can't read 3 constants
532 if (ConstCount > 2)
533 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000534 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
535 const std::pair<int, unsigned> &Src = TransOps[i];
536 unsigned Cycle = getTransSwizzle(TransSwz, i);
537 if (Src.first < 0)
538 continue;
539 if (ConstCount > 0 && Cycle == 0)
540 return false;
541 if (ConstCount > 1 && Cycle == 1)
542 return false;
543 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000544 return true;
545}
546
Tom Stellardc026e8b2013-06-28 15:47:08 +0000547bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000548R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000549 const DenseMap<unsigned, unsigned> &PV,
550 std::vector<BankSwizzle> &ValidSwizzle,
551 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000552 const {
553 //Todo : support shared src0 - src1 operand
554
555 std::vector<std::vector<std::pair<int, unsigned> > > IGSrcs;
556 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000557 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000558 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000559 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000560 IGSrcs.push_back(ExtractSrcs(IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000561 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellard02661d92013-06-25 21:22:18 +0000562 AMDGPU::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000563 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
564 IG[i]->getOperand(Op).getImm());
565 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000566 std::vector<std::pair<int, unsigned> > TransOps;
567 if (!isLastAluTrans)
568 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
569
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000570 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000571 IGSrcs.pop_back();
572 ValidSwizzle.pop_back();
573
574 static const R600InstrInfo::BankSwizzle TransSwz[] = {
575 ALU_VEC_012_SCL_210,
576 ALU_VEC_021_SCL_122,
577 ALU_VEC_120_SCL_212,
578 ALU_VEC_102_SCL_221
579 };
580 for (unsigned i = 0; i < 4; i++) {
581 TransBS = TransSwz[i];
582 if (!isConstCompatible(TransBS, TransOps, ConstCount))
583 continue;
584 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
585 TransBS);
586 if (Result) {
587 ValidSwizzle.push_back(TransBS);
588 return true;
589 }
590 }
591
592 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000593}
594
595
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000596bool
597R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
598 const {
599 assert (Consts.size() <= 12 && "Too many operands in instructions group");
600 unsigned Pair1 = 0, Pair2 = 0;
601 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
602 unsigned ReadConstHalf = Consts[i] & 2;
603 unsigned ReadConstIndex = Consts[i] & (~3);
604 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
605 if (!Pair1) {
606 Pair1 = ReadHalfConst;
607 continue;
608 }
609 if (Pair1 == ReadHalfConst)
610 continue;
611 if (!Pair2) {
612 Pair2 = ReadHalfConst;
613 continue;
614 }
615 if (Pair2 != ReadHalfConst)
616 return false;
617 }
618 return true;
619}
620
621bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000622R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
623 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000624 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000625 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000626 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000627 MachineInstr *MI = MIs[i];
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000628 if (!isALUInstr(MI->getOpcode()))
629 continue;
630
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000631 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000632
633 for (unsigned j = 0, e = Srcs.size(); j < e; j++) {
634 std::pair<MachineOperand *, unsigned> Src = Srcs[j];
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000635 if (Src.first->getReg() == AMDGPU::ALU_LITERAL_X)
636 Literals.insert(Src.second);
637 if (Literals.size() > 4)
638 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000639 if (Src.first->getReg() == AMDGPU::ALU_CONST)
640 Consts.push_back(Src.second);
641 if (AMDGPU::R600_KC0RegClass.contains(Src.first->getReg()) ||
642 AMDGPU::R600_KC1RegClass.contains(Src.first->getReg())) {
643 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
644 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000645 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000646 }
647 }
648 }
649 return fitsConstReadLimitations(Consts);
650}
651
Eric Christopher143f02c2014-10-09 01:59:35 +0000652DFAPacketizer *
653R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
654 const InstrItineraryData *II = STI.getInstrItineraryData();
655 return static_cast<const AMDGPUSubtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000656}
657
658static bool
659isPredicateSetter(unsigned Opcode) {
660 switch (Opcode) {
661 case AMDGPU::PRED_X:
662 return true;
663 default:
664 return false;
665 }
666}
667
668static MachineInstr *
669findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
670 MachineBasicBlock::iterator I) {
671 while (I != MBB.begin()) {
672 --I;
673 MachineInstr *MI = I;
674 if (isPredicateSetter(MI->getOpcode()))
675 return MI;
676 }
677
Craig Topper062a2ba2014-04-25 05:30:21 +0000678 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000679}
680
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000681static
682bool isJump(unsigned Opcode) {
683 return Opcode == AMDGPU::JUMP || Opcode == AMDGPU::JUMP_COND;
684}
685
Vincent Lejeune269708b2013-10-01 19:32:38 +0000686static bool isBranch(unsigned Opcode) {
687 return Opcode == AMDGPU::BRANCH || Opcode == AMDGPU::BRANCH_COND_i32 ||
688 Opcode == AMDGPU::BRANCH_COND_f32;
689}
690
Tom Stellard75aadc22012-12-11 21:25:42 +0000691bool
692R600InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
693 MachineBasicBlock *&TBB,
694 MachineBasicBlock *&FBB,
695 SmallVectorImpl<MachineOperand> &Cond,
696 bool AllowModify) const {
697 // Most of the following comes from the ARM implementation of AnalyzeBranch
698
699 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000700 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
701 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000702 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000703
Vincent Lejeune269708b2013-10-01 19:32:38 +0000704 // AMDGPU::BRANCH* instructions are only available after isel and are not
705 // handled
706 if (isBranch(I->getOpcode()))
707 return true;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000708 if (!isJump(static_cast<MachineInstr *>(I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000709 return false;
710 }
711
Tom Stellarda64353e2014-01-23 18:49:34 +0000712 // Remove successive JUMP
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000713 while (I != MBB.begin() && std::prev(I)->getOpcode() == AMDGPU::JUMP) {
714 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000715 if (AllowModify)
716 I->removeFromParent();
717 I = PriorI;
718 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000719 MachineInstr *LastInst = I;
720
721 // If there is only one terminator instruction, process it.
722 unsigned LastOpc = LastInst->getOpcode();
723 if (I == MBB.begin() ||
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000724 !isJump(static_cast<MachineInstr *>(--I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000725 if (LastOpc == AMDGPU::JUMP) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000726 TBB = LastInst->getOperand(0).getMBB();
727 return false;
728 } else if (LastOpc == AMDGPU::JUMP_COND) {
729 MachineInstr *predSet = I;
730 while (!isPredicateSetter(predSet->getOpcode())) {
731 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000732 }
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000733 TBB = LastInst->getOperand(0).getMBB();
734 Cond.push_back(predSet->getOperand(1));
735 Cond.push_back(predSet->getOperand(2));
736 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
737 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000738 }
739 return true; // Can't handle indirect branch.
740 }
741
742 // Get the instruction before it if it is a terminator.
743 MachineInstr *SecondLastInst = I;
744 unsigned SecondLastOpc = SecondLastInst->getOpcode();
745
746 // If the block ends with a B and a Bcc, handle it.
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000747 if (SecondLastOpc == AMDGPU::JUMP_COND && LastOpc == AMDGPU::JUMP) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000748 MachineInstr *predSet = --I;
749 while (!isPredicateSetter(predSet->getOpcode())) {
750 predSet = --I;
751 }
752 TBB = SecondLastInst->getOperand(0).getMBB();
753 FBB = LastInst->getOperand(0).getMBB();
754 Cond.push_back(predSet->getOperand(1));
755 Cond.push_back(predSet->getOperand(2));
756 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
757 return false;
758 }
759
760 // Otherwise, can't handle this.
761 return true;
762}
763
Vincent Lejeunece499742013-07-09 15:03:33 +0000764static
765MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
766 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
767 It != E; ++It) {
768 if (It->getOpcode() == AMDGPU::CF_ALU ||
769 It->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000770 return std::prev(It.base());
Vincent Lejeunece499742013-07-09 15:03:33 +0000771 }
772 return MBB.end();
773}
774
Tom Stellard75aadc22012-12-11 21:25:42 +0000775unsigned
776R600InstrInfo::InsertBranch(MachineBasicBlock &MBB,
777 MachineBasicBlock *TBB,
778 MachineBasicBlock *FBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000779 ArrayRef<MachineOperand> Cond,
Tom Stellard75aadc22012-12-11 21:25:42 +0000780 DebugLoc DL) const {
781 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
782
Craig Topper062a2ba2014-04-25 05:30:21 +0000783 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000784 if (Cond.empty()) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000785 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000786 return 1;
787 } else {
788 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
789 assert(PredSet && "No previous predicate !");
790 addFlag(PredSet, 0, MO_FLAG_PUSH);
791 PredSet->getOperand(2).setImm(Cond[1].getImm());
792
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000793 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 .addMBB(TBB)
795 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000796 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
797 if (CfAlu == MBB.end())
798 return 1;
799 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
800 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000801 return 1;
802 }
803 } else {
804 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
805 assert(PredSet && "No previous predicate !");
806 addFlag(PredSet, 0, MO_FLAG_PUSH);
807 PredSet->getOperand(2).setImm(Cond[1].getImm());
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000808 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000809 .addMBB(TBB)
810 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000811 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000812 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
813 if (CfAlu == MBB.end())
814 return 2;
815 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
816 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000817 return 2;
818 }
819}
820
821unsigned
822R600InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
823
824 // Note : we leave PRED* instructions there.
825 // They may be needed when predicating instructions.
826
827 MachineBasicBlock::iterator I = MBB.end();
828
829 if (I == MBB.begin()) {
830 return 0;
831 }
832 --I;
833 switch (I->getOpcode()) {
834 default:
835 return 0;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000836 case AMDGPU::JUMP_COND: {
837 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
838 clearFlag(predSet, 0, MO_FLAG_PUSH);
839 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000840 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
841 if (CfAlu == MBB.end())
842 break;
843 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
844 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000845 break;
846 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000847 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000848 I->eraseFromParent();
849 break;
850 }
851 I = MBB.end();
852
853 if (I == MBB.begin()) {
854 return 1;
855 }
856 --I;
857 switch (I->getOpcode()) {
858 // FIXME: only one case??
859 default:
860 return 1;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000861 case AMDGPU::JUMP_COND: {
862 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
863 clearFlag(predSet, 0, MO_FLAG_PUSH);
864 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000865 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
866 if (CfAlu == MBB.end())
867 break;
868 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
869 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000870 break;
871 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000872 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000873 I->eraseFromParent();
874 break;
875 }
876 return 2;
877}
878
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000879bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
880 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000881 if (idx < 0)
882 return false;
883
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000884 unsigned Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000885 switch (Reg) {
886 default: return false;
887 case AMDGPU::PRED_SEL_ONE:
888 case AMDGPU::PRED_SEL_ZERO:
889 case AMDGPU::PREDICATE_BIT:
890 return true;
891 }
892}
893
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000894bool R600InstrInfo::isPredicable(MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000895 // XXX: KILL* instructions can be predicated, but they must be the last
896 // instruction in a clause, so this means any instructions after them cannot
897 // be predicated. Until we have proper support for instruction clauses in the
898 // backend, we will mark KILL* instructions as unpredicable.
899
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000900 if (MI.getOpcode() == AMDGPU::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000901 return false;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000902 } else if (MI.getOpcode() == AMDGPU::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000903 // If the clause start in the middle of MBB then the MBB has more
904 // than a single clause, unable to predicate several clauses.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000905 if (MI.getParent()->begin() != MachineBasicBlock::iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000906 return false;
907 // TODO: We don't support KC merging atm
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000908 if (MI.getOperand(3).getImm() != 0 || MI.getOperand(4).getImm() != 0)
Vincent Lejeunece499742013-07-09 15:03:33 +0000909 return false;
910 return true;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000911 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000912 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000913 } else {
914 return AMDGPUInstrInfo::isPredicable(MI);
915 }
916}
917
918
919bool
920R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
921 unsigned NumCyles,
922 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000923 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000924 return true;
925}
926
927bool
928R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
929 unsigned NumTCycles,
930 unsigned ExtraTCycles,
931 MachineBasicBlock &FMBB,
932 unsigned NumFCycles,
933 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000934 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000935 return true;
936}
937
938bool
939R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
940 unsigned NumCyles,
Cong Houc536bd92015-09-10 23:10:42 +0000941 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000942 const {
943 return true;
944}
945
946bool
947R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
948 MachineBasicBlock &FMBB) const {
949 return false;
950}
951
952
953bool
954R600InstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
955 MachineOperand &MO = Cond[1];
956 switch (MO.getImm()) {
957 case OPCODE_IS_ZERO_INT:
958 MO.setImm(OPCODE_IS_NOT_ZERO_INT);
959 break;
960 case OPCODE_IS_NOT_ZERO_INT:
961 MO.setImm(OPCODE_IS_ZERO_INT);
962 break;
963 case OPCODE_IS_ZERO:
964 MO.setImm(OPCODE_IS_NOT_ZERO);
965 break;
966 case OPCODE_IS_NOT_ZERO:
967 MO.setImm(OPCODE_IS_ZERO);
968 break;
969 default:
970 return true;
971 }
972
973 MachineOperand &MO2 = Cond[2];
974 switch (MO2.getReg()) {
975 case AMDGPU::PRED_SEL_ZERO:
976 MO2.setReg(AMDGPU::PRED_SEL_ONE);
977 break;
978 case AMDGPU::PRED_SEL_ONE:
979 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
980 break;
981 default:
982 return true;
983 }
984 return false;
985}
986
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000987bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
988 std::vector<MachineOperand> &Pred) const {
989 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000990}
991
992
993bool
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000994R600InstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
995 ArrayRef<MachineOperand> Pred2) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000996 return false;
997}
998
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000999bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
1000 ArrayRef<MachineOperand> Pred) const {
1001 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +00001002
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001003 if (MI.getOpcode() == AMDGPU::CF_ALU) {
1004 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +00001005 return true;
1006 }
1007
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001008 if (MI.getOpcode() == AMDGPU::DOT_4) {
1009 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001010 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001011 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001012 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001013 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001014 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001015 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001016 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001017 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Vincent Lejeune745d4292013-11-16 16:24:41 +00001018 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
1019 return true;
1020 }
1021
Tom Stellard75aadc22012-12-11 21:25:42 +00001022 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001023 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +00001024 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001025 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
NAKAMURA Takumi2a0b40f2012-12-20 00:22:11 +00001026 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +00001027 return true;
1028 }
1029
1030 return false;
1031}
1032
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001033unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001034 return 2;
1035}
1036
Tom Stellard75aadc22012-12-11 21:25:42 +00001037unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
1038 const MachineInstr *MI,
1039 unsigned *PredCost) const {
1040 if (PredCost)
1041 *PredCost = 2;
1042 return 2;
1043}
1044
Tom Stellard1242ce92016-02-05 18:44:57 +00001045unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1046 unsigned Channel) const {
1047 assert(Channel == 0);
1048 return RegIndex;
1049}
1050
Tom Stellard880a80a2014-06-17 16:53:14 +00001051bool R600InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
1052
1053 switch(MI->getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001054 default: {
1055 MachineBasicBlock *MBB = MI->getParent();
1056 int OffsetOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1057 AMDGPU::OpName::addr);
1058 // addr is a custom operand with multiple MI operands, and only the
1059 // first MI operand is given a name.
1060 int RegOpIdx = OffsetOpIdx + 1;
1061 int ChanOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1062 AMDGPU::OpName::chan);
1063 if (isRegisterLoad(*MI)) {
1064 int DstOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1065 AMDGPU::OpName::dst);
1066 unsigned RegIndex = MI->getOperand(RegOpIdx).getImm();
1067 unsigned Channel = MI->getOperand(ChanOpIdx).getImm();
1068 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
1069 unsigned OffsetReg = MI->getOperand(OffsetOpIdx).getReg();
1070 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1071 buildMovInstr(MBB, MI, MI->getOperand(DstOpIdx).getReg(),
1072 getIndirectAddrRegClass()->getRegister(Address));
1073 } else {
1074 buildIndirectRead(MBB, MI, MI->getOperand(DstOpIdx).getReg(),
1075 Address, OffsetReg);
1076 }
1077 } else if (isRegisterStore(*MI)) {
1078 int ValOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1079 AMDGPU::OpName::val);
1080 unsigned RegIndex = MI->getOperand(RegOpIdx).getImm();
1081 unsigned Channel = MI->getOperand(ChanOpIdx).getImm();
1082 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
1083 unsigned OffsetReg = MI->getOperand(OffsetOpIdx).getReg();
1084 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1085 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
1086 MI->getOperand(ValOpIdx).getReg());
1087 } else {
1088 buildIndirectWrite(MBB, MI, MI->getOperand(ValOpIdx).getReg(),
1089 calculateIndirectAddress(RegIndex, Channel),
1090 OffsetReg);
1091 }
1092 } else {
1093 return false;
1094 }
1095
1096 MBB->erase(MI);
1097 return true;
1098 }
Tom Stellard880a80a2014-06-17 16:53:14 +00001099 case AMDGPU::R600_EXTRACT_ELT_V2:
1100 case AMDGPU::R600_EXTRACT_ELT_V4:
1101 buildIndirectRead(MI->getParent(), MI, MI->getOperand(0).getReg(),
1102 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1103 MI->getOperand(2).getReg(),
1104 RI.getHWRegChan(MI->getOperand(1).getReg()));
1105 break;
1106 case AMDGPU::R600_INSERT_ELT_V2:
1107 case AMDGPU::R600_INSERT_ELT_V4:
1108 buildIndirectWrite(MI->getParent(), MI, MI->getOperand(2).getReg(), // Value
1109 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1110 MI->getOperand(3).getReg(), // Offset
1111 RI.getHWRegChan(MI->getOperand(1).getReg())); // Channel
1112 break;
1113 }
1114 MI->eraseFromParent();
1115 return true;
1116}
1117
Tom Stellard81d871d2013-11-13 23:36:50 +00001118void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001119 const MachineFunction &MF) const {
Eric Christopherd9134482014-08-04 21:25:23 +00001120 const AMDGPUFrameLowering *TFL = static_cast<const AMDGPUFrameLowering *>(
Eric Christopherfc6de422014-08-05 02:39:49 +00001121 MF.getSubtarget().getFrameLowering());
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001122
1123 unsigned StackWidth = TFL->getStackWidth(MF);
1124 int End = getIndirectIndexEnd(MF);
1125
Tom Stellard81d871d2013-11-13 23:36:50 +00001126 if (End == -1)
1127 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001128
1129 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
1130 unsigned SuperReg = AMDGPU::R600_Reg128RegClass.getRegister(Index);
Tom Stellard81d871d2013-11-13 23:36:50 +00001131 Reserved.set(SuperReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001132 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
1133 unsigned Reg = AMDGPU::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Tom Stellard81d871d2013-11-13 23:36:50 +00001134 Reserved.set(Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001135 }
1136 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001137}
1138
Tom Stellard26a3b672013-10-22 18:19:10 +00001139const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
1140 return &AMDGPU::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001141}
1142
1143MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1144 MachineBasicBlock::iterator I,
1145 unsigned ValueReg, unsigned Address,
1146 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001147 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1148}
1149
1150MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1151 MachineBasicBlock::iterator I,
1152 unsigned ValueReg, unsigned Address,
1153 unsigned OffsetReg,
1154 unsigned AddrChan) const {
1155 unsigned AddrReg;
1156 switch (AddrChan) {
1157 default: llvm_unreachable("Invalid Channel");
1158 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1159 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1160 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1161 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1162 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001163 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1164 AMDGPU::AR_X, OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001165 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001166
1167 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1168 AddrReg, ValueReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001169 .addReg(AMDGPU::AR_X,
1170 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001171 setImmOperand(Mov, AMDGPU::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001172 return Mov;
1173}
1174
1175MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1176 MachineBasicBlock::iterator I,
1177 unsigned ValueReg, unsigned Address,
1178 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001179 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1180}
1181
1182MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1183 MachineBasicBlock::iterator I,
1184 unsigned ValueReg, unsigned Address,
1185 unsigned OffsetReg,
1186 unsigned AddrChan) const {
1187 unsigned AddrReg;
1188 switch (AddrChan) {
1189 default: llvm_unreachable("Invalid Channel");
1190 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1191 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1192 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1193 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1194 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001195 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1196 AMDGPU::AR_X,
1197 OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001198 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001199 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1200 ValueReg,
1201 AddrReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001202 .addReg(AMDGPU::AR_X,
1203 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001204 setImmOperand(Mov, AMDGPU::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001205
1206 return Mov;
1207}
1208
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001209unsigned R600InstrInfo::getMaxAlusPerClause() const {
1210 return 115;
1211}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001212
Tom Stellard75aadc22012-12-11 21:25:42 +00001213MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1214 MachineBasicBlock::iterator I,
1215 unsigned Opcode,
1216 unsigned DstReg,
1217 unsigned Src0Reg,
1218 unsigned Src1Reg) const {
1219 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1220 DstReg); // $dst
1221
1222 if (Src1Reg) {
1223 MIB.addImm(0) // $update_exec_mask
1224 .addImm(0); // $update_predicate
1225 }
1226 MIB.addImm(1) // $write
1227 .addImm(0) // $omod
1228 .addImm(0) // $dst_rel
1229 .addImm(0) // $dst_clamp
1230 .addReg(Src0Reg) // $src0
1231 .addImm(0) // $src0_neg
1232 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001233 .addImm(0) // $src0_abs
1234 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001235
1236 if (Src1Reg) {
1237 MIB.addReg(Src1Reg) // $src1
1238 .addImm(0) // $src1_neg
1239 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001240 .addImm(0) // $src1_abs
1241 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001242 }
1243
1244 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1245 //scheduling to the backend, we can change the default to 0.
1246 MIB.addImm(1) // $last
1247 .addReg(AMDGPU::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001248 .addImm(0) // $literal
1249 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001250
1251 return MIB;
1252}
1253
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001254#define OPERAND_CASE(Label) \
1255 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001256 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001257 { \
1258 Label##_X, \
1259 Label##_Y, \
1260 Label##_Z, \
1261 Label##_W \
1262 }; \
1263 return Ops[Slot]; \
1264 }
1265
Tom Stellard02661d92013-06-25 21:22:18 +00001266static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001267 switch (Op) {
Tom Stellard02661d92013-06-25 21:22:18 +00001268 OPERAND_CASE(AMDGPU::OpName::update_exec_mask)
1269 OPERAND_CASE(AMDGPU::OpName::update_pred)
1270 OPERAND_CASE(AMDGPU::OpName::write)
1271 OPERAND_CASE(AMDGPU::OpName::omod)
1272 OPERAND_CASE(AMDGPU::OpName::dst_rel)
1273 OPERAND_CASE(AMDGPU::OpName::clamp)
1274 OPERAND_CASE(AMDGPU::OpName::src0)
1275 OPERAND_CASE(AMDGPU::OpName::src0_neg)
1276 OPERAND_CASE(AMDGPU::OpName::src0_rel)
1277 OPERAND_CASE(AMDGPU::OpName::src0_abs)
1278 OPERAND_CASE(AMDGPU::OpName::src0_sel)
1279 OPERAND_CASE(AMDGPU::OpName::src1)
1280 OPERAND_CASE(AMDGPU::OpName::src1_neg)
1281 OPERAND_CASE(AMDGPU::OpName::src1_rel)
1282 OPERAND_CASE(AMDGPU::OpName::src1_abs)
1283 OPERAND_CASE(AMDGPU::OpName::src1_sel)
1284 OPERAND_CASE(AMDGPU::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001285 default:
1286 llvm_unreachable("Wrong Operand");
1287 }
1288}
1289
1290#undef OPERAND_CASE
1291
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001292MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1293 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1294 const {
1295 assert (MI->getOpcode() == AMDGPU::DOT_4 && "Not Implemented");
1296 unsigned Opcode;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +00001297 if (ST.getGeneration() <= AMDGPUSubtarget::R700)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001298 Opcode = AMDGPU::DOT4_r600;
1299 else
1300 Opcode = AMDGPU::DOT4_eg;
1301 MachineBasicBlock::iterator I = MI;
1302 MachineOperand &Src0 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001303 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001304 MachineOperand &Src1 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001305 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001306 MachineInstr *MIB = buildDefaultInstruction(
1307 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001308 static const unsigned Operands[14] = {
1309 AMDGPU::OpName::update_exec_mask,
1310 AMDGPU::OpName::update_pred,
1311 AMDGPU::OpName::write,
1312 AMDGPU::OpName::omod,
1313 AMDGPU::OpName::dst_rel,
1314 AMDGPU::OpName::clamp,
1315 AMDGPU::OpName::src0_neg,
1316 AMDGPU::OpName::src0_rel,
1317 AMDGPU::OpName::src0_abs,
1318 AMDGPU::OpName::src0_sel,
1319 AMDGPU::OpName::src1_neg,
1320 AMDGPU::OpName::src1_rel,
1321 AMDGPU::OpName::src1_abs,
1322 AMDGPU::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001323 };
1324
Vincent Lejeune745d4292013-11-16 16:24:41 +00001325 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
1326 getSlotedOps(AMDGPU::OpName::pred_sel, Slot)));
1327 MIB->getOperand(getOperandIdx(Opcode, AMDGPU::OpName::pred_sel))
1328 .setReg(MO.getReg());
1329
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001330 for (unsigned i = 0; i < 14; i++) {
1331 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001332 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001333 assert (MO.isImm());
1334 setImmOperand(MIB, Operands[i], MO.getImm());
1335 }
1336 MIB->getOperand(20).setImm(0);
1337 return MIB;
1338}
1339
Tom Stellard75aadc22012-12-11 21:25:42 +00001340MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1341 MachineBasicBlock::iterator I,
1342 unsigned DstReg,
1343 uint64_t Imm) const {
1344 MachineInstr *MovImm = buildDefaultInstruction(BB, I, AMDGPU::MOV, DstReg,
1345 AMDGPU::ALU_LITERAL_X);
Tom Stellard02661d92013-06-25 21:22:18 +00001346 setImmOperand(MovImm, AMDGPU::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001347 return MovImm;
1348}
1349
Tom Stellard26a3b672013-10-22 18:19:10 +00001350MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1351 MachineBasicBlock::iterator I,
1352 unsigned DstReg, unsigned SrcReg) const {
1353 return buildDefaultInstruction(*MBB, I, AMDGPU::MOV, DstReg, SrcReg);
1354}
1355
Tom Stellard02661d92013-06-25 21:22:18 +00001356int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001357 return getOperandIdx(MI.getOpcode(), Op);
1358}
1359
Tom Stellard02661d92013-06-25 21:22:18 +00001360int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
1361 return AMDGPU::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001362}
1363
Tom Stellard02661d92013-06-25 21:22:18 +00001364void R600InstrInfo::setImmOperand(MachineInstr *MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001365 int64_t Imm) const {
1366 int Idx = getOperandIdx(*MI, Op);
1367 assert(Idx != -1 && "Operand not supported for this instruction.");
1368 assert(MI->getOperand(Idx).isImm());
1369 MI->getOperand(Idx).setImm(Imm);
1370}
1371
1372//===----------------------------------------------------------------------===//
1373// Instruction flag getters/setters
1374//===----------------------------------------------------------------------===//
1375
1376bool R600InstrInfo::hasFlagOperand(const MachineInstr &MI) const {
1377 return GET_FLAG_OPERAND_IDX(get(MI.getOpcode()).TSFlags) != 0;
1378}
1379
1380MachineOperand &R600InstrInfo::getFlagOp(MachineInstr *MI, unsigned SrcIdx,
1381 unsigned Flag) const {
1382 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1383 int FlagIndex = 0;
1384 if (Flag != 0) {
1385 // If we pass something other than the default value of Flag to this
1386 // function, it means we are want to set a flag on an instruction
1387 // that uses native encoding.
1388 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1389 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1390 switch (Flag) {
1391 case MO_FLAG_CLAMP:
Tom Stellard02661d92013-06-25 21:22:18 +00001392 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001393 break;
1394 case MO_FLAG_MASK:
Tom Stellard02661d92013-06-25 21:22:18 +00001395 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001396 break;
1397 case MO_FLAG_NOT_LAST:
1398 case MO_FLAG_LAST:
Tom Stellard02661d92013-06-25 21:22:18 +00001399 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001400 break;
1401 case MO_FLAG_NEG:
1402 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001403 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_neg); break;
1404 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_neg); break;
1405 case 2: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src2_neg); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001406 }
1407 break;
1408
1409 case MO_FLAG_ABS:
1410 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1411 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001412 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001413 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001414 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_abs); break;
1415 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_abs); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001416 }
1417 break;
1418
1419 default:
1420 FlagIndex = -1;
1421 break;
1422 }
1423 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1424 } else {
1425 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1426 assert(FlagIndex != 0 &&
1427 "Instruction flags not supported for this instruction");
1428 }
1429
1430 MachineOperand &FlagOp = MI->getOperand(FlagIndex);
1431 assert(FlagOp.isImm());
1432 return FlagOp;
1433}
1434
1435void R600InstrInfo::addFlag(MachineInstr *MI, unsigned Operand,
1436 unsigned Flag) const {
1437 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1438 if (Flag == 0) {
1439 return;
1440 }
1441 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1442 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1443 if (Flag == MO_FLAG_NOT_LAST) {
1444 clearFlag(MI, Operand, MO_FLAG_LAST);
1445 } else if (Flag == MO_FLAG_MASK) {
1446 clearFlag(MI, Operand, Flag);
1447 } else {
1448 FlagOp.setImm(1);
1449 }
1450 } else {
1451 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1452 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1453 }
1454}
1455
1456void R600InstrInfo::clearFlag(MachineInstr *MI, unsigned Operand,
1457 unsigned Flag) const {
1458 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1459 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1460 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1461 FlagOp.setImm(0);
1462 } else {
1463 MachineOperand &FlagOp = getFlagOp(MI);
1464 unsigned InstFlags = FlagOp.getImm();
1465 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1466 FlagOp.setImm(InstFlags);
1467 }
1468}
Tom Stellard2ff72622016-01-28 16:04:37 +00001469
1470bool R600InstrInfo::isRegisterStore(const MachineInstr &MI) const {
1471 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_STORE;
1472}
1473
1474bool R600InstrInfo::isRegisterLoad(const MachineInstr &MI) const {
1475 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_LOAD;
1476}