blob: cc3e02bcadd385ea9bc16416bf72ddace0857b47 [file] [log] [blame]
Sam Koltonf51f4b82016-03-04 12:29:14 +00001//===-- AMDGPUAsmParser.cpp - Parse SI asm to MCInst instructions ---------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000010#include "AMDKernelCodeT.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000011#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard347ac792015-06-26 21:15:07 +000012#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000013#include "SIDefines.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000014#include "Utils/AMDGPUBaseInfo.h"
Valery Pykhtindc110542016-03-06 20:25:36 +000015#include "Utils/AMDKernelCodeTUtils.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000016#include "Utils/AMDGPUAsmUtils.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000017#include "llvm/ADT/APFloat.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000018#include "llvm/ADT/STLExtras.h"
Sam Kolton5f10a132016-05-06 11:31:17 +000019#include "llvm/ADT/SmallBitVector.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "llvm/ADT/SmallString.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "llvm/ADT/StringSwitch.h"
22#include "llvm/ADT/Twine.h"
23#include "llvm/MC/MCContext.h"
24#include "llvm/MC/MCExpr.h"
25#include "llvm/MC/MCInst.h"
26#include "llvm/MC/MCInstrInfo.h"
27#include "llvm/MC/MCParser/MCAsmLexer.h"
28#include "llvm/MC/MCParser/MCAsmParser.h"
29#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000030#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/MC/MCRegisterInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000034#include "llvm/MC/MCSymbolELF.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000035#include "llvm/Support/Debug.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000036#include "llvm/Support/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/SourceMgr.h"
38#include "llvm/Support/TargetRegistry.h"
39#include "llvm/Support/raw_ostream.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000040#include "llvm/Support/MathExtras.h"
Artem Tamazovebe71ce2016-05-06 17:48:48 +000041
Tom Stellard45bb48e2015-06-13 03:28:10 +000042using namespace llvm;
43
44namespace {
45
46struct OptionalOperand;
47
Nikolay Haustovfb5c3072016-04-20 09:34:48 +000048enum RegisterKind { IS_UNKNOWN, IS_VGPR, IS_SGPR, IS_TTMP, IS_SPECIAL };
49
Tom Stellard45bb48e2015-06-13 03:28:10 +000050class AMDGPUOperand : public MCParsedAsmOperand {
51 enum KindTy {
52 Token,
53 Immediate,
54 Register,
55 Expression
56 } Kind;
57
58 SMLoc StartLoc, EndLoc;
59
60public:
61 AMDGPUOperand(enum KindTy K) : MCParsedAsmOperand(), Kind(K) {}
62
Sam Kolton5f10a132016-05-06 11:31:17 +000063 typedef std::unique_ptr<AMDGPUOperand> Ptr;
64
Sam Kolton945231a2016-06-10 09:57:59 +000065 struct Modifiers {
66 bool Abs;
67 bool Neg;
68 bool Sext;
69
70 bool hasFPModifiers() const { return Abs || Neg; }
71 bool hasIntModifiers() const { return Sext; }
72 bool hasModifiers() const { return hasFPModifiers() || hasIntModifiers(); }
73
74 int64_t getFPModifiersOperand() const {
75 int64_t Operand = 0;
76 Operand |= Abs ? SISrcMods::ABS : 0;
77 Operand |= Neg ? SISrcMods::NEG : 0;
78 return Operand;
79 }
80
81 int64_t getIntModifiersOperand() const {
82 int64_t Operand = 0;
83 Operand |= Sext ? SISrcMods::SEXT : 0;
84 return Operand;
85 }
86
87 int64_t getModifiersOperand() const {
88 assert(!(hasFPModifiers() && hasIntModifiers())
89 && "fp and int modifiers should not be used simultaneously");
90 if (hasFPModifiers()) {
91 return getFPModifiersOperand();
92 } else if (hasIntModifiers()) {
93 return getIntModifiersOperand();
94 } else {
95 return 0;
96 }
97 }
98
99 friend raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods);
100 };
101
Tom Stellard45bb48e2015-06-13 03:28:10 +0000102 enum ImmTy {
103 ImmTyNone,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000104 ImmTyGDS,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000105 ImmTyOffen,
106 ImmTyIdxen,
107 ImmTyAddr64,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000108 ImmTyOffset,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000109 ImmTyOffset0,
110 ImmTyOffset1,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000111 ImmTyGLC,
112 ImmTySLC,
113 ImmTyTFE,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000114 ImmTyClampSI,
115 ImmTyOModSI,
Sam Koltondfa29f72016-03-09 12:29:31 +0000116 ImmTyDppCtrl,
117 ImmTyDppRowMask,
118 ImmTyDppBankMask,
119 ImmTyDppBoundCtrl,
Sam Kolton05ef1c92016-06-03 10:27:37 +0000120 ImmTySdwaDstSel,
121 ImmTySdwaSrc0Sel,
122 ImmTySdwaSrc1Sel,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000123 ImmTySdwaDstUnused,
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000124 ImmTyDMask,
125 ImmTyUNorm,
126 ImmTyDA,
127 ImmTyR128,
128 ImmTyLWE,
Artem Tamazovd6468662016-04-25 14:13:51 +0000129 ImmTyHwreg,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000130 ImmTySendMsg,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000131 };
132
133 struct TokOp {
134 const char *Data;
135 unsigned Length;
136 };
137
138 struct ImmOp {
139 bool IsFPImm;
140 ImmTy Type;
141 int64_t Val;
Sam Kolton945231a2016-06-10 09:57:59 +0000142 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000143 };
144
145 struct RegOp {
146 unsigned RegNo;
Sam Kolton945231a2016-06-10 09:57:59 +0000147 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000148 const MCRegisterInfo *TRI;
Tom Stellard2b65ed32015-12-21 18:44:27 +0000149 const MCSubtargetInfo *STI;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000150 bool IsForcedVOP3;
151 };
152
153 union {
154 TokOp Tok;
155 ImmOp Imm;
156 RegOp Reg;
157 const MCExpr *Expr;
158 };
159
Tom Stellard45bb48e2015-06-13 03:28:10 +0000160 bool isToken() const override {
Tom Stellard89049702016-06-15 02:54:14 +0000161 if (Kind == Token)
162 return true;
163
164 if (Kind != Expression || !Expr)
165 return false;
166
167 // When parsing operands, we can't always tell if something was meant to be
168 // a token, like 'gds', or an expression that references a global variable.
169 // In this case, we assume the string is an expression, and if we need to
170 // interpret is a token, then we treat the symbol name as the token.
171 return isa<MCSymbolRefExpr>(Expr);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000172 }
173
174 bool isImm() const override {
175 return Kind == Immediate;
176 }
177
Tom Stellardd93a34f2016-02-22 19:17:56 +0000178 bool isInlinableImm() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000179 if (!isImmTy(ImmTyNone)) {
180 // Only plain immediates are inlinable (e.g. "clamp" attribute is not)
Tom Stellardd93a34f2016-02-22 19:17:56 +0000181 return false;
Sam Kolton945231a2016-06-10 09:57:59 +0000182 }
Tom Stellardd93a34f2016-02-22 19:17:56 +0000183 // TODO: We should avoid using host float here. It would be better to
Sam Koltona74cd522016-03-18 15:35:51 +0000184 // check the float bit values which is what a few other places do.
Tom Stellardd93a34f2016-02-22 19:17:56 +0000185 // We've had bot failures before due to weird NaN support on mips hosts.
186 const float F = BitsToFloat(Imm.Val);
187 // TODO: Add 1/(2*pi) for VI
188 return (Imm.Val <= 64 && Imm.Val >= -16) ||
Tom Stellard45bb48e2015-06-13 03:28:10 +0000189 (F == 0.0 || F == 0.5 || F == -0.5 || F == 1.0 || F == -1.0 ||
Tom Stellardd93a34f2016-02-22 19:17:56 +0000190 F == 2.0 || F == -2.0 || F == 4.0 || F == -4.0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191 }
192
Tom Stellard45bb48e2015-06-13 03:28:10 +0000193 bool isRegKind() const {
194 return Kind == Register;
195 }
196
197 bool isReg() const override {
Sam Kolton945231a2016-06-10 09:57:59 +0000198 return isRegKind() && !Reg.Mods.hasModifiers();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000199 }
200
Tom Stellardd93a34f2016-02-22 19:17:56 +0000201 bool isRegOrImmWithInputMods() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000202 return isRegKind() || isInlinableImm();
Tom Stellarda90b9522016-02-11 03:28:15 +0000203 }
204
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000205 bool isImmTy(ImmTy ImmT) const {
206 return isImm() && Imm.Type == ImmT;
207 }
Sam Kolton945231a2016-06-10 09:57:59 +0000208
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000209 bool isImmModifier() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000210 return isImm() && Imm.Type != ImmTyNone;
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000211 }
Sam Kolton945231a2016-06-10 09:57:59 +0000212
213 bool isClampSI() const { return isImmTy(ImmTyClampSI); }
214 bool isOModSI() const { return isImmTy(ImmTyOModSI); }
215 bool isDMask() const { return isImmTy(ImmTyDMask); }
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000216 bool isUNorm() const { return isImmTy(ImmTyUNorm); }
217 bool isDA() const { return isImmTy(ImmTyDA); }
218 bool isR128() const { return isImmTy(ImmTyUNorm); }
219 bool isLWE() const { return isImmTy(ImmTyLWE); }
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000220 bool isOffen() const { return isImmTy(ImmTyOffen); }
221 bool isIdxen() const { return isImmTy(ImmTyIdxen); }
222 bool isAddr64() const { return isImmTy(ImmTyAddr64); }
223 bool isOffset() const { return isImmTy(ImmTyOffset) && isUInt<16>(getImm()); }
224 bool isOffset0() const { return isImmTy(ImmTyOffset0) && isUInt<16>(getImm()); }
225 bool isOffset1() const { return isImmTy(ImmTyOffset1) && isUInt<8>(getImm()); }
Nikolay Haustovea8febd2016-03-01 08:34:43 +0000226 bool isGDS() const { return isImmTy(ImmTyGDS); }
227 bool isGLC() const { return isImmTy(ImmTyGLC); }
228 bool isSLC() const { return isImmTy(ImmTySLC); }
229 bool isTFE() const { return isImmTy(ImmTyTFE); }
Sam Kolton945231a2016-06-10 09:57:59 +0000230 bool isBankMask() const { return isImmTy(ImmTyDppBankMask); }
231 bool isRowMask() const { return isImmTy(ImmTyDppRowMask); }
232 bool isBoundCtrl() const { return isImmTy(ImmTyDppBoundCtrl); }
233 bool isSDWADstSel() const { return isImmTy(ImmTySdwaDstSel); }
234 bool isSDWASrc0Sel() const { return isImmTy(ImmTySdwaSrc0Sel); }
235 bool isSDWASrc1Sel() const { return isImmTy(ImmTySdwaSrc1Sel); }
236 bool isSDWADstUnused() const { return isImmTy(ImmTySdwaDstUnused); }
237
238 bool isMod() const {
239 return isClampSI() || isOModSI();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000240 }
241
242 bool isRegOrImm() const {
243 return isReg() || isImm();
244 }
245
246 bool isRegClass(unsigned RCID) const {
Tom Stellarda90b9522016-02-11 03:28:15 +0000247 return isReg() && Reg.TRI->getRegClass(RCID).contains(getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248 }
249
250 bool isSCSrc32() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000251 return isInlinableImm() || isRegClass(AMDGPU::SReg_32RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000252 }
253
Matt Arsenault86d336e2015-09-08 21:15:00 +0000254 bool isSCSrc64() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000255 return isInlinableImm() || isRegClass(AMDGPU::SReg_64RegClassID);
Tom Stellardd93a34f2016-02-22 19:17:56 +0000256 }
257
258 bool isSSrc32() const {
Tom Stellard89049702016-06-15 02:54:14 +0000259 return isImm() || isSCSrc32() || isExpr();
Tom Stellardd93a34f2016-02-22 19:17:56 +0000260 }
261
262 bool isSSrc64() const {
263 // TODO: Find out how SALU supports extension of 32-bit literals to 64 bits.
264 // See isVSrc64().
265 return isImm() || isSCSrc64();
Matt Arsenault86d336e2015-09-08 21:15:00 +0000266 }
267
Tom Stellard45bb48e2015-06-13 03:28:10 +0000268 bool isVCSrc32() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000269 return isInlinableImm() || isRegClass(AMDGPU::VS_32RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000270 }
271
272 bool isVCSrc64() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000273 return isInlinableImm() || isRegClass(AMDGPU::VS_64RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000274 }
275
276 bool isVSrc32() const {
Tom Stellardd93a34f2016-02-22 19:17:56 +0000277 return isImm() || isVCSrc32();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000278 }
279
280 bool isVSrc64() const {
Sam Koltona74cd522016-03-18 15:35:51 +0000281 // TODO: Check if the 64-bit value (coming from assembly source) can be
Tom Stellardd93a34f2016-02-22 19:17:56 +0000282 // narrowed to 32 bits (in the instruction stream). That require knowledge
283 // of instruction type (unsigned/signed, floating or "untyped"/B64),
284 // see [AMD GCN3 ISA 6.3.1].
285 // TODO: How 64-bit values are formed from 32-bit literals in _B64 insns?
286 return isImm() || isVCSrc64();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000287 }
288
289 bool isMem() const override {
290 return false;
291 }
292
293 bool isExpr() const {
294 return Kind == Expression;
295 }
296
297 bool isSoppBrTarget() const {
298 return isExpr() || isImm();
299 }
300
Sam Kolton945231a2016-06-10 09:57:59 +0000301 bool isSWaitCnt() const;
302 bool isHwreg() const;
303 bool isSendMsg() const;
Sam Kolton945231a2016-06-10 09:57:59 +0000304 bool isSMRDOffset() const;
305 bool isSMRDLiteralOffset() const;
306 bool isDPPCtrl() const;
307
Tom Stellard89049702016-06-15 02:54:14 +0000308 StringRef getExpressionAsToken() const {
309 assert(isExpr());
310 const MCSymbolRefExpr *S = cast<MCSymbolRefExpr>(Expr);
311 return S->getSymbol().getName();
312 }
313
314
Sam Kolton945231a2016-06-10 09:57:59 +0000315 StringRef getToken() const {
Tom Stellard89049702016-06-15 02:54:14 +0000316 assert(isToken());
317
318 if (Kind == Expression)
319 return getExpressionAsToken();
320
Sam Kolton945231a2016-06-10 09:57:59 +0000321 return StringRef(Tok.Data, Tok.Length);
322 }
323
324 int64_t getImm() const {
325 assert(isImm());
326 return Imm.Val;
327 }
328
329 enum ImmTy getImmTy() const {
330 assert(isImm());
331 return Imm.Type;
332 }
333
334 unsigned getReg() const override {
335 return Reg.RegNo;
336 }
337
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338 SMLoc getStartLoc() const override {
339 return StartLoc;
340 }
341
342 SMLoc getEndLoc() const override {
343 return EndLoc;
344 }
345
Sam Kolton945231a2016-06-10 09:57:59 +0000346 Modifiers getModifiers() const {
347 assert(isRegKind() || isImmTy(ImmTyNone));
348 return isRegKind() ? Reg.Mods : Imm.Mods;
349 }
350
351 void setModifiers(Modifiers Mods) {
352 assert(isRegKind() || isImmTy(ImmTyNone));
353 if (isRegKind())
354 Reg.Mods = Mods;
355 else
356 Imm.Mods = Mods;
357 }
358
359 bool hasModifiers() const {
360 return getModifiers().hasModifiers();
361 }
362
363 bool hasFPModifiers() const {
364 return getModifiers().hasFPModifiers();
365 }
366
367 bool hasIntModifiers() const {
368 return getModifiers().hasIntModifiers();
369 }
370
371 void addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers = true) const {
372 if (isImmTy(ImmTyNone) && ApplyModifiers && Imm.Mods.hasFPModifiers()) {
373 // Apply modifiers to immediate value
374 int64_t Val = Imm.Val;
375 bool Negate = Imm.Mods.Neg; // Only negate can get here
376 if (Imm.IsFPImm) {
377 APFloat F(BitsToFloat(Val));
378 if (Negate) {
379 F.changeSign();
380 }
381 Val = F.bitcastToAPInt().getZExtValue();
382 } else {
383 Val = Negate ? -Val : Val;
384 }
385 Inst.addOperand(MCOperand::createImm(Val));
386 } else {
387 Inst.addOperand(MCOperand::createImm(getImm()));
388 }
389 }
390
391 void addRegOperands(MCInst &Inst, unsigned N) const {
392 Inst.addOperand(MCOperand::createReg(AMDGPU::getMCReg(getReg(), *Reg.STI)));
393 }
394
395 void addRegOrImmOperands(MCInst &Inst, unsigned N) const {
396 if (isRegKind())
397 addRegOperands(Inst, N);
Tom Stellard89049702016-06-15 02:54:14 +0000398 else if (isExpr())
399 Inst.addOperand(MCOperand::createExpr(Expr));
Sam Kolton945231a2016-06-10 09:57:59 +0000400 else
401 addImmOperands(Inst, N);
402 }
403
404 void addRegOrImmWithInputModsOperands(MCInst &Inst, unsigned N) const {
405 Modifiers Mods = getModifiers();
406 Inst.addOperand(MCOperand::createImm(Mods.getModifiersOperand()));
407 if (isRegKind()) {
408 addRegOperands(Inst, N);
409 } else {
410 addImmOperands(Inst, N, false);
411 }
412 }
413
414 void addRegOrImmWithFPInputModsOperands(MCInst &Inst, unsigned N) const {
415 assert(!hasIntModifiers());
416 addRegOrImmWithInputModsOperands(Inst, N);
417 }
418
419 void addRegOrImmWithIntInputModsOperands(MCInst &Inst, unsigned N) const {
420 assert(!hasFPModifiers());
421 addRegOrImmWithInputModsOperands(Inst, N);
422 }
423
424 void addSoppBrTargetOperands(MCInst &Inst, unsigned N) const {
425 if (isImm())
426 addImmOperands(Inst, N);
427 else {
428 assert(isExpr());
429 Inst.addOperand(MCOperand::createExpr(Expr));
430 }
431 }
432
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000433 void printImmTy(raw_ostream& OS, ImmTy Type) const {
434 switch (Type) {
435 case ImmTyNone: OS << "None"; break;
436 case ImmTyGDS: OS << "GDS"; break;
437 case ImmTyOffen: OS << "Offen"; break;
438 case ImmTyIdxen: OS << "Idxen"; break;
439 case ImmTyAddr64: OS << "Addr64"; break;
440 case ImmTyOffset: OS << "Offset"; break;
441 case ImmTyOffset0: OS << "Offset0"; break;
442 case ImmTyOffset1: OS << "Offset1"; break;
443 case ImmTyGLC: OS << "GLC"; break;
444 case ImmTySLC: OS << "SLC"; break;
445 case ImmTyTFE: OS << "TFE"; break;
446 case ImmTyClampSI: OS << "ClampSI"; break;
447 case ImmTyOModSI: OS << "OModSI"; break;
448 case ImmTyDppCtrl: OS << "DppCtrl"; break;
449 case ImmTyDppRowMask: OS << "DppRowMask"; break;
450 case ImmTyDppBankMask: OS << "DppBankMask"; break;
451 case ImmTyDppBoundCtrl: OS << "DppBoundCtrl"; break;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000452 case ImmTySdwaDstSel: OS << "SdwaDstSel"; break;
453 case ImmTySdwaSrc0Sel: OS << "SdwaSrc0Sel"; break;
454 case ImmTySdwaSrc1Sel: OS << "SdwaSrc1Sel"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000455 case ImmTySdwaDstUnused: OS << "SdwaDstUnused"; break;
456 case ImmTyDMask: OS << "DMask"; break;
457 case ImmTyUNorm: OS << "UNorm"; break;
458 case ImmTyDA: OS << "DA"; break;
459 case ImmTyR128: OS << "R128"; break;
460 case ImmTyLWE: OS << "LWE"; break;
461 case ImmTyHwreg: OS << "Hwreg"; break;
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000462 case ImmTySendMsg: OS << "SendMsg"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000463 }
464 }
465
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000466 void print(raw_ostream &OS) const override {
467 switch (Kind) {
468 case Register:
Sam Kolton945231a2016-06-10 09:57:59 +0000469 OS << "<register " << getReg() << " mods: " << Reg.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000470 break;
471 case Immediate:
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000472 OS << '<' << getImm();
473 if (getImmTy() != ImmTyNone) {
474 OS << " type: "; printImmTy(OS, getImmTy());
475 }
Sam Kolton945231a2016-06-10 09:57:59 +0000476 OS << " mods: " << Imm.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000477 break;
478 case Token:
479 OS << '\'' << getToken() << '\'';
480 break;
481 case Expression:
482 OS << "<expr " << *Expr << '>';
483 break;
484 }
485 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486
Sam Kolton5f10a132016-05-06 11:31:17 +0000487 static AMDGPUOperand::Ptr CreateImm(int64_t Val, SMLoc Loc,
488 enum ImmTy Type = ImmTyNone,
489 bool IsFPImm = false) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490 auto Op = llvm::make_unique<AMDGPUOperand>(Immediate);
491 Op->Imm.Val = Val;
492 Op->Imm.IsFPImm = IsFPImm;
493 Op->Imm.Type = Type;
Sam Kolton945231a2016-06-10 09:57:59 +0000494 Op->Imm.Mods = {false, false, false};
Tom Stellard45bb48e2015-06-13 03:28:10 +0000495 Op->StartLoc = Loc;
496 Op->EndLoc = Loc;
497 return Op;
498 }
499
Sam Kolton5f10a132016-05-06 11:31:17 +0000500 static AMDGPUOperand::Ptr CreateToken(StringRef Str, SMLoc Loc,
501 bool HasExplicitEncodingSize = true) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000502 auto Res = llvm::make_unique<AMDGPUOperand>(Token);
503 Res->Tok.Data = Str.data();
504 Res->Tok.Length = Str.size();
505 Res->StartLoc = Loc;
506 Res->EndLoc = Loc;
507 return Res;
508 }
509
Sam Kolton5f10a132016-05-06 11:31:17 +0000510 static AMDGPUOperand::Ptr CreateReg(unsigned RegNo, SMLoc S,
511 SMLoc E,
512 const MCRegisterInfo *TRI,
513 const MCSubtargetInfo *STI,
514 bool ForceVOP3) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515 auto Op = llvm::make_unique<AMDGPUOperand>(Register);
516 Op->Reg.RegNo = RegNo;
517 Op->Reg.TRI = TRI;
Tom Stellard2b65ed32015-12-21 18:44:27 +0000518 Op->Reg.STI = STI;
Sam Kolton945231a2016-06-10 09:57:59 +0000519 Op->Reg.Mods = {false, false, false};
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520 Op->Reg.IsForcedVOP3 = ForceVOP3;
521 Op->StartLoc = S;
522 Op->EndLoc = E;
523 return Op;
524 }
525
Sam Kolton5f10a132016-05-06 11:31:17 +0000526 static AMDGPUOperand::Ptr CreateExpr(const class MCExpr *Expr, SMLoc S) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000527 auto Op = llvm::make_unique<AMDGPUOperand>(Expression);
528 Op->Expr = Expr;
529 Op->StartLoc = S;
530 Op->EndLoc = S;
531 return Op;
532 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533};
534
Sam Kolton945231a2016-06-10 09:57:59 +0000535raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods) {
536 OS << "abs:" << Mods.Abs << " neg: " << Mods.Neg << " sext:" << Mods.Sext;
537 return OS;
538}
539
Tom Stellard45bb48e2015-06-13 03:28:10 +0000540class AMDGPUAsmParser : public MCTargetAsmParser {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000541 const MCInstrInfo &MII;
542 MCAsmParser &Parser;
543
544 unsigned ForcedEncodingSize;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000545 bool ForcedDPP;
546 bool ForcedSDWA;
Matt Arsenault68802d32015-11-05 03:11:27 +0000547
Matt Arsenault3b159672015-12-01 20:31:08 +0000548 bool isSI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000549 return AMDGPU::isSI(getSTI());
Matt Arsenault3b159672015-12-01 20:31:08 +0000550 }
551
552 bool isCI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000553 return AMDGPU::isCI(getSTI());
Matt Arsenault3b159672015-12-01 20:31:08 +0000554 }
555
Matt Arsenault68802d32015-11-05 03:11:27 +0000556 bool isVI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000557 return AMDGPU::isVI(getSTI());
Matt Arsenault68802d32015-11-05 03:11:27 +0000558 }
559
560 bool hasSGPR102_SGPR103() const {
561 return !isVI();
562 }
563
Tom Stellard45bb48e2015-06-13 03:28:10 +0000564 /// @name Auto-generated Match Functions
565 /// {
566
567#define GET_ASSEMBLER_HEADER
568#include "AMDGPUGenAsmMatcher.inc"
569
570 /// }
571
Tom Stellard347ac792015-06-26 21:15:07 +0000572private:
573 bool ParseDirectiveMajorMinor(uint32_t &Major, uint32_t &Minor);
574 bool ParseDirectiveHSACodeObjectVersion();
575 bool ParseDirectiveHSACodeObjectISA();
Tom Stellardff7416b2015-06-26 21:58:31 +0000576 bool ParseAMDKernelCodeTValue(StringRef ID, amd_kernel_code_t &Header);
577 bool ParseDirectiveAMDKernelCodeT();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000578 bool ParseSectionDirectiveHSAText();
Matt Arsenault68802d32015-11-05 03:11:27 +0000579 bool subtargetHasRegister(const MCRegisterInfo &MRI, unsigned RegNo) const;
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000580 bool ParseDirectiveAMDGPUHsaKernel();
Tom Stellard00f2f912015-12-02 19:47:57 +0000581 bool ParseDirectiveAMDGPUHsaModuleGlobal();
582 bool ParseDirectiveAMDGPUHsaProgramGlobal();
583 bool ParseSectionDirectiveHSADataGlobalAgent();
584 bool ParseSectionDirectiveHSADataGlobalProgram();
Tom Stellard9760f032015-12-03 03:34:32 +0000585 bool ParseSectionDirectiveHSARodataReadonlyAgent();
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000586 bool AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum);
587 bool ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth);
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000588 void cvtMubufImpl(MCInst &Inst, const OperandVector &Operands, bool IsAtomic, bool IsAtomicReturn);
Tom Stellard347ac792015-06-26 21:15:07 +0000589
Tom Stellard45bb48e2015-06-13 03:28:10 +0000590public:
Tom Stellard88e0b252015-10-06 15:57:53 +0000591 enum AMDGPUMatchResultTy {
592 Match_PreferE32 = FIRST_TARGET_MATCH_RESULT_TY
593 };
594
Akira Hatanakab11ef082015-11-14 06:35:56 +0000595 AMDGPUAsmParser(const MCSubtargetInfo &STI, MCAsmParser &_Parser,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000596 const MCInstrInfo &MII,
597 const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000598 : MCTargetAsmParser(Options, STI), MII(MII), Parser(_Parser),
Sam Kolton05ef1c92016-06-03 10:27:37 +0000599 ForcedEncodingSize(0),
600 ForcedDPP(false),
601 ForcedSDWA(false) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000602 MCAsmParserExtension::Initialize(Parser);
603
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000604 if (getSTI().getFeatureBits().none()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000605 // Set default features.
Akira Hatanakab11ef082015-11-14 06:35:56 +0000606 copySTI().ToggleFeature("SOUTHERN_ISLANDS");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000607 }
608
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000609 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Artem Tamazov17091362016-06-14 15:03:59 +0000610
611 {
612 // TODO: make those pre-defined variables read-only.
613 // Currently there is none suitable machinery in the core llvm-mc for this.
614 // MCSymbol::isRedefinable is intended for another purpose, and
615 // AsmParser::parseDirectiveSet() cannot be specialized for specific target.
616 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
617 MCContext &Ctx = getContext();
618 MCSymbol *Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_major"));
619 Sym->setVariableValue(MCConstantExpr::create(Isa.Major, Ctx));
620 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_minor"));
621 Sym->setVariableValue(MCConstantExpr::create(Isa.Minor, Ctx));
622 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_stepping"));
623 Sym->setVariableValue(MCConstantExpr::create(Isa.Stepping, Ctx));
624 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000625 }
626
Tom Stellard347ac792015-06-26 21:15:07 +0000627 AMDGPUTargetStreamer &getTargetStreamer() {
628 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
629 return static_cast<AMDGPUTargetStreamer &>(TS);
630 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000631
Sam Kolton05ef1c92016-06-03 10:27:37 +0000632 void setForcedEncodingSize(unsigned Size) { ForcedEncodingSize = Size; }
633 void setForcedDPP(bool ForceDPP_) { ForcedDPP = ForceDPP_; }
634 void setForcedSDWA(bool ForceSDWA_) { ForcedSDWA = ForceSDWA_; }
Tom Stellard347ac792015-06-26 21:15:07 +0000635
Sam Kolton05ef1c92016-06-03 10:27:37 +0000636 unsigned getForcedEncodingSize() const { return ForcedEncodingSize; }
637 bool isForcedVOP3() const { return ForcedEncodingSize == 64; }
638 bool isForcedDPP() const { return ForcedDPP; }
639 bool isForcedSDWA() const { return ForcedSDWA; }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000640
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000641 std::unique_ptr<AMDGPUOperand> parseRegister();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000642 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
643 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Sam Kolton11de3702016-05-24 12:38:33 +0000644 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
645 unsigned Kind) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
647 OperandVector &Operands, MCStreamer &Out,
648 uint64_t &ErrorInfo,
649 bool MatchingInlineAsm) override;
650 bool ParseDirective(AsmToken DirectiveID) override;
651 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Mnemonic);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000652 StringRef parseMnemonicSuffix(StringRef Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000653 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
654 SMLoc NameLoc, OperandVector &Operands) override;
655
Sam Kolton11de3702016-05-24 12:38:33 +0000656 OperandMatchResultTy parseIntWithPrefix(const char *Prefix, int64_t &Int);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000657 OperandMatchResultTy parseIntWithPrefix(const char *Prefix,
658 OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000659 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000660 bool (*ConvertResult)(int64_t&) = 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000661 OperandMatchResultTy parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +0000662 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000663 OperandMatchResultTy parseStringWithPrefix(StringRef Prefix, StringRef &Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000664
Sam Kolton1bdcef72016-05-23 09:59:02 +0000665 OperandMatchResultTy parseImm(OperandVector &Operands);
666 OperandMatchResultTy parseRegOrImm(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000667 OperandMatchResultTy parseRegOrImmWithFPInputMods(OperandVector &Operands);
668 OperandMatchResultTy parseRegOrImmWithIntInputMods(OperandVector &Operands);
Sam Kolton1bdcef72016-05-23 09:59:02 +0000669
Tom Stellard45bb48e2015-06-13 03:28:10 +0000670 void cvtDSOffset01(MCInst &Inst, const OperandVector &Operands);
671 void cvtDS(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000672
673 bool parseCnt(int64_t &IntVal);
674 OperandMatchResultTy parseSWaitCntOps(OperandVector &Operands);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000675 OperandMatchResultTy parseHwreg(OperandVector &Operands);
Sam Kolton11de3702016-05-24 12:38:33 +0000676
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000677private:
678 struct OperandInfoTy {
679 int64_t Id;
680 bool IsSymbolic;
681 OperandInfoTy(int64_t Id_) : Id(Id_), IsSymbolic(false) { }
682 };
Sam Kolton11de3702016-05-24 12:38:33 +0000683
Artem Tamazov6edc1352016-05-26 17:00:33 +0000684 bool parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId);
685 bool parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width);
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000686public:
Sam Kolton11de3702016-05-24 12:38:33 +0000687 OperandMatchResultTy parseOptionalOperand(OperandVector &Operands);
688
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000689 OperandMatchResultTy parseSendMsgOp(OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000690 OperandMatchResultTy parseSOppBrTarget(OperandVector &Operands);
691
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000692 void cvtMubuf(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, false, false); }
693 void cvtMubufAtomic(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, false); }
694 void cvtMubufAtomicReturn(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, true); }
Sam Kolton5f10a132016-05-06 11:31:17 +0000695 AMDGPUOperand::Ptr defaultGLC() const;
696 AMDGPUOperand::Ptr defaultSLC() const;
697 AMDGPUOperand::Ptr defaultTFE() const;
698
Sam Kolton5f10a132016-05-06 11:31:17 +0000699 AMDGPUOperand::Ptr defaultDMask() const;
700 AMDGPUOperand::Ptr defaultUNorm() const;
701 AMDGPUOperand::Ptr defaultDA() const;
702 AMDGPUOperand::Ptr defaultR128() const;
703 AMDGPUOperand::Ptr defaultLWE() const;
704 AMDGPUOperand::Ptr defaultSMRDOffset() const;
705 AMDGPUOperand::Ptr defaultSMRDLiteralOffset() const;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000706
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000707 OperandMatchResultTy parseOModOperand(OperandVector &Operands);
708
Tom Stellarda90b9522016-02-11 03:28:15 +0000709 void cvtId(MCInst &Inst, const OperandVector &Operands);
710 void cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000711 void cvtVOP3(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000712
713 void cvtMIMG(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000714 void cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands);
Sam Koltondfa29f72016-03-09 12:29:31 +0000715
Sam Kolton11de3702016-05-24 12:38:33 +0000716 OperandMatchResultTy parseDPPCtrl(OperandVector &Operands);
Sam Kolton5f10a132016-05-06 11:31:17 +0000717 AMDGPUOperand::Ptr defaultRowMask() const;
718 AMDGPUOperand::Ptr defaultBankMask() const;
719 AMDGPUOperand::Ptr defaultBoundCtrl() const;
720 void cvtDPP(MCInst &Inst, const OperandVector &Operands);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000721
Sam Kolton05ef1c92016-06-03 10:27:37 +0000722 OperandMatchResultTy parseSDWASel(OperandVector &Operands, StringRef Prefix,
723 AMDGPUOperand::ImmTy Type);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000724 OperandMatchResultTy parseSDWADstUnused(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000725 void cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands);
726 void cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands);
Sam Kolton5196b882016-07-01 09:59:21 +0000727 void cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands);
728 void cvtSDWA(MCInst &Inst, const OperandVector &Operands,
729 uint64_t BasicInstType);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000730};
731
732struct OptionalOperand {
733 const char *Name;
734 AMDGPUOperand::ImmTy Type;
735 bool IsBit;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 bool (*ConvertResult)(int64_t&);
737};
738
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000739}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000740
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000741static int getRegClass(RegisterKind Is, unsigned RegWidth) {
742 if (Is == IS_VGPR) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000743 switch (RegWidth) {
Matt Arsenault967c2f52015-11-03 22:50:32 +0000744 default: return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000745 case 1: return AMDGPU::VGPR_32RegClassID;
746 case 2: return AMDGPU::VReg_64RegClassID;
747 case 3: return AMDGPU::VReg_96RegClassID;
748 case 4: return AMDGPU::VReg_128RegClassID;
749 case 8: return AMDGPU::VReg_256RegClassID;
750 case 16: return AMDGPU::VReg_512RegClassID;
751 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000752 } else if (Is == IS_TTMP) {
753 switch (RegWidth) {
754 default: return -1;
755 case 1: return AMDGPU::TTMP_32RegClassID;
756 case 2: return AMDGPU::TTMP_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +0000757 case 4: return AMDGPU::TTMP_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000758 }
759 } else if (Is == IS_SGPR) {
760 switch (RegWidth) {
761 default: return -1;
762 case 1: return AMDGPU::SGPR_32RegClassID;
763 case 2: return AMDGPU::SGPR_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +0000764 case 4: return AMDGPU::SGPR_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000765 case 8: return AMDGPU::SReg_256RegClassID;
766 case 16: return AMDGPU::SReg_512RegClassID;
767 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000768 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000769 return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000770}
771
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000772static unsigned getSpecialRegForName(StringRef RegName) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000773 return StringSwitch<unsigned>(RegName)
774 .Case("exec", AMDGPU::EXEC)
775 .Case("vcc", AMDGPU::VCC)
Matt Arsenaultaac9b492015-11-03 22:50:34 +0000776 .Case("flat_scratch", AMDGPU::FLAT_SCR)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000777 .Case("m0", AMDGPU::M0)
778 .Case("scc", AMDGPU::SCC)
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000779 .Case("tba", AMDGPU::TBA)
780 .Case("tma", AMDGPU::TMA)
Matt Arsenaultaac9b492015-11-03 22:50:34 +0000781 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
782 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000783 .Case("vcc_lo", AMDGPU::VCC_LO)
784 .Case("vcc_hi", AMDGPU::VCC_HI)
785 .Case("exec_lo", AMDGPU::EXEC_LO)
786 .Case("exec_hi", AMDGPU::EXEC_HI)
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000787 .Case("tma_lo", AMDGPU::TMA_LO)
788 .Case("tma_hi", AMDGPU::TMA_HI)
789 .Case("tba_lo", AMDGPU::TBA_LO)
790 .Case("tba_hi", AMDGPU::TBA_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000791 .Default(0);
792}
793
794bool AMDGPUAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000795 auto R = parseRegister();
796 if (!R) return true;
797 assert(R->isReg());
798 RegNo = R->getReg();
799 StartLoc = R->getStartLoc();
800 EndLoc = R->getEndLoc();
801 return false;
802}
803
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000804bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum)
805{
806 switch (RegKind) {
807 case IS_SPECIAL:
808 if (Reg == AMDGPU::EXEC_LO && Reg1 == AMDGPU::EXEC_HI) { Reg = AMDGPU::EXEC; RegWidth = 2; return true; }
809 if (Reg == AMDGPU::FLAT_SCR_LO && Reg1 == AMDGPU::FLAT_SCR_HI) { Reg = AMDGPU::FLAT_SCR; RegWidth = 2; return true; }
810 if (Reg == AMDGPU::VCC_LO && Reg1 == AMDGPU::VCC_HI) { Reg = AMDGPU::VCC; RegWidth = 2; return true; }
811 if (Reg == AMDGPU::TBA_LO && Reg1 == AMDGPU::TBA_HI) { Reg = AMDGPU::TBA; RegWidth = 2; return true; }
812 if (Reg == AMDGPU::TMA_LO && Reg1 == AMDGPU::TMA_HI) { Reg = AMDGPU::TMA; RegWidth = 2; return true; }
813 return false;
814 case IS_VGPR:
815 case IS_SGPR:
816 case IS_TTMP:
817 if (Reg1 != Reg + RegWidth) { return false; }
818 RegWidth++;
819 return true;
820 default:
821 assert(false); return false;
822 }
823}
824
825bool AMDGPUAsmParser::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth)
826{
827 const MCRegisterInfo *TRI = getContext().getRegisterInfo();
828 if (getLexer().is(AsmToken::Identifier)) {
829 StringRef RegName = Parser.getTok().getString();
830 if ((Reg = getSpecialRegForName(RegName))) {
831 Parser.Lex();
832 RegKind = IS_SPECIAL;
833 } else {
834 unsigned RegNumIndex = 0;
Artem Tamazovf88397c2016-06-03 14:41:17 +0000835 if (RegName[0] == 'v') {
836 RegNumIndex = 1;
837 RegKind = IS_VGPR;
838 } else if (RegName[0] == 's') {
839 RegNumIndex = 1;
840 RegKind = IS_SGPR;
841 } else if (RegName.startswith("ttmp")) {
842 RegNumIndex = strlen("ttmp");
843 RegKind = IS_TTMP;
844 } else {
845 return false;
846 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000847 if (RegName.size() > RegNumIndex) {
848 // Single 32-bit register: vXX.
Artem Tamazovf88397c2016-06-03 14:41:17 +0000849 if (RegName.substr(RegNumIndex).getAsInteger(10, RegNum))
850 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000851 Parser.Lex();
852 RegWidth = 1;
853 } else {
Artem Tamazov7da9b822016-05-27 12:50:13 +0000854 // Range of registers: v[XX:YY]. ":YY" is optional.
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000855 Parser.Lex();
856 int64_t RegLo, RegHi;
Artem Tamazovf88397c2016-06-03 14:41:17 +0000857 if (getLexer().isNot(AsmToken::LBrac))
858 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000859 Parser.Lex();
860
Artem Tamazovf88397c2016-06-03 14:41:17 +0000861 if (getParser().parseAbsoluteExpression(RegLo))
862 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000863
Artem Tamazov7da9b822016-05-27 12:50:13 +0000864 const bool isRBrace = getLexer().is(AsmToken::RBrac);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000865 if (!isRBrace && getLexer().isNot(AsmToken::Colon))
866 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000867 Parser.Lex();
868
Artem Tamazov7da9b822016-05-27 12:50:13 +0000869 if (isRBrace) {
870 RegHi = RegLo;
871 } else {
Artem Tamazovf88397c2016-06-03 14:41:17 +0000872 if (getParser().parseAbsoluteExpression(RegHi))
873 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000874
Artem Tamazovf88397c2016-06-03 14:41:17 +0000875 if (getLexer().isNot(AsmToken::RBrac))
876 return false;
Artem Tamazov7da9b822016-05-27 12:50:13 +0000877 Parser.Lex();
878 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000879 RegNum = (unsigned) RegLo;
880 RegWidth = (RegHi - RegLo) + 1;
881 }
882 }
883 } else if (getLexer().is(AsmToken::LBrac)) {
884 // List of consecutive registers: [s0,s1,s2,s3]
885 Parser.Lex();
Artem Tamazovf88397c2016-06-03 14:41:17 +0000886 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth))
887 return false;
888 if (RegWidth != 1)
889 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000890 RegisterKind RegKind1;
891 unsigned Reg1, RegNum1, RegWidth1;
892 do {
893 if (getLexer().is(AsmToken::Comma)) {
894 Parser.Lex();
895 } else if (getLexer().is(AsmToken::RBrac)) {
896 Parser.Lex();
897 break;
898 } else if (ParseAMDGPURegister(RegKind1, Reg1, RegNum1, RegWidth1)) {
Artem Tamazovf88397c2016-06-03 14:41:17 +0000899 if (RegWidth1 != 1) {
900 return false;
901 }
902 if (RegKind1 != RegKind) {
903 return false;
904 }
905 if (!AddNextRegisterToList(Reg, RegWidth, RegKind1, Reg1, RegNum1)) {
906 return false;
907 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000908 } else {
909 return false;
910 }
911 } while (true);
912 } else {
913 return false;
914 }
915 switch (RegKind) {
916 case IS_SPECIAL:
917 RegNum = 0;
918 RegWidth = 1;
919 break;
920 case IS_VGPR:
921 case IS_SGPR:
922 case IS_TTMP:
923 {
924 unsigned Size = 1;
925 if (RegKind == IS_SGPR || RegKind == IS_TTMP) {
926 // SGPR and TTMP registers must be are aligned. Max required alignment is 4 dwords.
927 Size = std::min(RegWidth, 4u);
928 }
Artem Tamazovf88397c2016-06-03 14:41:17 +0000929 if (RegNum % Size != 0)
930 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000931 RegNum = RegNum / Size;
932 int RCID = getRegClass(RegKind, RegWidth);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000933 if (RCID == -1)
934 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000935 const MCRegisterClass RC = TRI->getRegClass(RCID);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000936 if (RegNum >= RC.getNumRegs())
937 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000938 Reg = RC.getRegister(RegNum);
939 break;
940 }
941
942 default:
943 assert(false); return false;
944 }
945
Artem Tamazovf88397c2016-06-03 14:41:17 +0000946 if (!subtargetHasRegister(*TRI, Reg))
947 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000948 return true;
949}
950
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000951std::unique_ptr<AMDGPUOperand> AMDGPUAsmParser::parseRegister() {
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000952 const auto &Tok = Parser.getTok();
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000953 SMLoc StartLoc = Tok.getLoc();
954 SMLoc EndLoc = Tok.getEndLoc();
Matt Arsenault3b159672015-12-01 20:31:08 +0000955 const MCRegisterInfo *TRI = getContext().getRegisterInfo();
956
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000957 RegisterKind RegKind;
958 unsigned Reg, RegNum, RegWidth;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000959
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000960 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth)) {
961 return nullptr;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000962 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000963 return AMDGPUOperand::CreateReg(Reg, StartLoc, EndLoc,
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000964 TRI, &getSTI(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000965}
966
Sam Kolton1bdcef72016-05-23 09:59:02 +0000967AMDGPUAsmParser::OperandMatchResultTy
968AMDGPUAsmParser::parseImm(OperandVector &Operands) {
969 bool Minus = false;
970 if (getLexer().getKind() == AsmToken::Minus) {
971 Minus = true;
972 Parser.Lex();
973 }
974
975 SMLoc S = Parser.getTok().getLoc();
976 switch(getLexer().getKind()) {
977 case AsmToken::Integer: {
978 int64_t IntVal;
979 if (getParser().parseAbsoluteExpression(IntVal))
980 return MatchOperand_ParseFail;
981 if (!isInt<32>(IntVal) && !isUInt<32>(IntVal)) {
982 Error(S, "invalid immediate: only 32-bit values are legal");
983 return MatchOperand_ParseFail;
984 }
985
986 if (Minus)
987 IntVal *= -1;
988 Operands.push_back(AMDGPUOperand::CreateImm(IntVal, S));
989 return MatchOperand_Success;
990 }
991 case AsmToken::Real: {
992 // FIXME: We should emit an error if a double precisions floating-point
993 // value is used. I'm not sure the best way to detect this.
994 int64_t IntVal;
995 if (getParser().parseAbsoluteExpression(IntVal))
996 return MatchOperand_ParseFail;
997
998 APFloat F((float)BitsToDouble(IntVal));
999 if (Minus)
1000 F.changeSign();
1001 Operands.push_back(
Matt Arsenault37fefd62016-06-10 02:18:02 +00001002 AMDGPUOperand::CreateImm(F.bitcastToAPInt().getZExtValue(), S,
Sam Kolton1bdcef72016-05-23 09:59:02 +00001003 AMDGPUOperand::ImmTyNone, true));
1004 return MatchOperand_Success;
1005 }
1006 default:
1007 return Minus ? MatchOperand_ParseFail : MatchOperand_NoMatch;
1008 }
1009}
1010
1011AMDGPUAsmParser::OperandMatchResultTy
1012AMDGPUAsmParser::parseRegOrImm(OperandVector &Operands) {
1013 auto res = parseImm(Operands);
1014 if (res != MatchOperand_NoMatch) {
1015 return res;
1016 }
1017
1018 if (auto R = parseRegister()) {
1019 assert(R->isReg());
1020 R->Reg.IsForcedVOP3 = isForcedVOP3();
1021 Operands.push_back(std::move(R));
1022 return MatchOperand_Success;
1023 }
1024 return MatchOperand_ParseFail;
1025}
1026
1027AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton945231a2016-06-10 09:57:59 +00001028AMDGPUAsmParser::parseRegOrImmWithFPInputMods(OperandVector &Operands) {
Matt Arsenault37fefd62016-06-10 02:18:02 +00001029 // XXX: During parsing we can't determine if minus sign means
Sam Kolton1bdcef72016-05-23 09:59:02 +00001030 // negate-modifier or negative immediate value.
1031 // By default we suppose it is modifier.
1032 bool Negate = false, Abs = false, Abs2 = false;
1033
1034 if (getLexer().getKind()== AsmToken::Minus) {
1035 Parser.Lex();
1036 Negate = true;
1037 }
1038
1039 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "abs") {
1040 Parser.Lex();
1041 Abs2 = true;
1042 if (getLexer().isNot(AsmToken::LParen)) {
1043 Error(Parser.getTok().getLoc(), "expected left paren after abs");
1044 return MatchOperand_ParseFail;
1045 }
1046 Parser.Lex();
1047 }
1048
1049 if (getLexer().getKind() == AsmToken::Pipe) {
1050 if (Abs2) {
1051 Error(Parser.getTok().getLoc(), "expected register or immediate");
1052 return MatchOperand_ParseFail;
1053 }
1054 Parser.Lex();
1055 Abs = true;
1056 }
1057
1058 auto Res = parseRegOrImm(Operands);
1059 if (Res != MatchOperand_Success) {
1060 return Res;
1061 }
1062
Sam Kolton945231a2016-06-10 09:57:59 +00001063 AMDGPUOperand::Modifiers Mods = {false, false, false};
Sam Kolton1bdcef72016-05-23 09:59:02 +00001064 if (Negate) {
Sam Kolton945231a2016-06-10 09:57:59 +00001065 Mods.Neg = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001066 }
1067 if (Abs) {
1068 if (getLexer().getKind() != AsmToken::Pipe) {
1069 Error(Parser.getTok().getLoc(), "expected vertical bar");
1070 return MatchOperand_ParseFail;
1071 }
1072 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001073 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001074 }
1075 if (Abs2) {
1076 if (getLexer().isNot(AsmToken::RParen)) {
1077 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1078 return MatchOperand_ParseFail;
1079 }
1080 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001081 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001082 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001083
Sam Kolton945231a2016-06-10 09:57:59 +00001084 if (Mods.hasFPModifiers()) {
Sam Kolton1bdcef72016-05-23 09:59:02 +00001085 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
Sam Kolton945231a2016-06-10 09:57:59 +00001086 Op.setModifiers(Mods);
Sam Kolton1bdcef72016-05-23 09:59:02 +00001087 }
1088 return MatchOperand_Success;
1089}
1090
Sam Kolton945231a2016-06-10 09:57:59 +00001091AMDGPUAsmParser::OperandMatchResultTy
1092AMDGPUAsmParser::parseRegOrImmWithIntInputMods(OperandVector &Operands) {
1093 bool Sext = false;
1094
1095 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "sext") {
1096 Parser.Lex();
1097 Sext = true;
1098 if (getLexer().isNot(AsmToken::LParen)) {
1099 Error(Parser.getTok().getLoc(), "expected left paren after sext");
1100 return MatchOperand_ParseFail;
1101 }
1102 Parser.Lex();
1103 }
1104
1105 auto Res = parseRegOrImm(Operands);
1106 if (Res != MatchOperand_Success) {
1107 return Res;
1108 }
1109
Sam Kolton945231a2016-06-10 09:57:59 +00001110 AMDGPUOperand::Modifiers Mods = {false, false, false};
1111 if (Sext) {
1112 if (getLexer().isNot(AsmToken::RParen)) {
1113 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1114 return MatchOperand_ParseFail;
1115 }
1116 Parser.Lex();
1117 Mods.Sext = true;
1118 }
1119
1120 if (Mods.hasIntModifiers()) {
Sam Koltona9cd6aa2016-07-05 14:01:11 +00001121 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
Sam Kolton945231a2016-06-10 09:57:59 +00001122 Op.setModifiers(Mods);
1123 }
1124 return MatchOperand_Success;
1125}
Sam Kolton1bdcef72016-05-23 09:59:02 +00001126
Tom Stellard45bb48e2015-06-13 03:28:10 +00001127unsigned AMDGPUAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
1128
1129 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
1130
1131 if ((getForcedEncodingSize() == 32 && (TSFlags & SIInstrFlags::VOP3)) ||
Sam Kolton05ef1c92016-06-03 10:27:37 +00001132 (getForcedEncodingSize() == 64 && !(TSFlags & SIInstrFlags::VOP3)) ||
1133 (isForcedDPP() && !(TSFlags & SIInstrFlags::DPP)) ||
1134 (isForcedSDWA() && !(TSFlags & SIInstrFlags::SDWA)) )
Tom Stellard45bb48e2015-06-13 03:28:10 +00001135 return Match_InvalidOperand;
1136
Tom Stellard88e0b252015-10-06 15:57:53 +00001137 if ((TSFlags & SIInstrFlags::VOP3) &&
1138 (TSFlags & SIInstrFlags::VOPAsmPrefer32Bit) &&
1139 getForcedEncodingSize() != 64)
1140 return Match_PreferE32;
1141
Tom Stellard45bb48e2015-06-13 03:28:10 +00001142 return Match_Success;
1143}
1144
Tom Stellard45bb48e2015-06-13 03:28:10 +00001145bool AMDGPUAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1146 OperandVector &Operands,
1147 MCStreamer &Out,
1148 uint64_t &ErrorInfo,
1149 bool MatchingInlineAsm) {
1150 MCInst Inst;
1151
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00001152 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001153 default: break;
1154 case Match_Success:
1155 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001156 Out.EmitInstruction(Inst, getSTI());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001157 return false;
1158 case Match_MissingFeature:
1159 return Error(IDLoc, "instruction not supported on this GPU");
1160
1161 case Match_MnemonicFail:
1162 return Error(IDLoc, "unrecognized instruction mnemonic");
1163
1164 case Match_InvalidOperand: {
1165 SMLoc ErrorLoc = IDLoc;
1166 if (ErrorInfo != ~0ULL) {
1167 if (ErrorInfo >= Operands.size()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001168 return Error(IDLoc, "too few operands for instruction");
1169 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001170 ErrorLoc = ((AMDGPUOperand &)*Operands[ErrorInfo]).getStartLoc();
1171 if (ErrorLoc == SMLoc())
1172 ErrorLoc = IDLoc;
1173 }
1174 return Error(ErrorLoc, "invalid operand for instruction");
1175 }
Tom Stellard88e0b252015-10-06 15:57:53 +00001176 case Match_PreferE32:
1177 return Error(IDLoc, "internal error: instruction without _e64 suffix "
1178 "should be encoded as e32");
Tom Stellard45bb48e2015-06-13 03:28:10 +00001179 }
1180 llvm_unreachable("Implement any new match types added!");
1181}
1182
Tom Stellard347ac792015-06-26 21:15:07 +00001183bool AMDGPUAsmParser::ParseDirectiveMajorMinor(uint32_t &Major,
1184 uint32_t &Minor) {
1185 if (getLexer().isNot(AsmToken::Integer))
1186 return TokError("invalid major version");
1187
1188 Major = getLexer().getTok().getIntVal();
1189 Lex();
1190
1191 if (getLexer().isNot(AsmToken::Comma))
1192 return TokError("minor version number required, comma expected");
1193 Lex();
1194
1195 if (getLexer().isNot(AsmToken::Integer))
1196 return TokError("invalid minor version");
1197
1198 Minor = getLexer().getTok().getIntVal();
1199 Lex();
1200
1201 return false;
1202}
1203
1204bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectVersion() {
1205
1206 uint32_t Major;
1207 uint32_t Minor;
1208
1209 if (ParseDirectiveMajorMinor(Major, Minor))
1210 return true;
1211
1212 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(Major, Minor);
1213 return false;
1214}
1215
1216bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectISA() {
1217
1218 uint32_t Major;
1219 uint32_t Minor;
1220 uint32_t Stepping;
1221 StringRef VendorName;
1222 StringRef ArchName;
1223
1224 // If this directive has no arguments, then use the ISA version for the
1225 // targeted GPU.
1226 if (getLexer().is(AsmToken::EndOfStatement)) {
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001227 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
Tom Stellard347ac792015-06-26 21:15:07 +00001228 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Isa.Major, Isa.Minor,
1229 Isa.Stepping,
1230 "AMD", "AMDGPU");
1231 return false;
1232 }
1233
1234
1235 if (ParseDirectiveMajorMinor(Major, Minor))
1236 return true;
1237
1238 if (getLexer().isNot(AsmToken::Comma))
1239 return TokError("stepping version number required, comma expected");
1240 Lex();
1241
1242 if (getLexer().isNot(AsmToken::Integer))
1243 return TokError("invalid stepping version");
1244
1245 Stepping = getLexer().getTok().getIntVal();
1246 Lex();
1247
1248 if (getLexer().isNot(AsmToken::Comma))
1249 return TokError("vendor name required, comma expected");
1250 Lex();
1251
1252 if (getLexer().isNot(AsmToken::String))
1253 return TokError("invalid vendor name");
1254
1255 VendorName = getLexer().getTok().getStringContents();
1256 Lex();
1257
1258 if (getLexer().isNot(AsmToken::Comma))
1259 return TokError("arch name required, comma expected");
1260 Lex();
1261
1262 if (getLexer().isNot(AsmToken::String))
1263 return TokError("invalid arch name");
1264
1265 ArchName = getLexer().getTok().getStringContents();
1266 Lex();
1267
1268 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Major, Minor, Stepping,
1269 VendorName, ArchName);
1270 return false;
1271}
1272
Tom Stellardff7416b2015-06-26 21:58:31 +00001273bool AMDGPUAsmParser::ParseAMDKernelCodeTValue(StringRef ID,
1274 amd_kernel_code_t &Header) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001275 SmallString<40> ErrStr;
1276 raw_svector_ostream Err(ErrStr);
Valery Pykhtina852d692016-06-23 14:13:06 +00001277 if (!parseAmdKernelCodeField(ID, getParser(), Header, Err)) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001278 return TokError(Err.str());
1279 }
Tom Stellardff7416b2015-06-26 21:58:31 +00001280 Lex();
Tom Stellardff7416b2015-06-26 21:58:31 +00001281 return false;
1282}
1283
1284bool AMDGPUAsmParser::ParseDirectiveAMDKernelCodeT() {
1285
1286 amd_kernel_code_t Header;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001287 AMDGPU::initDefaultAMDKernelCodeT(Header, getSTI().getFeatureBits());
Tom Stellardff7416b2015-06-26 21:58:31 +00001288
1289 while (true) {
1290
Tom Stellardff7416b2015-06-26 21:58:31 +00001291 // Lex EndOfStatement. This is in a while loop, because lexing a comment
1292 // will set the current token to EndOfStatement.
1293 while(getLexer().is(AsmToken::EndOfStatement))
1294 Lex();
1295
1296 if (getLexer().isNot(AsmToken::Identifier))
1297 return TokError("expected value identifier or .end_amd_kernel_code_t");
1298
1299 StringRef ID = getLexer().getTok().getIdentifier();
1300 Lex();
1301
1302 if (ID == ".end_amd_kernel_code_t")
1303 break;
1304
1305 if (ParseAMDKernelCodeTValue(ID, Header))
1306 return true;
1307 }
1308
1309 getTargetStreamer().EmitAMDKernelCodeT(Header);
1310
1311 return false;
1312}
1313
Tom Stellarde135ffd2015-09-25 21:41:28 +00001314bool AMDGPUAsmParser::ParseSectionDirectiveHSAText() {
1315 getParser().getStreamer().SwitchSection(
1316 AMDGPU::getHSATextSection(getContext()));
1317 return false;
1318}
1319
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001320bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaKernel() {
1321 if (getLexer().isNot(AsmToken::Identifier))
1322 return TokError("expected symbol name");
1323
1324 StringRef KernelName = Parser.getTok().getString();
1325
1326 getTargetStreamer().EmitAMDGPUSymbolType(KernelName,
1327 ELF::STT_AMDGPU_HSA_KERNEL);
1328 Lex();
1329 return false;
1330}
1331
Tom Stellard00f2f912015-12-02 19:47:57 +00001332bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaModuleGlobal() {
1333 if (getLexer().isNot(AsmToken::Identifier))
1334 return TokError("expected symbol name");
1335
1336 StringRef GlobalName = Parser.getTok().getIdentifier();
1337
1338 getTargetStreamer().EmitAMDGPUHsaModuleScopeGlobal(GlobalName);
1339 Lex();
1340 return false;
1341}
1342
1343bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaProgramGlobal() {
1344 if (getLexer().isNot(AsmToken::Identifier))
1345 return TokError("expected symbol name");
1346
1347 StringRef GlobalName = Parser.getTok().getIdentifier();
1348
1349 getTargetStreamer().EmitAMDGPUHsaProgramScopeGlobal(GlobalName);
1350 Lex();
1351 return false;
1352}
1353
1354bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalAgent() {
1355 getParser().getStreamer().SwitchSection(
1356 AMDGPU::getHSADataGlobalAgentSection(getContext()));
1357 return false;
1358}
1359
1360bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalProgram() {
1361 getParser().getStreamer().SwitchSection(
1362 AMDGPU::getHSADataGlobalProgramSection(getContext()));
1363 return false;
1364}
1365
Tom Stellard9760f032015-12-03 03:34:32 +00001366bool AMDGPUAsmParser::ParseSectionDirectiveHSARodataReadonlyAgent() {
1367 getParser().getStreamer().SwitchSection(
1368 AMDGPU::getHSARodataReadonlyAgentSection(getContext()));
1369 return false;
1370}
1371
Tom Stellard45bb48e2015-06-13 03:28:10 +00001372bool AMDGPUAsmParser::ParseDirective(AsmToken DirectiveID) {
Tom Stellard347ac792015-06-26 21:15:07 +00001373 StringRef IDVal = DirectiveID.getString();
1374
1375 if (IDVal == ".hsa_code_object_version")
1376 return ParseDirectiveHSACodeObjectVersion();
1377
1378 if (IDVal == ".hsa_code_object_isa")
1379 return ParseDirectiveHSACodeObjectISA();
1380
Tom Stellardff7416b2015-06-26 21:58:31 +00001381 if (IDVal == ".amd_kernel_code_t")
1382 return ParseDirectiveAMDKernelCodeT();
1383
Tom Stellardfcfaea42016-05-05 17:03:33 +00001384 if (IDVal == ".hsatext")
Tom Stellarde135ffd2015-09-25 21:41:28 +00001385 return ParseSectionDirectiveHSAText();
1386
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001387 if (IDVal == ".amdgpu_hsa_kernel")
1388 return ParseDirectiveAMDGPUHsaKernel();
1389
Tom Stellard00f2f912015-12-02 19:47:57 +00001390 if (IDVal == ".amdgpu_hsa_module_global")
1391 return ParseDirectiveAMDGPUHsaModuleGlobal();
1392
1393 if (IDVal == ".amdgpu_hsa_program_global")
1394 return ParseDirectiveAMDGPUHsaProgramGlobal();
1395
1396 if (IDVal == ".hsadata_global_agent")
1397 return ParseSectionDirectiveHSADataGlobalAgent();
1398
1399 if (IDVal == ".hsadata_global_program")
1400 return ParseSectionDirectiveHSADataGlobalProgram();
1401
Tom Stellard9760f032015-12-03 03:34:32 +00001402 if (IDVal == ".hsarodata_readonly_agent")
1403 return ParseSectionDirectiveHSARodataReadonlyAgent();
1404
Tom Stellard45bb48e2015-06-13 03:28:10 +00001405 return true;
1406}
1407
Matt Arsenault68802d32015-11-05 03:11:27 +00001408bool AMDGPUAsmParser::subtargetHasRegister(const MCRegisterInfo &MRI,
1409 unsigned RegNo) const {
Matt Arsenault3b159672015-12-01 20:31:08 +00001410 if (isCI())
Matt Arsenault68802d32015-11-05 03:11:27 +00001411 return true;
1412
Matt Arsenault3b159672015-12-01 20:31:08 +00001413 if (isSI()) {
1414 // No flat_scr
1415 switch (RegNo) {
1416 case AMDGPU::FLAT_SCR:
1417 case AMDGPU::FLAT_SCR_LO:
1418 case AMDGPU::FLAT_SCR_HI:
1419 return false;
1420 default:
1421 return true;
1422 }
1423 }
1424
Matt Arsenault68802d32015-11-05 03:11:27 +00001425 // VI only has 102 SGPRs, so make sure we aren't trying to use the 2 more that
1426 // SI/CI have.
1427 for (MCRegAliasIterator R(AMDGPU::SGPR102_SGPR103, &MRI, true);
1428 R.isValid(); ++R) {
1429 if (*R == RegNo)
1430 return false;
1431 }
1432
1433 return true;
1434}
1435
Tom Stellard45bb48e2015-06-13 03:28:10 +00001436AMDGPUAsmParser::OperandMatchResultTy
1437AMDGPUAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
1438
1439 // Try to parse with a custom parser
1440 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
1441
1442 // If we successfully parsed the operand or if there as an error parsing,
1443 // we are done.
1444 //
1445 // If we are parsing after we reach EndOfStatement then this means we
1446 // are appending default values to the Operands list. This is only done
1447 // by custom parser, so we shouldn't continue on to the generic parsing.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001448 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail ||
Tom Stellard45bb48e2015-06-13 03:28:10 +00001449 getLexer().is(AsmToken::EndOfStatement))
1450 return ResTy;
1451
Sam Kolton1bdcef72016-05-23 09:59:02 +00001452 ResTy = parseRegOrImm(Operands);
Nikolay Haustov9b7577e2016-03-09 11:03:21 +00001453
Sam Kolton1bdcef72016-05-23 09:59:02 +00001454 if (ResTy == MatchOperand_Success)
1455 return ResTy;
1456
1457 if (getLexer().getKind() == AsmToken::Identifier) {
Tom Stellard89049702016-06-15 02:54:14 +00001458 // If this identifier is a symbol, we want to create an expression for it.
1459 // It is a little difficult to distinguish between a symbol name, and
1460 // an instruction flag like 'gds'. In order to do this, we parse
1461 // all tokens as expressions and then treate the symbol name as the token
1462 // string when we want to interpret the operand as a token.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001463 const auto &Tok = Parser.getTok();
Tom Stellard89049702016-06-15 02:54:14 +00001464 SMLoc S = Tok.getLoc();
1465 const MCExpr *Expr = nullptr;
1466 if (!Parser.parseExpression(Expr)) {
1467 Operands.push_back(AMDGPUOperand::CreateExpr(Expr, S));
1468 return MatchOperand_Success;
1469 }
1470
Sam Kolton1bdcef72016-05-23 09:59:02 +00001471 Operands.push_back(AMDGPUOperand::CreateToken(Tok.getString(), Tok.getLoc()));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001472 Parser.Lex();
Sam Kolton1bdcef72016-05-23 09:59:02 +00001473 return MatchOperand_Success;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001474 }
Sam Kolton1bdcef72016-05-23 09:59:02 +00001475 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001476}
1477
Sam Kolton05ef1c92016-06-03 10:27:37 +00001478StringRef AMDGPUAsmParser::parseMnemonicSuffix(StringRef Name) {
1479 // Clear any forced encodings from the previous instruction.
1480 setForcedEncodingSize(0);
1481 setForcedDPP(false);
1482 setForcedSDWA(false);
1483
1484 if (Name.endswith("_e64")) {
1485 setForcedEncodingSize(64);
1486 return Name.substr(0, Name.size() - 4);
1487 } else if (Name.endswith("_e32")) {
1488 setForcedEncodingSize(32);
1489 return Name.substr(0, Name.size() - 4);
1490 } else if (Name.endswith("_dpp")) {
1491 setForcedDPP(true);
1492 return Name.substr(0, Name.size() - 4);
1493 } else if (Name.endswith("_sdwa")) {
1494 setForcedSDWA(true);
1495 return Name.substr(0, Name.size() - 5);
1496 }
1497 return Name;
1498}
1499
Tom Stellard45bb48e2015-06-13 03:28:10 +00001500bool AMDGPUAsmParser::ParseInstruction(ParseInstructionInfo &Info,
1501 StringRef Name,
1502 SMLoc NameLoc, OperandVector &Operands) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001503 // Add the instruction mnemonic
Sam Kolton05ef1c92016-06-03 10:27:37 +00001504 Name = parseMnemonicSuffix(Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001505 Operands.push_back(AMDGPUOperand::CreateToken(Name, NameLoc));
Matt Arsenault37fefd62016-06-10 02:18:02 +00001506
Tom Stellard45bb48e2015-06-13 03:28:10 +00001507 while (!getLexer().is(AsmToken::EndOfStatement)) {
1508 AMDGPUAsmParser::OperandMatchResultTy Res = parseOperand(Operands, Name);
1509
1510 // Eat the comma or space if there is one.
1511 if (getLexer().is(AsmToken::Comma))
1512 Parser.Lex();
Matt Arsenault37fefd62016-06-10 02:18:02 +00001513
Tom Stellard45bb48e2015-06-13 03:28:10 +00001514 switch (Res) {
1515 case MatchOperand_Success: break;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001516 case MatchOperand_ParseFail:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001517 Error(getLexer().getLoc(), "failed parsing operand.");
1518 while (!getLexer().is(AsmToken::EndOfStatement)) {
1519 Parser.Lex();
1520 }
1521 return true;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001522 case MatchOperand_NoMatch:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001523 Error(getLexer().getLoc(), "not a valid operand.");
1524 while (!getLexer().is(AsmToken::EndOfStatement)) {
1525 Parser.Lex();
1526 }
1527 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001528 }
1529 }
1530
Tom Stellard45bb48e2015-06-13 03:28:10 +00001531 return false;
1532}
1533
1534//===----------------------------------------------------------------------===//
1535// Utility functions
1536//===----------------------------------------------------------------------===//
1537
1538AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00001539AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, int64_t &Int) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001540 switch(getLexer().getKind()) {
1541 default: return MatchOperand_NoMatch;
1542 case AsmToken::Identifier: {
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001543 StringRef Name = Parser.getTok().getString();
1544 if (!Name.equals(Prefix)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001545 return MatchOperand_NoMatch;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001546 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001547
1548 Parser.Lex();
1549 if (getLexer().isNot(AsmToken::Colon))
1550 return MatchOperand_ParseFail;
1551
1552 Parser.Lex();
1553 if (getLexer().isNot(AsmToken::Integer))
1554 return MatchOperand_ParseFail;
1555
1556 if (getParser().parseAbsoluteExpression(Int))
1557 return MatchOperand_ParseFail;
1558 break;
1559 }
1560 }
1561 return MatchOperand_Success;
1562}
1563
1564AMDGPUAsmParser::OperandMatchResultTy
1565AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001566 enum AMDGPUOperand::ImmTy ImmTy,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001567 bool (*ConvertResult)(int64_t&)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001568
1569 SMLoc S = Parser.getTok().getLoc();
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001570 int64_t Value = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001571
Sam Kolton11de3702016-05-24 12:38:33 +00001572 AMDGPUAsmParser::OperandMatchResultTy Res = parseIntWithPrefix(Prefix, Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001573 if (Res != MatchOperand_Success)
1574 return Res;
1575
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001576 if (ConvertResult && !ConvertResult(Value)) {
1577 return MatchOperand_ParseFail;
1578 }
1579
1580 Operands.push_back(AMDGPUOperand::CreateImm(Value, S, ImmTy));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001581 return MatchOperand_Success;
1582}
1583
1584AMDGPUAsmParser::OperandMatchResultTy
1585AMDGPUAsmParser::parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +00001586 enum AMDGPUOperand::ImmTy ImmTy) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001587 int64_t Bit = 0;
1588 SMLoc S = Parser.getTok().getLoc();
1589
1590 // We are at the end of the statement, and this is a default argument, so
1591 // use a default value.
1592 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1593 switch(getLexer().getKind()) {
1594 case AsmToken::Identifier: {
1595 StringRef Tok = Parser.getTok().getString();
1596 if (Tok == Name) {
1597 Bit = 1;
1598 Parser.Lex();
1599 } else if (Tok.startswith("no") && Tok.endswith(Name)) {
1600 Bit = 0;
1601 Parser.Lex();
1602 } else {
Sam Kolton11de3702016-05-24 12:38:33 +00001603 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001604 }
1605 break;
1606 }
1607 default:
1608 return MatchOperand_NoMatch;
1609 }
1610 }
1611
1612 Operands.push_back(AMDGPUOperand::CreateImm(Bit, S, ImmTy));
1613 return MatchOperand_Success;
1614}
1615
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001616typedef std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalImmIndexMap;
1617
Sam Koltona74cd522016-03-18 15:35:51 +00001618void addOptionalImmOperand(MCInst& Inst, const OperandVector& Operands,
1619 OptionalImmIndexMap& OptionalIdx,
Sam Koltondfa29f72016-03-09 12:29:31 +00001620 enum AMDGPUOperand::ImmTy ImmT, int64_t Default = 0) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001621 auto i = OptionalIdx.find(ImmT);
1622 if (i != OptionalIdx.end()) {
1623 unsigned Idx = i->second;
1624 ((AMDGPUOperand &)*Operands[Idx]).addImmOperands(Inst, 1);
1625 } else {
Sam Koltondfa29f72016-03-09 12:29:31 +00001626 Inst.addOperand(MCOperand::createImm(Default));
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001627 }
1628}
1629
Matt Arsenault37fefd62016-06-10 02:18:02 +00001630AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00001631AMDGPUAsmParser::parseStringWithPrefix(StringRef Prefix, StringRef &Value) {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001632 if (getLexer().isNot(AsmToken::Identifier)) {
1633 return MatchOperand_NoMatch;
1634 }
1635 StringRef Tok = Parser.getTok().getString();
1636 if (Tok != Prefix) {
1637 return MatchOperand_NoMatch;
1638 }
1639
1640 Parser.Lex();
1641 if (getLexer().isNot(AsmToken::Colon)) {
1642 return MatchOperand_ParseFail;
1643 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001644
Sam Kolton3025e7f2016-04-26 13:33:56 +00001645 Parser.Lex();
1646 if (getLexer().isNot(AsmToken::Identifier)) {
1647 return MatchOperand_ParseFail;
1648 }
1649
1650 Value = Parser.getTok().getString();
1651 return MatchOperand_Success;
1652}
1653
Tom Stellard45bb48e2015-06-13 03:28:10 +00001654//===----------------------------------------------------------------------===//
1655// ds
1656//===----------------------------------------------------------------------===//
1657
Tom Stellard45bb48e2015-06-13 03:28:10 +00001658void AMDGPUAsmParser::cvtDSOffset01(MCInst &Inst,
1659 const OperandVector &Operands) {
1660
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001661 OptionalImmIndexMap OptionalIdx;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001662
1663 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
1664 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
1665
1666 // Add the register arguments
1667 if (Op.isReg()) {
1668 Op.addRegOperands(Inst, 1);
1669 continue;
1670 }
1671
1672 // Handle optional arguments
1673 OptionalIdx[Op.getImmTy()] = i;
1674 }
1675
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001676 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset0);
1677 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset1);
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001678 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001679
Tom Stellard45bb48e2015-06-13 03:28:10 +00001680 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
1681}
1682
1683void AMDGPUAsmParser::cvtDS(MCInst &Inst, const OperandVector &Operands) {
1684
1685 std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalIdx;
1686 bool GDSOnly = false;
1687
1688 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
1689 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
1690
1691 // Add the register arguments
1692 if (Op.isReg()) {
1693 Op.addRegOperands(Inst, 1);
1694 continue;
1695 }
1696
1697 if (Op.isToken() && Op.getToken() == "gds") {
1698 GDSOnly = true;
1699 continue;
1700 }
1701
1702 // Handle optional arguments
1703 OptionalIdx[Op.getImmTy()] = i;
1704 }
1705
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001706 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
1707 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001708
1709 if (!GDSOnly) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001710 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001711 }
1712 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
1713}
1714
1715
1716//===----------------------------------------------------------------------===//
1717// s_waitcnt
1718//===----------------------------------------------------------------------===//
1719
1720bool AMDGPUAsmParser::parseCnt(int64_t &IntVal) {
1721 StringRef CntName = Parser.getTok().getString();
1722 int64_t CntVal;
1723
1724 Parser.Lex();
1725 if (getLexer().isNot(AsmToken::LParen))
1726 return true;
1727
1728 Parser.Lex();
1729 if (getLexer().isNot(AsmToken::Integer))
1730 return true;
1731
1732 if (getParser().parseAbsoluteExpression(CntVal))
1733 return true;
1734
1735 if (getLexer().isNot(AsmToken::RParen))
1736 return true;
1737
1738 Parser.Lex();
1739 if (getLexer().is(AsmToken::Amp) || getLexer().is(AsmToken::Comma))
1740 Parser.Lex();
1741
1742 int CntShift;
1743 int CntMask;
1744
1745 if (CntName == "vmcnt") {
1746 CntMask = 0xf;
1747 CntShift = 0;
1748 } else if (CntName == "expcnt") {
1749 CntMask = 0x7;
1750 CntShift = 4;
1751 } else if (CntName == "lgkmcnt") {
Tom Stellard3d2c8522016-01-28 17:13:44 +00001752 CntMask = 0xf;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001753 CntShift = 8;
1754 } else {
1755 return true;
1756 }
1757
1758 IntVal &= ~(CntMask << CntShift);
1759 IntVal |= (CntVal << CntShift);
1760 return false;
1761}
1762
1763AMDGPUAsmParser::OperandMatchResultTy
1764AMDGPUAsmParser::parseSWaitCntOps(OperandVector &Operands) {
1765 // Disable all counters by default.
1766 // vmcnt [3:0]
1767 // expcnt [6:4]
Tom Stellard3d2c8522016-01-28 17:13:44 +00001768 // lgkmcnt [11:8]
1769 int64_t CntVal = 0xf7f;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001770 SMLoc S = Parser.getTok().getLoc();
1771
1772 switch(getLexer().getKind()) {
1773 default: return MatchOperand_ParseFail;
1774 case AsmToken::Integer:
1775 // The operand can be an integer value.
1776 if (getParser().parseAbsoluteExpression(CntVal))
1777 return MatchOperand_ParseFail;
1778 break;
1779
1780 case AsmToken::Identifier:
1781 do {
1782 if (parseCnt(CntVal))
1783 return MatchOperand_ParseFail;
1784 } while(getLexer().isNot(AsmToken::EndOfStatement));
1785 break;
1786 }
1787 Operands.push_back(AMDGPUOperand::CreateImm(CntVal, S));
1788 return MatchOperand_Success;
1789}
1790
Artem Tamazov6edc1352016-05-26 17:00:33 +00001791bool AMDGPUAsmParser::parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width) {
1792 using namespace llvm::AMDGPU::Hwreg;
1793
Artem Tamazovd6468662016-04-25 14:13:51 +00001794 if (Parser.getTok().getString() != "hwreg")
1795 return true;
1796 Parser.Lex();
1797
1798 if (getLexer().isNot(AsmToken::LParen))
1799 return true;
1800 Parser.Lex();
1801
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001802 if (getLexer().is(AsmToken::Identifier)) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001803 HwReg.IsSymbolic = true;
1804 HwReg.Id = ID_UNKNOWN_;
1805 const StringRef tok = Parser.getTok().getString();
1806 for (int i = ID_SYMBOLIC_FIRST_; i < ID_SYMBOLIC_LAST_; ++i) {
1807 if (tok == IdSymbolic[i]) {
1808 HwReg.Id = i;
1809 break;
1810 }
1811 }
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001812 Parser.Lex();
1813 } else {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001814 HwReg.IsSymbolic = false;
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001815 if (getLexer().isNot(AsmToken::Integer))
1816 return true;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001817 if (getParser().parseAbsoluteExpression(HwReg.Id))
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001818 return true;
1819 }
Artem Tamazovd6468662016-04-25 14:13:51 +00001820
1821 if (getLexer().is(AsmToken::RParen)) {
1822 Parser.Lex();
1823 return false;
1824 }
1825
1826 // optional params
1827 if (getLexer().isNot(AsmToken::Comma))
1828 return true;
1829 Parser.Lex();
1830
1831 if (getLexer().isNot(AsmToken::Integer))
1832 return true;
1833 if (getParser().parseAbsoluteExpression(Offset))
1834 return true;
1835
1836 if (getLexer().isNot(AsmToken::Comma))
1837 return true;
1838 Parser.Lex();
1839
1840 if (getLexer().isNot(AsmToken::Integer))
1841 return true;
1842 if (getParser().parseAbsoluteExpression(Width))
1843 return true;
1844
1845 if (getLexer().isNot(AsmToken::RParen))
1846 return true;
1847 Parser.Lex();
1848
1849 return false;
1850}
1851
1852AMDGPUAsmParser::OperandMatchResultTy
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001853AMDGPUAsmParser::parseHwreg(OperandVector &Operands) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001854 using namespace llvm::AMDGPU::Hwreg;
1855
Artem Tamazovd6468662016-04-25 14:13:51 +00001856 int64_t Imm16Val = 0;
1857 SMLoc S = Parser.getTok().getLoc();
1858
1859 switch(getLexer().getKind()) {
Sam Kolton11de3702016-05-24 12:38:33 +00001860 default: return MatchOperand_NoMatch;
Artem Tamazovd6468662016-04-25 14:13:51 +00001861 case AsmToken::Integer:
1862 // The operand can be an integer value.
1863 if (getParser().parseAbsoluteExpression(Imm16Val))
Artem Tamazov6edc1352016-05-26 17:00:33 +00001864 return MatchOperand_NoMatch;
1865 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovd6468662016-04-25 14:13:51 +00001866 Error(S, "invalid immediate: only 16-bit values are legal");
1867 // Do not return error code, but create an imm operand anyway and proceed
1868 // to the next operand, if any. That avoids unneccessary error messages.
1869 }
1870 break;
1871
1872 case AsmToken::Identifier: {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001873 OperandInfoTy HwReg(ID_UNKNOWN_);
1874 int64_t Offset = OFFSET_DEFAULT_;
1875 int64_t Width = WIDTH_M1_DEFAULT_ + 1;
1876 if (parseHwregConstruct(HwReg, Offset, Width))
Artem Tamazovd6468662016-04-25 14:13:51 +00001877 return MatchOperand_ParseFail;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001878 if (HwReg.Id < 0 || !isUInt<ID_WIDTH_>(HwReg.Id)) {
1879 if (HwReg.IsSymbolic)
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001880 Error(S, "invalid symbolic name of hardware register");
1881 else
1882 Error(S, "invalid code of hardware register: only 6-bit values are legal");
Reid Kleckner7f0ae152016-04-27 16:46:33 +00001883 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00001884 if (Offset < 0 || !isUInt<OFFSET_WIDTH_>(Offset))
Artem Tamazovd6468662016-04-25 14:13:51 +00001885 Error(S, "invalid bit offset: only 5-bit values are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00001886 if ((Width-1) < 0 || !isUInt<WIDTH_M1_WIDTH_>(Width-1))
Artem Tamazovd6468662016-04-25 14:13:51 +00001887 Error(S, "invalid bitfield width: only values from 1 to 32 are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00001888 Imm16Val = (HwReg.Id << ID_SHIFT_) | (Offset << OFFSET_SHIFT_) | ((Width-1) << WIDTH_M1_SHIFT_);
Artem Tamazovd6468662016-04-25 14:13:51 +00001889 }
1890 break;
1891 }
1892 Operands.push_back(AMDGPUOperand::CreateImm(Imm16Val, S, AMDGPUOperand::ImmTyHwreg));
1893 return MatchOperand_Success;
1894}
1895
Tom Stellard45bb48e2015-06-13 03:28:10 +00001896bool AMDGPUOperand::isSWaitCnt() const {
1897 return isImm();
1898}
1899
Artem Tamazovd6468662016-04-25 14:13:51 +00001900bool AMDGPUOperand::isHwreg() const {
1901 return isImmTy(ImmTyHwreg);
1902}
1903
Artem Tamazov6edc1352016-05-26 17:00:33 +00001904bool AMDGPUAsmParser::parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001905 using namespace llvm::AMDGPU::SendMsg;
1906
1907 if (Parser.getTok().getString() != "sendmsg")
1908 return true;
1909 Parser.Lex();
1910
1911 if (getLexer().isNot(AsmToken::LParen))
1912 return true;
1913 Parser.Lex();
1914
1915 if (getLexer().is(AsmToken::Identifier)) {
1916 Msg.IsSymbolic = true;
1917 Msg.Id = ID_UNKNOWN_;
1918 const std::string tok = Parser.getTok().getString();
1919 for (int i = ID_GAPS_FIRST_; i < ID_GAPS_LAST_; ++i) {
1920 switch(i) {
1921 default: continue; // Omit gaps.
1922 case ID_INTERRUPT: case ID_GS: case ID_GS_DONE: case ID_SYSMSG: break;
1923 }
1924 if (tok == IdSymbolic[i]) {
1925 Msg.Id = i;
1926 break;
1927 }
1928 }
1929 Parser.Lex();
1930 } else {
1931 Msg.IsSymbolic = false;
1932 if (getLexer().isNot(AsmToken::Integer))
1933 return true;
1934 if (getParser().parseAbsoluteExpression(Msg.Id))
1935 return true;
1936 if (getLexer().is(AsmToken::Integer))
1937 if (getParser().parseAbsoluteExpression(Msg.Id))
1938 Msg.Id = ID_UNKNOWN_;
1939 }
1940 if (Msg.Id == ID_UNKNOWN_) // Don't know how to parse the rest.
1941 return false;
1942
1943 if (!(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG)) {
1944 if (getLexer().isNot(AsmToken::RParen))
1945 return true;
1946 Parser.Lex();
1947 return false;
1948 }
1949
1950 if (getLexer().isNot(AsmToken::Comma))
1951 return true;
1952 Parser.Lex();
1953
1954 assert(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG);
1955 Operation.Id = ID_UNKNOWN_;
1956 if (getLexer().is(AsmToken::Identifier)) {
1957 Operation.IsSymbolic = true;
1958 const char* const *S = (Msg.Id == ID_SYSMSG) ? OpSysSymbolic : OpGsSymbolic;
1959 const int F = (Msg.Id == ID_SYSMSG) ? OP_SYS_FIRST_ : OP_GS_FIRST_;
1960 const int L = (Msg.Id == ID_SYSMSG) ? OP_SYS_LAST_ : OP_GS_LAST_;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001961 const StringRef Tok = Parser.getTok().getString();
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001962 for (int i = F; i < L; ++i) {
1963 if (Tok == S[i]) {
1964 Operation.Id = i;
1965 break;
1966 }
1967 }
1968 Parser.Lex();
1969 } else {
1970 Operation.IsSymbolic = false;
1971 if (getLexer().isNot(AsmToken::Integer))
1972 return true;
1973 if (getParser().parseAbsoluteExpression(Operation.Id))
1974 return true;
1975 }
1976
1977 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
1978 // Stream id is optional.
1979 if (getLexer().is(AsmToken::RParen)) {
1980 Parser.Lex();
1981 return false;
1982 }
1983
1984 if (getLexer().isNot(AsmToken::Comma))
1985 return true;
1986 Parser.Lex();
1987
1988 if (getLexer().isNot(AsmToken::Integer))
1989 return true;
1990 if (getParser().parseAbsoluteExpression(StreamId))
1991 return true;
1992 }
1993
1994 if (getLexer().isNot(AsmToken::RParen))
1995 return true;
1996 Parser.Lex();
1997 return false;
1998}
1999
2000AMDGPUAsmParser::OperandMatchResultTy
2001AMDGPUAsmParser::parseSendMsgOp(OperandVector &Operands) {
2002 using namespace llvm::AMDGPU::SendMsg;
2003
2004 int64_t Imm16Val = 0;
2005 SMLoc S = Parser.getTok().getLoc();
2006
2007 switch(getLexer().getKind()) {
2008 default:
2009 return MatchOperand_NoMatch;
2010 case AsmToken::Integer:
2011 // The operand can be an integer value.
2012 if (getParser().parseAbsoluteExpression(Imm16Val))
2013 return MatchOperand_NoMatch;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002014 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002015 Error(S, "invalid immediate: only 16-bit values are legal");
2016 // Do not return error code, but create an imm operand anyway and proceed
2017 // to the next operand, if any. That avoids unneccessary error messages.
2018 }
2019 break;
2020 case AsmToken::Identifier: {
2021 OperandInfoTy Msg(ID_UNKNOWN_);
2022 OperandInfoTy Operation(OP_UNKNOWN_);
Artem Tamazov6edc1352016-05-26 17:00:33 +00002023 int64_t StreamId = STREAM_ID_DEFAULT_;
2024 if (parseSendMsgConstruct(Msg, Operation, StreamId))
2025 return MatchOperand_ParseFail;
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002026 do {
2027 // Validate and encode message ID.
2028 if (! ((ID_INTERRUPT <= Msg.Id && Msg.Id <= ID_GS_DONE)
2029 || Msg.Id == ID_SYSMSG)) {
2030 if (Msg.IsSymbolic)
2031 Error(S, "invalid/unsupported symbolic name of message");
2032 else
2033 Error(S, "invalid/unsupported code of message");
2034 break;
2035 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00002036 Imm16Val = (Msg.Id << ID_SHIFT_);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002037 // Validate and encode operation ID.
2038 if (Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) {
2039 if (! (OP_GS_FIRST_ <= Operation.Id && Operation.Id < OP_GS_LAST_)) {
2040 if (Operation.IsSymbolic)
2041 Error(S, "invalid symbolic name of GS_OP");
2042 else
2043 Error(S, "invalid code of GS_OP: only 2-bit values are legal");
2044 break;
2045 }
2046 if (Operation.Id == OP_GS_NOP
2047 && Msg.Id != ID_GS_DONE) {
2048 Error(S, "invalid GS_OP: NOP is for GS_DONE only");
2049 break;
2050 }
2051 Imm16Val |= (Operation.Id << OP_SHIFT_);
2052 }
2053 if (Msg.Id == ID_SYSMSG) {
2054 if (! (OP_SYS_FIRST_ <= Operation.Id && Operation.Id < OP_SYS_LAST_)) {
2055 if (Operation.IsSymbolic)
2056 Error(S, "invalid/unsupported symbolic name of SYSMSG_OP");
2057 else
2058 Error(S, "invalid/unsupported code of SYSMSG_OP");
2059 break;
2060 }
2061 Imm16Val |= (Operation.Id << OP_SHIFT_);
2062 }
2063 // Validate and encode stream ID.
2064 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
2065 if (! (STREAM_ID_FIRST_ <= StreamId && StreamId < STREAM_ID_LAST_)) {
2066 Error(S, "invalid stream id: only 2-bit values are legal");
2067 break;
2068 }
2069 Imm16Val |= (StreamId << STREAM_ID_SHIFT_);
2070 }
2071 } while (0);
2072 }
2073 break;
2074 }
2075 Operands.push_back(AMDGPUOperand::CreateImm(Imm16Val, S, AMDGPUOperand::ImmTySendMsg));
2076 return MatchOperand_Success;
2077}
2078
2079bool AMDGPUOperand::isSendMsg() const {
2080 return isImmTy(ImmTySendMsg);
2081}
2082
Tom Stellard45bb48e2015-06-13 03:28:10 +00002083//===----------------------------------------------------------------------===//
2084// sopp branch targets
2085//===----------------------------------------------------------------------===//
2086
2087AMDGPUAsmParser::OperandMatchResultTy
2088AMDGPUAsmParser::parseSOppBrTarget(OperandVector &Operands) {
2089 SMLoc S = Parser.getTok().getLoc();
2090
2091 switch (getLexer().getKind()) {
2092 default: return MatchOperand_ParseFail;
2093 case AsmToken::Integer: {
2094 int64_t Imm;
2095 if (getParser().parseAbsoluteExpression(Imm))
2096 return MatchOperand_ParseFail;
2097 Operands.push_back(AMDGPUOperand::CreateImm(Imm, S));
2098 return MatchOperand_Success;
2099 }
2100
2101 case AsmToken::Identifier:
2102 Operands.push_back(AMDGPUOperand::CreateExpr(
2103 MCSymbolRefExpr::create(getContext().getOrCreateSymbol(
2104 Parser.getTok().getString()), getContext()), S));
2105 Parser.Lex();
2106 return MatchOperand_Success;
2107 }
2108}
2109
2110//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002111// mubuf
2112//===----------------------------------------------------------------------===//
2113
Sam Kolton5f10a132016-05-06 11:31:17 +00002114AMDGPUOperand::Ptr AMDGPUAsmParser::defaultGLC() const {
2115 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyGLC);
2116}
2117
2118AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSLC() const {
2119 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTySLC);
2120}
2121
2122AMDGPUOperand::Ptr AMDGPUAsmParser::defaultTFE() const {
2123 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyTFE);
2124}
2125
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002126void AMDGPUAsmParser::cvtMubufImpl(MCInst &Inst,
2127 const OperandVector &Operands,
2128 bool IsAtomic, bool IsAtomicReturn) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002129 OptionalImmIndexMap OptionalIdx;
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002130 assert(IsAtomicReturn ? IsAtomic : true);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002131
2132 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
2133 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
2134
2135 // Add the register arguments
2136 if (Op.isReg()) {
2137 Op.addRegOperands(Inst, 1);
2138 continue;
2139 }
2140
2141 // Handle the case where soffset is an immediate
2142 if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyNone) {
2143 Op.addImmOperands(Inst, 1);
2144 continue;
2145 }
2146
2147 // Handle tokens like 'offen' which are sometimes hard-coded into the
2148 // asm string. There are no MCInst operands for these.
2149 if (Op.isToken()) {
2150 continue;
2151 }
2152 assert(Op.isImm());
2153
2154 // Handle optional arguments
2155 OptionalIdx[Op.getImmTy()] = i;
2156 }
2157
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002158 // Copy $vdata_in operand and insert as $vdata for MUBUF_Atomic RTN insns.
2159 if (IsAtomicReturn) {
2160 MCInst::iterator I = Inst.begin(); // $vdata_in is always at the beginning.
2161 Inst.insert(I, *I);
2162 }
2163
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002164 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002165 if (!IsAtomic) { // glc is hard-coded.
2166 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2167 }
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002168 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2169 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002170}
2171
2172//===----------------------------------------------------------------------===//
2173// mimg
2174//===----------------------------------------------------------------------===//
2175
Sam Kolton1bdcef72016-05-23 09:59:02 +00002176void AMDGPUAsmParser::cvtMIMG(MCInst &Inst, const OperandVector &Operands) {
2177 unsigned I = 1;
2178 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2179 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2180 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2181 }
2182
2183 OptionalImmIndexMap OptionalIdx;
2184
2185 for (unsigned E = Operands.size(); I != E; ++I) {
2186 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2187
2188 // Add the register arguments
2189 if (Op.isRegOrImm()) {
2190 Op.addRegOrImmOperands(Inst, 1);
2191 continue;
2192 } else if (Op.isImmModifier()) {
2193 OptionalIdx[Op.getImmTy()] = I;
2194 } else {
2195 assert(false);
2196 }
2197 }
2198
2199 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2200 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2201 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2202 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2203 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2204 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2205 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2206 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2207}
2208
2209void AMDGPUAsmParser::cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands) {
2210 unsigned I = 1;
2211 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2212 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2213 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2214 }
2215
2216 // Add src, same as dst
2217 ((AMDGPUOperand &)*Operands[I]).addRegOperands(Inst, 1);
2218
2219 OptionalImmIndexMap OptionalIdx;
2220
2221 for (unsigned E = Operands.size(); I != E; ++I) {
2222 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2223
2224 // Add the register arguments
2225 if (Op.isRegOrImm()) {
2226 Op.addRegOrImmOperands(Inst, 1);
2227 continue;
2228 } else if (Op.isImmModifier()) {
2229 OptionalIdx[Op.getImmTy()] = I;
2230 } else {
2231 assert(false);
2232 }
2233 }
2234
2235 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2236 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2237 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2238 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2239 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2240 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2241 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2242 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2243}
2244
Sam Kolton5f10a132016-05-06 11:31:17 +00002245AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDMask() const {
2246 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDMask);
2247}
2248
2249AMDGPUOperand::Ptr AMDGPUAsmParser::defaultUNorm() const {
2250 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyUNorm);
2251}
2252
2253AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDA() const {
2254 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDA);
2255}
2256
2257AMDGPUOperand::Ptr AMDGPUAsmParser::defaultR128() const {
2258 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyR128);
2259}
2260
2261AMDGPUOperand::Ptr AMDGPUAsmParser::defaultLWE() const {
2262 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyLWE);
2263}
2264
Tom Stellard45bb48e2015-06-13 03:28:10 +00002265//===----------------------------------------------------------------------===//
Tom Stellard217361c2015-08-06 19:28:38 +00002266// smrd
2267//===----------------------------------------------------------------------===//
2268
2269bool AMDGPUOperand::isSMRDOffset() const {
2270
2271 // FIXME: Support 20-bit offsets on VI. We need to to pass subtarget
2272 // information here.
2273 return isImm() && isUInt<8>(getImm());
2274}
2275
2276bool AMDGPUOperand::isSMRDLiteralOffset() const {
2277 // 32-bit literals are only supported on CI and we only want to use them
2278 // when the offset is > 8-bits.
2279 return isImm() && !isUInt<8>(getImm()) && isUInt<32>(getImm());
2280}
2281
Sam Kolton5f10a132016-05-06 11:31:17 +00002282AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset() const {
2283 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyOffset);
2284}
2285
2286AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDLiteralOffset() const {
2287 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyOffset);
2288}
2289
Tom Stellard217361c2015-08-06 19:28:38 +00002290//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002291// vop3
2292//===----------------------------------------------------------------------===//
2293
2294static bool ConvertOmodMul(int64_t &Mul) {
2295 if (Mul != 1 && Mul != 2 && Mul != 4)
2296 return false;
2297
2298 Mul >>= 1;
2299 return true;
2300}
2301
2302static bool ConvertOmodDiv(int64_t &Div) {
2303 if (Div == 1) {
2304 Div = 0;
2305 return true;
2306 }
2307
2308 if (Div == 2) {
2309 Div = 3;
2310 return true;
2311 }
2312
2313 return false;
2314}
2315
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002316static bool ConvertBoundCtrl(int64_t &BoundCtrl) {
2317 if (BoundCtrl == 0) {
2318 BoundCtrl = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002319 return true;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002320 } else if (BoundCtrl == -1) {
2321 BoundCtrl = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002322 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002323 }
2324 return false;
2325}
2326
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002327// Note: the order in this table matches the order of operands in AsmString.
Sam Kolton11de3702016-05-24 12:38:33 +00002328static const OptionalOperand AMDGPUOptionalOperandTable[] = {
2329 {"offen", AMDGPUOperand::ImmTyOffen, true, nullptr},
2330 {"idxen", AMDGPUOperand::ImmTyIdxen, true, nullptr},
2331 {"addr64", AMDGPUOperand::ImmTyAddr64, true, nullptr},
2332 {"offset0", AMDGPUOperand::ImmTyOffset0, false, nullptr},
2333 {"offset1", AMDGPUOperand::ImmTyOffset1, false, nullptr},
2334 {"gds", AMDGPUOperand::ImmTyGDS, true, nullptr},
2335 {"offset", AMDGPUOperand::ImmTyOffset, false, nullptr},
2336 {"glc", AMDGPUOperand::ImmTyGLC, true, nullptr},
2337 {"slc", AMDGPUOperand::ImmTySLC, true, nullptr},
2338 {"tfe", AMDGPUOperand::ImmTyTFE, true, nullptr},
2339 {"clamp", AMDGPUOperand::ImmTyClampSI, true, nullptr},
2340 {"omod", AMDGPUOperand::ImmTyOModSI, false, ConvertOmodMul},
2341 {"unorm", AMDGPUOperand::ImmTyUNorm, true, nullptr},
2342 {"da", AMDGPUOperand::ImmTyDA, true, nullptr},
2343 {"r128", AMDGPUOperand::ImmTyR128, true, nullptr},
2344 {"lwe", AMDGPUOperand::ImmTyLWE, true, nullptr},
2345 {"dmask", AMDGPUOperand::ImmTyDMask, false, nullptr},
2346 {"row_mask", AMDGPUOperand::ImmTyDppRowMask, false, nullptr},
2347 {"bank_mask", AMDGPUOperand::ImmTyDppBankMask, false, nullptr},
2348 {"bound_ctrl", AMDGPUOperand::ImmTyDppBoundCtrl, false, ConvertBoundCtrl},
Sam Kolton05ef1c92016-06-03 10:27:37 +00002349 {"dst_sel", AMDGPUOperand::ImmTySdwaDstSel, false, nullptr},
2350 {"src0_sel", AMDGPUOperand::ImmTySdwaSrc0Sel, false, nullptr},
2351 {"src1_sel", AMDGPUOperand::ImmTySdwaSrc1Sel, false, nullptr},
Sam Kolton11de3702016-05-24 12:38:33 +00002352 {"dst_unused", AMDGPUOperand::ImmTySdwaDstUnused, false, nullptr},
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002353};
Tom Stellard45bb48e2015-06-13 03:28:10 +00002354
Sam Kolton11de3702016-05-24 12:38:33 +00002355AMDGPUAsmParser::OperandMatchResultTy AMDGPUAsmParser::parseOptionalOperand(OperandVector &Operands) {
2356 OperandMatchResultTy res;
2357 for (const OptionalOperand &Op : AMDGPUOptionalOperandTable) {
2358 // try to parse any optional operand here
2359 if (Op.IsBit) {
2360 res = parseNamedBit(Op.Name, Operands, Op.Type);
2361 } else if (Op.Type == AMDGPUOperand::ImmTyOModSI) {
2362 res = parseOModOperand(Operands);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002363 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstSel ||
2364 Op.Type == AMDGPUOperand::ImmTySdwaSrc0Sel ||
2365 Op.Type == AMDGPUOperand::ImmTySdwaSrc1Sel) {
2366 res = parseSDWASel(Operands, Op.Name, Op.Type);
Sam Kolton11de3702016-05-24 12:38:33 +00002367 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstUnused) {
2368 res = parseSDWADstUnused(Operands);
2369 } else {
2370 res = parseIntWithPrefix(Op.Name, Operands, Op.Type, Op.ConvertResult);
2371 }
2372 if (res != MatchOperand_NoMatch) {
2373 return res;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002374 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002375 }
2376 return MatchOperand_NoMatch;
2377}
2378
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002379AMDGPUAsmParser::OperandMatchResultTy AMDGPUAsmParser::parseOModOperand(OperandVector &Operands)
2380{
2381 StringRef Name = Parser.getTok().getString();
2382 if (Name == "mul") {
Sam Kolton11de3702016-05-24 12:38:33 +00002383 return parseIntWithPrefix("mul", Operands, AMDGPUOperand::ImmTyOModSI, ConvertOmodMul);
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002384 } else if (Name == "div") {
Sam Kolton11de3702016-05-24 12:38:33 +00002385 return parseIntWithPrefix("div", Operands, AMDGPUOperand::ImmTyOModSI, ConvertOmodDiv);
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002386 } else {
2387 return MatchOperand_NoMatch;
2388 }
2389}
2390
Tom Stellarda90b9522016-02-11 03:28:15 +00002391void AMDGPUAsmParser::cvtId(MCInst &Inst, const OperandVector &Operands) {
2392 unsigned I = 1;
Tom Stellard88e0b252015-10-06 15:57:53 +00002393 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002394 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002395 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2396 }
2397 for (unsigned E = Operands.size(); I != E; ++I)
2398 ((AMDGPUOperand &)*Operands[I]).addRegOrImmOperands(Inst, 1);
2399}
2400
2401void AMDGPUAsmParser::cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002402 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
2403 if (TSFlags & SIInstrFlags::VOP3) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002404 cvtVOP3(Inst, Operands);
2405 } else {
2406 cvtId(Inst, Operands);
2407 }
2408}
2409
Tom Stellarda90b9522016-02-11 03:28:15 +00002410void AMDGPUAsmParser::cvtVOP3(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002411 OptionalImmIndexMap OptionalIdx;
Tom Stellarda90b9522016-02-11 03:28:15 +00002412 unsigned I = 1;
2413 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002414 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002415 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
Tom Stellard88e0b252015-10-06 15:57:53 +00002416 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002417
Tom Stellarda90b9522016-02-11 03:28:15 +00002418 for (unsigned E = Operands.size(); I != E; ++I) {
2419 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
Tom Stellardd93a34f2016-02-22 19:17:56 +00002420 if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002421 // only fp modifiers allowed in VOP3
2422 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002423 } else if (Op.isImm()) {
2424 OptionalIdx[Op.getImmTy()] = I;
Tom Stellarda90b9522016-02-11 03:28:15 +00002425 } else {
2426 assert(false);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002427 }
Tom Stellarda90b9522016-02-11 03:28:15 +00002428 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002429
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002430 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI);
2431 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOModSI);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002432}
2433
Sam Koltondfa29f72016-03-09 12:29:31 +00002434//===----------------------------------------------------------------------===//
2435// dpp
2436//===----------------------------------------------------------------------===//
2437
2438bool AMDGPUOperand::isDPPCtrl() const {
2439 bool result = isImm() && getImmTy() == ImmTyDppCtrl && isUInt<9>(getImm());
2440 if (result) {
2441 int64_t Imm = getImm();
2442 return ((Imm >= 0x000) && (Imm <= 0x0ff)) ||
2443 ((Imm >= 0x101) && (Imm <= 0x10f)) ||
2444 ((Imm >= 0x111) && (Imm <= 0x11f)) ||
2445 ((Imm >= 0x121) && (Imm <= 0x12f)) ||
2446 (Imm == 0x130) ||
2447 (Imm == 0x134) ||
2448 (Imm == 0x138) ||
2449 (Imm == 0x13c) ||
2450 (Imm == 0x140) ||
2451 (Imm == 0x141) ||
2452 (Imm == 0x142) ||
2453 (Imm == 0x143);
2454 }
2455 return false;
2456}
2457
Sam Koltona74cd522016-03-18 15:35:51 +00002458AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00002459AMDGPUAsmParser::parseDPPCtrl(OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00002460 SMLoc S = Parser.getTok().getLoc();
2461 StringRef Prefix;
2462 int64_t Int;
Sam Koltondfa29f72016-03-09 12:29:31 +00002463
Sam Koltona74cd522016-03-18 15:35:51 +00002464 if (getLexer().getKind() == AsmToken::Identifier) {
2465 Prefix = Parser.getTok().getString();
2466 } else {
2467 return MatchOperand_NoMatch;
2468 }
2469
2470 if (Prefix == "row_mirror") {
2471 Int = 0x140;
2472 } else if (Prefix == "row_half_mirror") {
2473 Int = 0x141;
2474 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00002475 // Check to prevent parseDPPCtrlOps from eating invalid tokens
2476 if (Prefix != "quad_perm"
2477 && Prefix != "row_shl"
2478 && Prefix != "row_shr"
2479 && Prefix != "row_ror"
2480 && Prefix != "wave_shl"
2481 && Prefix != "wave_rol"
2482 && Prefix != "wave_shr"
2483 && Prefix != "wave_ror"
2484 && Prefix != "row_bcast") {
Sam Kolton11de3702016-05-24 12:38:33 +00002485 return MatchOperand_NoMatch;
Sam Kolton201398e2016-04-21 13:14:24 +00002486 }
2487
Sam Koltona74cd522016-03-18 15:35:51 +00002488 Parser.Lex();
2489 if (getLexer().isNot(AsmToken::Colon))
2490 return MatchOperand_ParseFail;
2491
2492 if (Prefix == "quad_perm") {
2493 // quad_perm:[%d,%d,%d,%d]
Sam Koltondfa29f72016-03-09 12:29:31 +00002494 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00002495 if (getLexer().isNot(AsmToken::LBrac))
Sam Koltondfa29f72016-03-09 12:29:31 +00002496 return MatchOperand_ParseFail;
2497
2498 Parser.Lex();
2499 if (getLexer().isNot(AsmToken::Integer))
2500 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002501 Int = getLexer().getTok().getIntVal();
Sam Koltondfa29f72016-03-09 12:29:31 +00002502
Sam Koltona74cd522016-03-18 15:35:51 +00002503 Parser.Lex();
2504 if (getLexer().isNot(AsmToken::Comma))
Sam Koltondfa29f72016-03-09 12:29:31 +00002505 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002506 Parser.Lex();
2507 if (getLexer().isNot(AsmToken::Integer))
2508 return MatchOperand_ParseFail;
2509 Int += (getLexer().getTok().getIntVal() << 2);
Sam Koltondfa29f72016-03-09 12:29:31 +00002510
Sam Koltona74cd522016-03-18 15:35:51 +00002511 Parser.Lex();
2512 if (getLexer().isNot(AsmToken::Comma))
2513 return MatchOperand_ParseFail;
2514 Parser.Lex();
2515 if (getLexer().isNot(AsmToken::Integer))
2516 return MatchOperand_ParseFail;
2517 Int += (getLexer().getTok().getIntVal() << 4);
2518
2519 Parser.Lex();
2520 if (getLexer().isNot(AsmToken::Comma))
2521 return MatchOperand_ParseFail;
2522 Parser.Lex();
2523 if (getLexer().isNot(AsmToken::Integer))
2524 return MatchOperand_ParseFail;
2525 Int += (getLexer().getTok().getIntVal() << 6);
2526
2527 Parser.Lex();
2528 if (getLexer().isNot(AsmToken::RBrac))
2529 return MatchOperand_ParseFail;
2530
2531 } else {
2532 // sel:%d
2533 Parser.Lex();
2534 if (getLexer().isNot(AsmToken::Integer))
2535 return MatchOperand_ParseFail;
2536 Int = getLexer().getTok().getIntVal();
2537
2538 if (Prefix == "row_shl") {
2539 Int |= 0x100;
2540 } else if (Prefix == "row_shr") {
2541 Int |= 0x110;
2542 } else if (Prefix == "row_ror") {
2543 Int |= 0x120;
2544 } else if (Prefix == "wave_shl") {
2545 Int = 0x130;
2546 } else if (Prefix == "wave_rol") {
2547 Int = 0x134;
2548 } else if (Prefix == "wave_shr") {
2549 Int = 0x138;
2550 } else if (Prefix == "wave_ror") {
2551 Int = 0x13C;
2552 } else if (Prefix == "row_bcast") {
2553 if (Int == 15) {
2554 Int = 0x142;
2555 } else if (Int == 31) {
2556 Int = 0x143;
2557 }
2558 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00002559 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002560 }
Sam Koltondfa29f72016-03-09 12:29:31 +00002561 }
Sam Koltondfa29f72016-03-09 12:29:31 +00002562 }
Sam Koltona74cd522016-03-18 15:35:51 +00002563 Parser.Lex(); // eat last token
2564
2565 Operands.push_back(AMDGPUOperand::CreateImm(Int, S,
Sam Koltondfa29f72016-03-09 12:29:31 +00002566 AMDGPUOperand::ImmTyDppCtrl));
2567 return MatchOperand_Success;
2568}
2569
Sam Kolton5f10a132016-05-06 11:31:17 +00002570AMDGPUOperand::Ptr AMDGPUAsmParser::defaultRowMask() const {
2571 return AMDGPUOperand::CreateImm(0xf, SMLoc(), AMDGPUOperand::ImmTyDppRowMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00002572}
2573
Sam Kolton5f10a132016-05-06 11:31:17 +00002574AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBankMask() const {
2575 return AMDGPUOperand::CreateImm(0xf, SMLoc(), AMDGPUOperand::ImmTyDppBankMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00002576}
2577
Sam Kolton5f10a132016-05-06 11:31:17 +00002578AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBoundCtrl() const {
2579 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDppBoundCtrl);
2580}
2581
2582void AMDGPUAsmParser::cvtDPP(MCInst &Inst, const OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00002583 OptionalImmIndexMap OptionalIdx;
2584
2585 unsigned I = 1;
2586 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2587 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2588 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2589 }
2590
2591 for (unsigned E = Operands.size(); I != E; ++I) {
2592 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2593 // Add the register arguments
Sam Kolton5f10a132016-05-06 11:31:17 +00002594 if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002595 // Only float modifiers supported in DPP
2596 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Sam Koltondfa29f72016-03-09 12:29:31 +00002597 } else if (Op.isDPPCtrl()) {
2598 Op.addImmOperands(Inst, 1);
2599 } else if (Op.isImm()) {
2600 // Handle optional arguments
2601 OptionalIdx[Op.getImmTy()] = I;
2602 } else {
2603 llvm_unreachable("Invalid operand type");
2604 }
2605 }
2606
Sam Koltondfa29f72016-03-09 12:29:31 +00002607 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppRowMask, 0xf);
2608 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBankMask, 0xf);
2609 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBoundCtrl);
2610}
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002611
Sam Kolton3025e7f2016-04-26 13:33:56 +00002612//===----------------------------------------------------------------------===//
2613// sdwa
2614//===----------------------------------------------------------------------===//
2615
2616AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00002617AMDGPUAsmParser::parseSDWASel(OperandVector &Operands, StringRef Prefix,
2618 AMDGPUOperand::ImmTy Type) {
Sam Kolton3025e7f2016-04-26 13:33:56 +00002619 SMLoc S = Parser.getTok().getLoc();
2620 StringRef Value;
2621 AMDGPUAsmParser::OperandMatchResultTy res;
Matt Arsenault37fefd62016-06-10 02:18:02 +00002622
Sam Kolton05ef1c92016-06-03 10:27:37 +00002623 res = parseStringWithPrefix(Prefix, Value);
2624 if (res != MatchOperand_Success) {
2625 return res;
Sam Kolton3025e7f2016-04-26 13:33:56 +00002626 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00002627
Sam Kolton3025e7f2016-04-26 13:33:56 +00002628 int64_t Int;
2629 Int = StringSwitch<int64_t>(Value)
2630 .Case("BYTE_0", 0)
2631 .Case("BYTE_1", 1)
2632 .Case("BYTE_2", 2)
2633 .Case("BYTE_3", 3)
2634 .Case("WORD_0", 4)
2635 .Case("WORD_1", 5)
2636 .Case("DWORD", 6)
2637 .Default(0xffffffff);
2638 Parser.Lex(); // eat last token
2639
2640 if (Int == 0xffffffff) {
2641 return MatchOperand_ParseFail;
2642 }
2643
Sam Kolton05ef1c92016-06-03 10:27:37 +00002644 Operands.push_back(AMDGPUOperand::CreateImm(Int, S, Type));
Sam Kolton3025e7f2016-04-26 13:33:56 +00002645 return MatchOperand_Success;
2646}
2647
Matt Arsenault37fefd62016-06-10 02:18:02 +00002648AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton3025e7f2016-04-26 13:33:56 +00002649AMDGPUAsmParser::parseSDWADstUnused(OperandVector &Operands) {
2650 SMLoc S = Parser.getTok().getLoc();
2651 StringRef Value;
2652 AMDGPUAsmParser::OperandMatchResultTy res;
2653
2654 res = parseStringWithPrefix("dst_unused", Value);
2655 if (res != MatchOperand_Success) {
2656 return res;
2657 }
2658
2659 int64_t Int;
2660 Int = StringSwitch<int64_t>(Value)
2661 .Case("UNUSED_PAD", 0)
2662 .Case("UNUSED_SEXT", 1)
2663 .Case("UNUSED_PRESERVE", 2)
2664 .Default(0xffffffff);
2665 Parser.Lex(); // eat last token
2666
2667 if (Int == 0xffffffff) {
2668 return MatchOperand_ParseFail;
2669 }
2670
2671 Operands.push_back(AMDGPUOperand::CreateImm(Int, S,
2672 AMDGPUOperand::ImmTySdwaDstUnused));
2673 return MatchOperand_Success;
2674}
2675
Sam Kolton945231a2016-06-10 09:57:59 +00002676void AMDGPUAsmParser::cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00002677 cvtSDWA(Inst, Operands, SIInstrFlags::VOP1);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002678}
2679
Sam Kolton945231a2016-06-10 09:57:59 +00002680void AMDGPUAsmParser::cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00002681 cvtSDWA(Inst, Operands, SIInstrFlags::VOP2);
2682}
2683
2684void AMDGPUAsmParser::cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands) {
2685 cvtSDWA(Inst, Operands, SIInstrFlags::VOPC);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002686}
2687
2688void AMDGPUAsmParser::cvtSDWA(MCInst &Inst, const OperandVector &Operands,
Sam Kolton5196b882016-07-01 09:59:21 +00002689 uint64_t BasicInstType) {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002690 OptionalImmIndexMap OptionalIdx;
2691
2692 unsigned I = 1;
2693 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2694 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2695 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2696 }
2697
2698 for (unsigned E = Operands.size(); I != E; ++I) {
2699 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2700 // Add the register arguments
Sam Kolton5196b882016-07-01 09:59:21 +00002701 if (BasicInstType == SIInstrFlags::VOPC &&
2702 Op.isReg() &&
2703 Op.Reg.RegNo == AMDGPU::VCC) {
2704 // VOPC sdwa use "vcc" token as dst. Skip it.
2705 continue;
2706 } else if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002707 Op.addRegOrImmWithInputModsOperands(Inst, 2);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002708 } else if (Op.isImm()) {
2709 // Handle optional arguments
2710 OptionalIdx[Op.getImmTy()] = I;
2711 } else {
2712 llvm_unreachable("Invalid operand type");
2713 }
2714 }
2715
Sam Kolton945231a2016-06-10 09:57:59 +00002716 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI, 0);
2717
Sam Kolton05ef1c92016-06-03 10:27:37 +00002718 if (Inst.getOpcode() == AMDGPU::V_NOP_sdwa) {
2719 // V_NOP_sdwa has no optional sdwa arguments
2720 return;
2721 }
Sam Kolton5196b882016-07-01 09:59:21 +00002722 switch (BasicInstType) {
2723 case SIInstrFlags::VOP1: {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002724 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
2725 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
2726 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
Sam Kolton5196b882016-07-01 09:59:21 +00002727 break;
2728 }
2729 case SIInstrFlags::VOP2: {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002730 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
2731 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
2732 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
2733 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
Sam Kolton5196b882016-07-01 09:59:21 +00002734 break;
2735 }
2736 case SIInstrFlags::VOPC: {
2737 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
2738 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
2739 break;
2740 }
2741 default:
2742 llvm_unreachable("Invalid instruction type. Only VOP1, VOP2 and VOPC allowed");
Sam Kolton05ef1c92016-06-03 10:27:37 +00002743 }
2744}
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002745
Tom Stellard45bb48e2015-06-13 03:28:10 +00002746/// Force static initialization.
2747extern "C" void LLVMInitializeAMDGPUAsmParser() {
2748 RegisterMCAsmParser<AMDGPUAsmParser> A(TheAMDGPUTarget);
2749 RegisterMCAsmParser<AMDGPUAsmParser> B(TheGCNTarget);
2750}
2751
2752#define GET_REGISTER_MATCHER
2753#define GET_MATCHER_IMPLEMENTATION
2754#include "AMDGPUGenAsmMatcher.inc"
Sam Kolton11de3702016-05-24 12:38:33 +00002755
2756
2757// This fuction should be defined after auto-generated include so that we have
2758// MatchClassKind enum defined
2759unsigned AMDGPUAsmParser::validateTargetOperandClass(MCParsedAsmOperand &Op,
2760 unsigned Kind) {
2761 // Tokens like "glc" would be parsed as immediate operands in ParseOperand().
Matt Arsenault37fefd62016-06-10 02:18:02 +00002762 // But MatchInstructionImpl() expects to meet token and fails to validate
Sam Kolton11de3702016-05-24 12:38:33 +00002763 // operand. This method checks if we are given immediate operand but expect to
2764 // get corresponding token.
2765 AMDGPUOperand &Operand = (AMDGPUOperand&)Op;
2766 switch (Kind) {
2767 case MCK_addr64:
2768 return Operand.isAddr64() ? Match_Success : Match_InvalidOperand;
2769 case MCK_gds:
2770 return Operand.isGDS() ? Match_Success : Match_InvalidOperand;
2771 case MCK_glc:
2772 return Operand.isGLC() ? Match_Success : Match_InvalidOperand;
2773 case MCK_idxen:
2774 return Operand.isIdxen() ? Match_Success : Match_InvalidOperand;
2775 case MCK_offen:
2776 return Operand.isOffen() ? Match_Success : Match_InvalidOperand;
Tom Stellard89049702016-06-15 02:54:14 +00002777 case MCK_SSrc32:
2778 // When operands have expression values, they will return true for isToken,
2779 // because it is not possible to distinguish between a token and an
2780 // expression at parse time. MatchInstructionImpl() will always try to
2781 // match an operand as a token, when isToken returns true, and when the
2782 // name of the expression is not a valid token, the match will fail,
2783 // so we need to handle it here.
2784 return Operand.isSSrc32() ? Match_Success : Match_InvalidOperand;
Sam Kolton11de3702016-05-24 12:38:33 +00002785 default: return Match_InvalidOperand;
2786 }
2787}