blob: 2596a395219bafccfc0e57dd3f3aa4e074980faf [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//===----------------------- SIFrameLowering.cpp --------------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Matt Arsenault0c90e952015-11-06 18:17:45 +00006//
7//==-----------------------------------------------------------------------===//
8
9#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000010#include "AMDGPUSubtarget.h"
Matt Arsenault0e3d3892015-11-30 21:15:53 +000011#include "SIInstrInfo.h"
12#include "SIMachineFunctionInfo.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000013#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015
Matt Arsenault03ae3992018-03-29 21:30:06 +000016#include "llvm/CodeGen/LivePhysRegs.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault0e3d3892015-11-30 21:15:53 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000020#include "llvm/CodeGen/RegisterScavenging.h"
21
22using namespace llvm;
23
Matt Arsenault0e3d3892015-11-30 21:15:53 +000024
Tom Stellard5bfbae52018-07-11 20:59:01 +000025static ArrayRef<MCPhysReg> getAllSGPR128(const GCNSubtarget &ST,
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000026 const MachineFunction &MF) {
Matt Arsenaultab3429c2016-05-18 15:19:50 +000027 return makeArrayRef(AMDGPU::SGPR_128RegClass.begin(),
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000028 ST.getMaxNumSGPRs(MF) / 4);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000029}
30
Tom Stellard5bfbae52018-07-11 20:59:01 +000031static ArrayRef<MCPhysReg> getAllSGPRs(const GCNSubtarget &ST,
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000032 const MachineFunction &MF) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 return makeArrayRef(AMDGPU::SGPR_32RegClass.begin(),
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000034 ST.getMaxNumSGPRs(MF));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000035}
36
Tom Stellard5bfbae52018-07-11 20:59:01 +000037void SIFrameLowering::emitFlatScratchInit(const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +000038 MachineFunction &MF,
39 MachineBasicBlock &MBB) const {
Matt Arsenaulte823d922017-02-18 18:29:53 +000040 const SIInstrInfo *TII = ST.getInstrInfo();
41 const SIRegisterInfo* TRI = &TII->getRegisterInfo();
Matt Arsenault8623e8d2017-08-03 23:00:29 +000042 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaulte823d922017-02-18 18:29:53 +000043
Matt Arsenault57bc4322016-08-31 21:52:21 +000044 // We don't need this if we only have spills since there is no user facing
45 // scratch.
46
47 // TODO: If we know we don't have flat instructions earlier, we can omit
48 // this from the input registers.
49 //
50 // TODO: We only need to know if we access scratch space through a flat
51 // pointer. Because we only detect if flat instructions are used at all,
52 // this will be used more often than necessary on VI.
53
54 // Debug location must be unknown since the first debug location is used to
55 // determine the end of the prologue.
56 DebugLoc DL;
57 MachineBasicBlock::iterator I = MBB.begin();
58
59 unsigned FlatScratchInitReg
Matt Arsenault8623e8d2017-08-03 23:00:29 +000060 = MFI->getPreloadedReg(AMDGPUFunctionArgInfo::FLAT_SCRATCH_INIT);
Matt Arsenault57bc4322016-08-31 21:52:21 +000061
62 MachineRegisterInfo &MRI = MF.getRegInfo();
63 MRI.addLiveIn(FlatScratchInitReg);
64 MBB.addLiveIn(FlatScratchInitReg);
65
Matt Arsenault57bc4322016-08-31 21:52:21 +000066 unsigned FlatScrInitLo = TRI->getSubReg(FlatScratchInitReg, AMDGPU::sub0);
Matt Arsenaulte823d922017-02-18 18:29:53 +000067 unsigned FlatScrInitHi = TRI->getSubReg(FlatScratchInitReg, AMDGPU::sub1);
Matt Arsenault57bc4322016-08-31 21:52:21 +000068
Matt Arsenault57bc4322016-08-31 21:52:21 +000069 unsigned ScratchWaveOffsetReg = MFI->getScratchWaveOffsetReg();
70
Matt Arsenaulte823d922017-02-18 18:29:53 +000071 // Do a 64-bit pointer add.
72 if (ST.flatScratchIsPointer()) {
73 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_U32), AMDGPU::FLAT_SCR_LO)
74 .addReg(FlatScrInitLo)
75 .addReg(ScratchWaveOffsetReg);
76 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADDC_U32), AMDGPU::FLAT_SCR_HI)
77 .addReg(FlatScrInitHi)
78 .addImm(0);
79
80 return;
81 }
82
83 // Copy the size in bytes.
84 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), AMDGPU::FLAT_SCR_LO)
85 .addReg(FlatScrInitHi, RegState::Kill);
86
Matt Arsenault57bc4322016-08-31 21:52:21 +000087 // Add wave offset in bytes to private base offset.
88 // See comment in AMDKernelCodeT.h for enable_sgpr_flat_scratch_init.
89 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_U32), FlatScrInitLo)
90 .addReg(FlatScrInitLo)
91 .addReg(ScratchWaveOffsetReg);
92
93 // Convert offset to 256-byte units.
94 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_LSHR_B32), AMDGPU::FLAT_SCR_HI)
95 .addReg(FlatScrInitLo, RegState::Kill)
96 .addImm(8);
97}
98
99unsigned SIFrameLowering::getReservedPrivateSegmentBufferReg(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000100 const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +0000101 const SIInstrInfo *TII,
102 const SIRegisterInfo *TRI,
103 SIMachineFunctionInfo *MFI,
104 MachineFunction &MF) const {
Matt Arsenaulte2218492017-04-24 21:08:32 +0000105 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000106
107 // We need to insert initialization of the scratch resource descriptor.
108 unsigned ScratchRsrcReg = MFI->getScratchRSrcReg();
Matt Arsenaulte2218492017-04-24 21:08:32 +0000109 if (ScratchRsrcReg == AMDGPU::NoRegister ||
110 !MRI.isPhysRegUsed(ScratchRsrcReg))
Matt Arsenault08906a32016-10-28 19:43:31 +0000111 return AMDGPU::NoRegister;
Matt Arsenault57bc4322016-08-31 21:52:21 +0000112
113 if (ST.hasSGPRInitBug() ||
114 ScratchRsrcReg != TRI->reservedPrivateSegmentBufferReg(MF))
115 return ScratchRsrcReg;
116
117 // We reserved the last registers for this. Shift it down to the end of those
118 // which were actually used.
119 //
120 // FIXME: It might be safer to use a pseudoregister before replacement.
121
122 // FIXME: We should be able to eliminate unused input registers. We only
123 // cannot do this for the resources required for scratch access. For now we
124 // skip over user SGPRs and may leave unused holes.
125
126 // We find the resource first because it has an alignment requirement.
127
Matt Arsenault08906a32016-10-28 19:43:31 +0000128 unsigned NumPreloaded = (MFI->getNumPreloadedSGPRs() + 3) / 4;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000129 ArrayRef<MCPhysReg> AllSGPR128s = getAllSGPR128(ST, MF);
Matt Arsenault08906a32016-10-28 19:43:31 +0000130 AllSGPR128s = AllSGPR128s.slice(std::min(static_cast<unsigned>(AllSGPR128s.size()), NumPreloaded));
131
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000132 // Skip the last N reserved elements because they should have already been
133 // reserved for VCC etc.
Matt Arsenault08906a32016-10-28 19:43:31 +0000134 for (MCPhysReg Reg : AllSGPR128s) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000135 // Pick the first unallocated one. Make sure we don't clobber the other
136 // reserved input we needed.
Matt Arsenault08906a32016-10-28 19:43:31 +0000137 if (!MRI.isPhysRegUsed(Reg) && MRI.isAllocatable(Reg)) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000138 MRI.replaceRegWith(ScratchRsrcReg, Reg);
139 MFI->setScratchRSrcReg(Reg);
140 return Reg;
141 }
142 }
143
144 return ScratchRsrcReg;
145}
146
Matt Arsenault36c31222017-04-25 23:40:57 +0000147// Shift down registers reserved for the scratch wave offset and stack pointer
148// SGPRs.
149std::pair<unsigned, unsigned>
150SIFrameLowering::getReservedPrivateSegmentWaveByteOffsetReg(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000151 const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +0000152 const SIInstrInfo *TII,
153 const SIRegisterInfo *TRI,
154 SIMachineFunctionInfo *MFI,
155 MachineFunction &MF) const {
Matt Arsenaulte2218492017-04-24 21:08:32 +0000156 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000157 unsigned ScratchWaveOffsetReg = MFI->getScratchWaveOffsetReg();
Matt Arsenaulte2218492017-04-24 21:08:32 +0000158
159 // No replacement necessary.
160 if (ScratchWaveOffsetReg == AMDGPU::NoRegister ||
Matt Arsenault36c31222017-04-25 23:40:57 +0000161 !MRI.isPhysRegUsed(ScratchWaveOffsetReg)) {
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000162 assert(MFI->getStackPtrOffsetReg() == AMDGPU::SP_REG);
Matt Arsenault36c31222017-04-25 23:40:57 +0000163 return std::make_pair(AMDGPU::NoRegister, AMDGPU::NoRegister);
164 }
Matt Arsenaulte2218492017-04-24 21:08:32 +0000165
Matt Arsenault36c31222017-04-25 23:40:57 +0000166 unsigned SPReg = MFI->getStackPtrOffsetReg();
167 if (ST.hasSGPRInitBug())
168 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault57bc4322016-08-31 21:52:21 +0000169
Matt Arsenault57bc4322016-08-31 21:52:21 +0000170 unsigned NumPreloaded = MFI->getNumPreloadedSGPRs();
171
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000172 ArrayRef<MCPhysReg> AllSGPRs = getAllSGPRs(ST, MF);
Matt Arsenault08906a32016-10-28 19:43:31 +0000173 if (NumPreloaded > AllSGPRs.size())
Matt Arsenault36c31222017-04-25 23:40:57 +0000174 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault08906a32016-10-28 19:43:31 +0000175
176 AllSGPRs = AllSGPRs.slice(NumPreloaded);
177
Matt Arsenault57bc4322016-08-31 21:52:21 +0000178 // We need to drop register from the end of the list that we cannot use
179 // for the scratch wave offset.
180 // + 2 s102 and s103 do not exist on VI.
181 // + 2 for vcc
182 // + 2 for xnack_mask
183 // + 2 for flat_scratch
184 // + 4 for registers reserved for scratch resource register
185 // + 1 for register reserved for scratch wave offset. (By exluding this
186 // register from the list to consider, it means that when this
187 // register is being used for the scratch wave offset and there
188 // are no other free SGPRs, then the value will stay in this register.
Matt Arsenault36c31222017-04-25 23:40:57 +0000189 // + 1 if stack pointer is used.
Matt Arsenault57bc4322016-08-31 21:52:21 +0000190 // ----
Matt Arsenault36c31222017-04-25 23:40:57 +0000191 // 13 (+1)
192 unsigned ReservedRegCount = 13;
Matt Arsenault08906a32016-10-28 19:43:31 +0000193
Matt Arsenault36c31222017-04-25 23:40:57 +0000194 if (AllSGPRs.size() < ReservedRegCount)
195 return std::make_pair(ScratchWaveOffsetReg, SPReg);
196
197 bool HandledScratchWaveOffsetReg =
198 ScratchWaveOffsetReg != TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
199
200 for (MCPhysReg Reg : AllSGPRs.drop_back(ReservedRegCount)) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000201 // Pick the first unallocated SGPR. Be careful not to pick an alias of the
202 // scratch descriptor, since we haven’t added its uses yet.
Matt Arsenaulte2218492017-04-24 21:08:32 +0000203 if (!MRI.isPhysRegUsed(Reg) && MRI.isAllocatable(Reg)) {
Matt Arsenault36c31222017-04-25 23:40:57 +0000204 if (!HandledScratchWaveOffsetReg) {
205 HandledScratchWaveOffsetReg = true;
206
207 MRI.replaceRegWith(ScratchWaveOffsetReg, Reg);
208 MFI->setScratchWaveOffsetReg(Reg);
209 ScratchWaveOffsetReg = Reg;
Matt Arsenault36c31222017-04-25 23:40:57 +0000210 break;
211 }
Matt Arsenault57bc4322016-08-31 21:52:21 +0000212 }
213 }
214
Matt Arsenault36c31222017-04-25 23:40:57 +0000215 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault57bc4322016-08-31 21:52:21 +0000216}
217
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000218void SIFrameLowering::emitEntryFunctionPrologue(MachineFunction &MF,
219 MachineBasicBlock &MBB) const {
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000220 assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported");
221
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000222 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000223
224 // If we only have SGPR spills, we won't actually be using scratch memory
225 // since these spill to VGPRs.
226 //
227 // FIXME: We should be cleaning up these unused SGPR spill frame indices
228 // somewhere.
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000229
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +0000230 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000231 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000232 const SIRegisterInfo *TRI = &TII->getRegisterInfo();
Matt Arsenault296b8492016-02-12 06:31:30 +0000233 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000234 const Function &F = MF.getFunction();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000235
Matt Arsenault08906a32016-10-28 19:43:31 +0000236 // We need to do the replacement of the private segment buffer and wave offset
237 // register even if there are no stack objects. There could be stores to undef
238 // or a constant without an associated object.
239
240 // FIXME: We still have implicit uses on SGPR spill instructions in case they
241 // need to spill to vector memory. It's likely that will not happen, but at
242 // this point it appears we need the setup. This part of the prolog should be
243 // emitted after frame indices are eliminated.
244
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000245 if (MFI->hasFlatScratchInit())
Matt Arsenaulte823d922017-02-18 18:29:53 +0000246 emitFlatScratchInit(ST, MF, MBB);
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000247
Matt Arsenault36c31222017-04-25 23:40:57 +0000248 unsigned SPReg = MFI->getStackPtrOffsetReg();
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000249 if (SPReg != AMDGPU::SP_REG) {
250 assert(MRI.isReserved(SPReg) && "SPReg used but not reserved");
251
Matt Arsenault36c31222017-04-25 23:40:57 +0000252 DebugLoc DL;
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000253 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
254 int64_t StackSize = FrameInfo.getStackSize();
Matt Arsenault36c31222017-04-25 23:40:57 +0000255
256 if (StackSize == 0) {
257 BuildMI(MBB, MBB.begin(), DL, TII->get(AMDGPU::COPY), SPReg)
258 .addReg(MFI->getScratchWaveOffsetReg());
259 } else {
260 BuildMI(MBB, MBB.begin(), DL, TII->get(AMDGPU::S_ADD_U32), SPReg)
261 .addReg(MFI->getScratchWaveOffsetReg())
262 .addImm(StackSize * ST.getWavefrontSize());
263 }
264 }
265
Matt Arsenaulte2218492017-04-24 21:08:32 +0000266 unsigned ScratchRsrcReg
267 = getReservedPrivateSegmentBufferReg(ST, TII, TRI, MFI, MF);
Matt Arsenault36c31222017-04-25 23:40:57 +0000268
269 unsigned ScratchWaveOffsetReg;
270 std::tie(ScratchWaveOffsetReg, SPReg)
Matt Arsenaulte2218492017-04-24 21:08:32 +0000271 = getReservedPrivateSegmentWaveByteOffsetReg(ST, TII, TRI, MFI, MF);
272
273 // It's possible to have uses of only ScratchWaveOffsetReg without
274 // ScratchRsrcReg if it's only used for the initialization of flat_scratch,
275 // but the inverse is not true.
276 if (ScratchWaveOffsetReg == AMDGPU::NoRegister) {
277 assert(ScratchRsrcReg == AMDGPU::NoRegister);
278 return;
279 }
280
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000281 // We need to insert initialization of the scratch resource descriptor.
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000282 unsigned PreloadedScratchWaveOffsetReg = MFI->getPreloadedReg(
283 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000284
285 unsigned PreloadedPrivateBufferReg = AMDGPU::NoRegister;
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000286 if (ST.isAmdHsaOrMesa(F)) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000287 PreloadedPrivateBufferReg = MFI->getPreloadedReg(
288 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_BUFFER);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000289 }
290
Matt Arsenaulte2218492017-04-24 21:08:32 +0000291 bool OffsetRegUsed = MRI.isPhysRegUsed(ScratchWaveOffsetReg);
292 bool ResourceRegUsed = ScratchRsrcReg != AMDGPU::NoRegister &&
293 MRI.isPhysRegUsed(ScratchRsrcReg);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000294
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000295 // We added live-ins during argument lowering, but since they were not used
296 // they were deleted. We're adding the uses now, so add them back.
Matt Arsenault08906a32016-10-28 19:43:31 +0000297 if (OffsetRegUsed) {
298 assert(PreloadedScratchWaveOffsetReg != AMDGPU::NoRegister &&
299 "scratch wave offset input is required");
300 MRI.addLiveIn(PreloadedScratchWaveOffsetReg);
301 MBB.addLiveIn(PreloadedScratchWaveOffsetReg);
302 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000303
Matt Arsenault08906a32016-10-28 19:43:31 +0000304 if (ResourceRegUsed && PreloadedPrivateBufferReg != AMDGPU::NoRegister) {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000305 assert(ST.isAmdHsaOrMesa(F) || ST.isMesaGfxShader(F));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000306 MRI.addLiveIn(PreloadedPrivateBufferReg);
307 MBB.addLiveIn(PreloadedPrivateBufferReg);
308 }
309
Matt Arsenault57bc4322016-08-31 21:52:21 +0000310 // Make the register selected live throughout the function.
311 for (MachineBasicBlock &OtherBB : MF) {
312 if (&OtherBB == &MBB)
313 continue;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000314
Matt Arsenault08906a32016-10-28 19:43:31 +0000315 if (OffsetRegUsed)
316 OtherBB.addLiveIn(ScratchWaveOffsetReg);
317
318 if (ResourceRegUsed)
319 OtherBB.addLiveIn(ScratchRsrcReg);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000320 }
321
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000322 DebugLoc DL;
Matt Arsenault57bc4322016-08-31 21:52:21 +0000323 MachineBasicBlock::iterator I = MBB.begin();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000324
Matt Arsenault08906a32016-10-28 19:43:31 +0000325 // If we reserved the original input registers, we don't need to copy to the
326 // reserved registers.
327
328 bool CopyBuffer = ResourceRegUsed &&
329 PreloadedPrivateBufferReg != AMDGPU::NoRegister &&
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000330 ST.isAmdHsaOrMesa(F) &&
Matt Arsenault08906a32016-10-28 19:43:31 +0000331 ScratchRsrcReg != PreloadedPrivateBufferReg;
332
333 // This needs to be careful of the copying order to avoid overwriting one of
334 // the input registers before it's been copied to it's final
335 // destination. Usually the offset should be copied first.
336 bool CopyBufferFirst = TRI->isSubRegisterEq(PreloadedPrivateBufferReg,
337 ScratchWaveOffsetReg);
338 if (CopyBuffer && CopyBufferFirst) {
339 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchRsrcReg)
340 .addReg(PreloadedPrivateBufferReg, RegState::Kill);
341 }
342
343 if (OffsetRegUsed &&
344 PreloadedScratchWaveOffsetReg != ScratchWaveOffsetReg) {
Matt Arsenault1d215172016-08-31 21:52:25 +0000345 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchWaveOffsetReg)
Marek Olsak584d2c02017-05-04 22:25:20 +0000346 .addReg(PreloadedScratchWaveOffsetReg,
347 MRI.isPhysRegUsed(ScratchWaveOffsetReg) ? 0 : RegState::Kill);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000348 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000349
Matt Arsenault08906a32016-10-28 19:43:31 +0000350 if (CopyBuffer && !CopyBufferFirst) {
Matt Arsenault1d215172016-08-31 21:52:25 +0000351 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchRsrcReg)
352 .addReg(PreloadedPrivateBufferReg, RegState::Kill);
Matt Arsenault08906a32016-10-28 19:43:31 +0000353 }
354
Tim Renouf13229152017-09-29 09:49:35 +0000355 if (ResourceRegUsed)
356 emitEntryFunctionScratchSetup(ST, MF, MBB, MFI, I,
357 PreloadedPrivateBufferReg, ScratchRsrcReg);
358}
359
360// Emit scratch setup code for AMDPAL or Mesa, assuming ResourceRegUsed is set.
Tom Stellard5bfbae52018-07-11 20:59:01 +0000361void SIFrameLowering::emitEntryFunctionScratchSetup(const GCNSubtarget &ST,
Tim Renouf13229152017-09-29 09:49:35 +0000362 MachineFunction &MF, MachineBasicBlock &MBB, SIMachineFunctionInfo *MFI,
363 MachineBasicBlock::iterator I, unsigned PreloadedPrivateBufferReg,
364 unsigned ScratchRsrcReg) const {
365
366 const SIInstrInfo *TII = ST.getInstrInfo();
367 const SIRegisterInfo *TRI = &TII->getRegisterInfo();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000368 const Function &Fn = MF.getFunction();
Tim Renouf13229152017-09-29 09:49:35 +0000369 DebugLoc DL;
Tim Renouf13229152017-09-29 09:49:35 +0000370
371 if (ST.isAmdPalOS()) {
372 // The pointer to the GIT is formed from the offset passed in and either
373 // the amdgpu-git-ptr-high function attribute or the top part of the PC
374 unsigned RsrcLo = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0);
375 unsigned RsrcHi = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub1);
376 unsigned Rsrc01 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0_sub1);
377
378 const MCInstrDesc &SMovB32 = TII->get(AMDGPU::S_MOV_B32);
379
380 if (MFI->getGITPtrHigh() != 0xffffffff) {
381 BuildMI(MBB, I, DL, SMovB32, RsrcHi)
382 .addImm(MFI->getGITPtrHigh())
383 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
384 } else {
385 const MCInstrDesc &GetPC64 = TII->get(AMDGPU::S_GETPC_B64);
386 BuildMI(MBB, I, DL, GetPC64, Rsrc01);
387 }
Tim Renouf832f90f2018-02-26 14:46:43 +0000388 auto GitPtrLo = AMDGPU::SGPR0; // Low GIT address passed in
389 if (ST.hasMergedShaders()) {
390 switch (MF.getFunction().getCallingConv()) {
391 case CallingConv::AMDGPU_HS:
392 case CallingConv::AMDGPU_GS:
393 // Low GIT address is passed in s8 rather than s0 for an LS+HS or
394 // ES+GS merged shader on gfx9+.
395 GitPtrLo = AMDGPU::SGPR8;
396 break;
397 default:
398 break;
399 }
400 }
Tim Renouf7190a462018-04-10 11:25:15 +0000401 MF.getRegInfo().addLiveIn(GitPtrLo);
402 MF.front().addLiveIn(GitPtrLo);
Tim Renouf13229152017-09-29 09:49:35 +0000403 BuildMI(MBB, I, DL, SMovB32, RsrcLo)
Tim Renouf832f90f2018-02-26 14:46:43 +0000404 .addReg(GitPtrLo)
Tim Renouf13229152017-09-29 09:49:35 +0000405 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
406
407 // We now have the GIT ptr - now get the scratch descriptor from the entry
Tim Renouf7190a462018-04-10 11:25:15 +0000408 // at offset 0 (or offset 16 for a compute shader).
Tim Renouf13229152017-09-29 09:49:35 +0000409 PointerType *PtrTy =
Matthias Braunf1caa282017-12-15 22:22:58 +0000410 PointerType::get(Type::getInt64Ty(MF.getFunction().getContext()),
Tim Renouf13229152017-09-29 09:49:35 +0000411 AMDGPUAS::CONSTANT_ADDRESS);
412 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
413 const MCInstrDesc &LoadDwordX4 = TII->get(AMDGPU::S_LOAD_DWORDX4_IMM);
414 auto MMO = MF.getMachineMemOperand(PtrInfo,
415 MachineMemOperand::MOLoad |
416 MachineMemOperand::MOInvariant |
417 MachineMemOperand::MODereferenceable,
Matt Arsenault2a645982019-01-31 01:38:47 +0000418 16, 4);
Matt Arsenaultceafc552018-05-29 17:42:50 +0000419 unsigned Offset = Fn.getCallingConv() == CallingConv::AMDGPU_CS ? 16 : 0;
Carl Ritson494b8ac2019-02-08 15:41:11 +0000420 const GCNSubtarget &Subtarget = MF.getSubtarget<GCNSubtarget>();
421 unsigned EncodedOffset = AMDGPU::getSMRDEncodedOffset(Subtarget, Offset);
Tim Renouf13229152017-09-29 09:49:35 +0000422 BuildMI(MBB, I, DL, LoadDwordX4, ScratchRsrcReg)
423 .addReg(Rsrc01)
Carl Ritson494b8ac2019-02-08 15:41:11 +0000424 .addImm(EncodedOffset) // offset
Tim Renouf13229152017-09-29 09:49:35 +0000425 .addImm(0) // glc
426 .addReg(ScratchRsrcReg, RegState::ImplicitDefine)
427 .addMemOperand(MMO);
428 return;
429 }
Matt Arsenaultceafc552018-05-29 17:42:50 +0000430 if (ST.isMesaGfxShader(Fn)
Tim Renouf13229152017-09-29 09:49:35 +0000431 || (PreloadedPrivateBufferReg == AMDGPU::NoRegister)) {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000432 assert(!ST.isAmdHsaOrMesa(Fn));
Matt Arsenault1d215172016-08-31 21:52:25 +0000433 const MCInstrDesc &SMovB32 = TII->get(AMDGPU::S_MOV_B32);
434
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000435 unsigned Rsrc2 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub2);
436 unsigned Rsrc3 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub3);
437
438 // Use relocations to get the pointer, and setup the other bits manually.
439 uint64_t Rsrc23 = TII->getScratchRsrcWords23();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000440
Matt Arsenault10fc0622017-06-26 03:01:31 +0000441 if (MFI->hasImplicitBufferPtr()) {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000442 unsigned Rsrc01 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0_sub1);
443
Matthias Braunf1caa282017-12-15 22:22:58 +0000444 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000445 const MCInstrDesc &Mov64 = TII->get(AMDGPU::S_MOV_B64);
446
447 BuildMI(MBB, I, DL, Mov64, Rsrc01)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000448 .addReg(MFI->getImplicitBufferPtrUserSGPR())
Tom Stellard2f3f9852017-01-25 01:25:13 +0000449 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
450 } else {
451 const MCInstrDesc &LoadDwordX2 = TII->get(AMDGPU::S_LOAD_DWORDX2_IMM);
452
453 PointerType *PtrTy =
Matthias Braunf1caa282017-12-15 22:22:58 +0000454 PointerType::get(Type::getInt64Ty(MF.getFunction().getContext()),
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000455 AMDGPUAS::CONSTANT_ADDRESS);
Tom Stellard2f3f9852017-01-25 01:25:13 +0000456 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
457 auto MMO = MF.getMachineMemOperand(PtrInfo,
458 MachineMemOperand::MOLoad |
459 MachineMemOperand::MOInvariant |
460 MachineMemOperand::MODereferenceable,
Matt Arsenault2a645982019-01-31 01:38:47 +0000461 8, 4);
Tom Stellard2f3f9852017-01-25 01:25:13 +0000462 BuildMI(MBB, I, DL, LoadDwordX2, Rsrc01)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000463 .addReg(MFI->getImplicitBufferPtrUserSGPR())
Tom Stellard2f3f9852017-01-25 01:25:13 +0000464 .addImm(0) // offset
465 .addImm(0) // glc
466 .addMemOperand(MMO)
467 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
468 }
469 } else {
470 unsigned Rsrc0 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0);
471 unsigned Rsrc1 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub1);
472
473 BuildMI(MBB, I, DL, SMovB32, Rsrc0)
474 .addExternalSymbol("SCRATCH_RSRC_DWORD0")
475 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
476
477 BuildMI(MBB, I, DL, SMovB32, Rsrc1)
478 .addExternalSymbol("SCRATCH_RSRC_DWORD1")
479 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
480
481 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000482
483 BuildMI(MBB, I, DL, SMovB32, Rsrc2)
484 .addImm(Rsrc23 & 0xffffffff)
485 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
486
487 BuildMI(MBB, I, DL, SMovB32, Rsrc3)
488 .addImm(Rsrc23 >> 32)
489 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
490 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000491}
492
Matt Arsenault03ae3992018-03-29 21:30:06 +0000493// Find a scratch register that we can use at the start of the prologue to
494// re-align the stack pointer. We avoid using callee-save registers since they
495// may appear to be free when this is called from canUseAsPrologue (during
496// shrink wrapping), but then no longer be free when this is called from
497// emitPrologue.
498//
499// FIXME: This is a bit conservative, since in the above case we could use one
500// of the callee-save registers as a scratch temp to re-align the stack pointer,
501// but we would then have to make sure that we were in fact saving at least one
502// callee-save register in the prologue, which is additional complexity that
503// doesn't seem worth the benefit.
504static unsigned findScratchNonCalleeSaveRegister(MachineBasicBlock &MBB) {
505 MachineFunction *MF = MBB.getParent();
506
Tom Stellard5bfbae52018-07-11 20:59:01 +0000507 const GCNSubtarget &Subtarget = MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000508 const SIRegisterInfo &TRI = *Subtarget.getRegisterInfo();
509 LivePhysRegs LiveRegs(TRI);
510 LiveRegs.addLiveIns(MBB);
511
512 // Mark callee saved registers as used so we will not choose them.
513 const MCPhysReg *CSRegs = TRI.getCalleeSavedRegs(MF);
514 for (unsigned i = 0; CSRegs[i]; ++i)
515 LiveRegs.addReg(CSRegs[i]);
516
517 MachineRegisterInfo &MRI = MF->getRegInfo();
518
519 for (unsigned Reg : AMDGPU::SReg_32_XM0RegClass) {
520 if (LiveRegs.available(MRI, Reg))
521 return Reg;
522 }
523
524 return AMDGPU::NoRegister;
525}
526
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000527void SIFrameLowering::emitPrologue(MachineFunction &MF,
528 MachineBasicBlock &MBB) const {
Matt Arsenault03ae3992018-03-29 21:30:06 +0000529 SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000530 if (FuncInfo->isEntryFunction()) {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000531 emitEntryFunctionPrologue(MF, MBB);
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000532 return;
533 }
534
535 const MachineFrameInfo &MFI = MF.getFrameInfo();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000536 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000537 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000538 const SIRegisterInfo &TRI = TII->getRegisterInfo();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000539
540 unsigned StackPtrReg = FuncInfo->getStackPtrOffsetReg();
541 unsigned FramePtrReg = FuncInfo->getFrameOffsetReg();
542
543 MachineBasicBlock::iterator MBBI = MBB.begin();
544 DebugLoc DL;
545
Matt Arsenault03ae3992018-03-29 21:30:06 +0000546 // XXX - Is this the right predicate?
547
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000548 bool NeedFP = hasFP(MF);
Matt Arsenault03ae3992018-03-29 21:30:06 +0000549 uint32_t NumBytes = MFI.getStackSize();
550 uint32_t RoundedSize = NumBytes;
551 const bool NeedsRealignment = TRI.needsStackRealignment(MF);
552
553 if (NeedsRealignment) {
554 assert(NeedFP);
555 const unsigned Alignment = MFI.getMaxAlignment();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000556
557 RoundedSize += Alignment;
558
559 unsigned ScratchSPReg = findScratchNonCalleeSaveRegister(MBB);
560 assert(ScratchSPReg != AMDGPU::NoRegister);
561
562 // s_add_u32 tmp_reg, s32, NumBytes
563 // s_and_b32 s32, tmp_reg, 0b111...0000
564 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_ADD_U32), ScratchSPReg)
565 .addReg(StackPtrReg)
566 .addImm((Alignment - 1) * ST.getWavefrontSize())
567 .setMIFlag(MachineInstr::FrameSetup);
568 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_AND_B32), FramePtrReg)
569 .addReg(ScratchSPReg, RegState::Kill)
570 .addImm(-Alignment * ST.getWavefrontSize())
571 .setMIFlag(MachineInstr::FrameSetup);
572 FuncInfo->setIsStackRealigned(true);
573 } else if (NeedFP) {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000574 // If we need a base pointer, set it up here. It's whatever the value of
575 // the stack pointer is at this point. Any variable size objects will be
576 // allocated after this, so we can still use the base pointer to reference
577 // locals.
578 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::COPY), FramePtrReg)
579 .addReg(StackPtrReg)
580 .setMIFlag(MachineInstr::FrameSetup);
581 }
582
Matt Arsenault03ae3992018-03-29 21:30:06 +0000583 if (RoundedSize != 0 && hasSP(MF)) {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000584 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_ADD_U32), StackPtrReg)
585 .addReg(StackPtrReg)
Matt Arsenault03ae3992018-03-29 21:30:06 +0000586 .addImm(RoundedSize * ST.getWavefrontSize())
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000587 .setMIFlag(MachineInstr::FrameSetup);
588 }
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000589
590 for (const SIMachineFunctionInfo::SGPRSpillVGPRCSR &Reg
591 : FuncInfo->getSGPRSpillVGPRs()) {
592 if (!Reg.FI.hasValue())
593 continue;
594 TII->storeRegToStackSlot(MBB, MBBI, Reg.VGPR, true,
595 Reg.FI.getValue(), &AMDGPU::VGPR_32RegClass,
596 &TII->getRegisterInfo());
597 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000598}
599
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000600void SIFrameLowering::emitEpilogue(MachineFunction &MF,
601 MachineBasicBlock &MBB) const {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000602 const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
603 if (FuncInfo->isEntryFunction())
604 return;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000605
Tom Stellard5bfbae52018-07-11 20:59:01 +0000606 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000607 const SIInstrInfo *TII = ST.getInstrInfo();
608 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
609
610 for (const SIMachineFunctionInfo::SGPRSpillVGPRCSR &Reg
611 : FuncInfo->getSGPRSpillVGPRs()) {
612 if (!Reg.FI.hasValue())
613 continue;
614 TII->loadRegFromStackSlot(MBB, MBBI, Reg.VGPR,
615 Reg.FI.getValue(), &AMDGPU::VGPR_32RegClass,
616 &TII->getRegisterInfo());
617 }
618
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000619 unsigned StackPtrReg = FuncInfo->getStackPtrOffsetReg();
620 if (StackPtrReg == AMDGPU::NoRegister)
621 return;
622
623 const MachineFrameInfo &MFI = MF.getFrameInfo();
624 uint32_t NumBytes = MFI.getStackSize();
625
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000626 DebugLoc DL;
627
628 // FIXME: Clarify distinction between no set SP and SP. For callee functions,
629 // it's really whether we need SP to be accurate or not.
630
631 if (NumBytes != 0 && hasSP(MF)) {
Matt Arsenault03ae3992018-03-29 21:30:06 +0000632 uint32_t RoundedSize = FuncInfo->isStackRealigned() ?
633 NumBytes + MFI.getMaxAlignment() : NumBytes;
634
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000635 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_SUB_U32), StackPtrReg)
636 .addReg(StackPtrReg)
Matt Arsenault03ae3992018-03-29 21:30:06 +0000637 .addImm(RoundedSize * ST.getWavefrontSize());
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000638 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000639}
640
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000641static bool allStackObjectsAreDead(const MachineFrameInfo &MFI) {
642 for (int I = MFI.getObjectIndexBegin(), E = MFI.getObjectIndexEnd();
643 I != E; ++I) {
644 if (!MFI.isDeadObjectIndex(I))
645 return false;
646 }
647
648 return true;
649}
650
Konstantin Zhuravlyovffdb00e2017-03-10 19:39:07 +0000651int SIFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
652 unsigned &FrameReg) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000653 const SIRegisterInfo *RI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo();
Konstantin Zhuravlyovffdb00e2017-03-10 19:39:07 +0000654
655 FrameReg = RI->getFrameRegister(MF);
656 return MF.getFrameInfo().getObjectOffset(FI);
657}
658
Matt Arsenault0c90e952015-11-06 18:17:45 +0000659void SIFrameLowering::processFunctionBeforeFrameFinalized(
660 MachineFunction &MF,
661 RegScavenger *RS) const {
Matthias Braun941a7052016-07-28 18:40:00 +0000662 MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000663
Matthias Braun941a7052016-07-28 18:40:00 +0000664 if (!MFI.hasStackObjects())
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000665 return;
666
Tom Stellard5bfbae52018-07-11 20:59:01 +0000667 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000668 const SIInstrInfo *TII = ST.getInstrInfo();
669 const SIRegisterInfo &TRI = TII->getRegisterInfo();
670 SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
671 bool AllSGPRSpilledToVGPRs = false;
672
673 if (TRI.spillSGPRToVGPR() && FuncInfo->hasSpilledSGPRs()) {
674 AllSGPRSpilledToVGPRs = true;
675
676 // Process all SGPR spills before frame offsets are finalized. Ideally SGPRs
677 // are spilled to VGPRs, in which case we can eliminate the stack usage.
678 //
679 // XXX - This operates under the assumption that only other SGPR spills are
680 // users of the frame index. I'm not 100% sure this is correct. The
681 // StackColoring pass has a comment saying a future improvement would be to
682 // merging of allocas with spill slots, but for now according to
683 // MachineFrameInfo isSpillSlot can't alias any other object.
684 for (MachineBasicBlock &MBB : MF) {
685 MachineBasicBlock::iterator Next;
686 for (auto I = MBB.begin(), E = MBB.end(); I != E; I = Next) {
687 MachineInstr &MI = *I;
688 Next = std::next(I);
689
690 if (TII->isSGPRSpill(MI)) {
691 int FI = TII->getNamedOperand(MI, AMDGPU::OpName::addr)->getIndex();
Matt Arsenaultadc59d72018-04-23 15:51:26 +0000692 assert(MFI.getStackID(FI) == SIStackID::SGPR_SPILL);
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000693 if (FuncInfo->allocateSGPRSpillToVGPR(MF, FI)) {
694 bool Spilled = TRI.eliminateSGPRToVGPRSpillFrameIndex(MI, FI, RS);
695 (void)Spilled;
696 assert(Spilled && "failed to spill SGPR to VGPR when allocated");
697 } else
698 AllSGPRSpilledToVGPRs = false;
699 }
700 }
701 }
702
703 FuncInfo->removeSGPRToVGPRFrameIndices(MFI);
704 }
705
706 // FIXME: The other checks should be redundant with allStackObjectsAreDead,
707 // but currently hasNonSpillStackObjects is set only from source
708 // allocas. Stack temps produced from legalization are not counted currently.
709 if (FuncInfo->hasNonSpillStackObjects() || FuncInfo->hasSpilledVGPRs() ||
710 !AllSGPRSpilledToVGPRs || !allStackObjectsAreDead(MFI)) {
711 assert(RS && "RegScavenger required if spilling");
712
Matt Arsenault707780b2017-02-22 21:05:25 +0000713 // We force this to be at offset 0 so no user object ever has 0 as an
714 // address, so we may use 0 as an invalid pointer value. This is because
715 // LLVM assumes 0 is an invalid pointer in address space 0. Because alloca
716 // is required to be address space 0, we are forced to accept this for
717 // now. Ideally we could have the stack in another address space with 0 as a
718 // valid pointer, and -1 as the null value.
719 //
720 // This will also waste additional space when user stack objects require > 4
721 // byte alignment.
722 //
723 // The main cost here is losing the offset for addressing modes. However
724 // this also ensures we shouldn't need a register for the offset when
725 // emergency scavenging.
726 int ScavengeFI = MFI.CreateFixedObject(
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000727 TRI.getSpillSize(AMDGPU::SGPR_32RegClass), 0, false);
Matt Arsenault707780b2017-02-22 21:05:25 +0000728 RS->addScavengingFrameIndex(ScavengeFI);
729 }
Matt Arsenault0c90e952015-11-06 18:17:45 +0000730}
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000731
Matt Arsenaultecb43ef2017-09-13 23:47:01 +0000732void SIFrameLowering::determineCalleeSaves(MachineFunction &MF, BitVector &SavedRegs,
733 RegScavenger *RS) const {
734 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
735 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
736
737 // The SP is specifically managed and we don't want extra spills of it.
738 SavedRegs.reset(MFI->getStackPtrOffsetReg());
739}
740
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000741MachineBasicBlock::iterator SIFrameLowering::eliminateCallFramePseudoInstr(
742 MachineFunction &MF,
743 MachineBasicBlock &MBB,
744 MachineBasicBlock::iterator I) const {
745 int64_t Amount = I->getOperand(0).getImm();
746 if (Amount == 0)
747 return MBB.erase(I);
748
Tom Stellard5bfbae52018-07-11 20:59:01 +0000749 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000750 const SIInstrInfo *TII = ST.getInstrInfo();
751 const DebugLoc &DL = I->getDebugLoc();
752 unsigned Opc = I->getOpcode();
753 bool IsDestroy = Opc == TII->getCallFrameDestroyOpcode();
754 uint64_t CalleePopAmount = IsDestroy ? I->getOperand(1).getImm() : 0;
755
756 const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
757 if (!TFI->hasReservedCallFrame(MF)) {
758 unsigned Align = getStackAlignment();
759
760 Amount = alignTo(Amount, Align);
761 assert(isUInt<32>(Amount) && "exceeded stack address space size");
762 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
763 unsigned SPReg = MFI->getStackPtrOffsetReg();
764
765 unsigned Op = IsDestroy ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
766 BuildMI(MBB, I, DL, TII->get(Op), SPReg)
767 .addReg(SPReg)
768 .addImm(Amount * ST.getWavefrontSize());
769 } else if (CalleePopAmount != 0) {
770 llvm_unreachable("is this used?");
771 }
772
773 return MBB.erase(I);
774}
775
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000776bool SIFrameLowering::hasFP(const MachineFunction &MF) const {
777 // All stack operations are relative to the frame offset SGPR.
778 // TODO: Still want to eliminate sometimes.
779 const MachineFrameInfo &MFI = MF.getFrameInfo();
780
781 // XXX - Is this only called after frame is finalized? Should be able to check
782 // frame size.
783 return MFI.hasStackObjects() && !allStackObjectsAreDead(MFI);
784}
785
786bool SIFrameLowering::hasSP(const MachineFunction &MF) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000787 const SIRegisterInfo *TRI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000788 // All stack operations are relative to the frame offset SGPR.
789 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000790 return MFI.hasCalls() || MFI.hasVarSizedObjects() || TRI->needsStackRealignment(MF);
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000791}