blob: 8ce1c6db3b50ef5d75f6783297db22b1cb506b64 [file] [log] [blame]
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001// Pattern fragment that combines the value type and the register class
2// into a single parameter.
3// The pat frags in the definitions below need to have a named register,
4// otherwise i32 will be assumed regardless of the register class. The
5// name of the register does not matter.
6def I1 : PatLeaf<(i1 PredRegs:$R)>;
7def I32 : PatLeaf<(i32 IntRegs:$R)>;
8def I64 : PatLeaf<(i64 DoubleRegs:$R)>;
9def F32 : PatLeaf<(f32 IntRegs:$R)>;
10def F64 : PatLeaf<(f64 DoubleRegs:$R)>;
11
12// Pattern fragments to extract the low and high subregisters from a
13// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +000014def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
15def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000016
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +000017def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
18 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000019
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000020def IsPow2_32 : PatLeaf<(i32 imm), [{
21 uint32_t V = N->getZExtValue();
22 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000023}]>;
24
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000025def IsPow2_64 : PatLeaf<(i64 imm), [{
26 uint64_t V = N->getZExtValue();
27 return isPowerOf2_64(V);
28}]>;
29
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000030def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000031 uint32_t NV = ~N->getZExtValue();
32 return isPowerOf2_32(NV);
33}]>;
34
35def IsPow2_64L : PatLeaf<(i64 imm), [{
36 uint64_t V = N->getZExtValue();
37 return isPowerOf2_64(V) && Log2_64(V) < 32;
38}]>;
39
40def IsPow2_64H : PatLeaf<(i64 imm), [{
41 uint64_t V = N->getZExtValue();
42 return isPowerOf2_64(V) && Log2_64(V) >= 32;
43}]>;
44
45def IsNPow2_64L : PatLeaf<(i64 imm), [{
46 uint64_t NV = ~N->getZExtValue();
47 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
48}]>;
49
50def IsNPow2_64H : PatLeaf<(i64 imm), [{
51 uint64_t NV = ~N->getZExtValue();
52 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000053}]>;
54
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000055def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000056 int32_t V = N->getSExtValue();
57 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000058}]>;
59
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000060def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000061 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000062 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000063 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000064}]>;
65
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000066def UDEC32 : SDNodeXForm<imm, [{
67 uint32_t V = N->getZExtValue();
68 assert(V >= 32);
69 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
70}]>;
71
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000072def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000073 uint32_t V = N->getZExtValue();
74 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
75}]>;
76
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000077def Log2_64 : SDNodeXForm<imm, [{
78 uint64_t V = N->getZExtValue();
79 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
80}]>;
81
82def LogN2_32 : SDNodeXForm<imm, [{
83 uint32_t NV = ~N->getZExtValue();
84 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
85}]>;
86
87def LogN2_64 : SDNodeXForm<imm, [{
88 uint64_t NV = ~N->getZExtValue();
89 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
90}]>;
91
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000092
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000093class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +000094 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000095 (MI IntRegs:$src1, ImmPred:$src2)>;
96
97def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
98def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
99def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
100
101def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
102 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
103
104def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
105def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
106
107// Pats for instruction selection.
108class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000109 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000110 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
111
112def: BinOp32_pat<add, A2_add, i32>;
113def: BinOp32_pat<and, A2_and, i32>;
114def: BinOp32_pat<or, A2_or, i32>;
115def: BinOp32_pat<sub, A2_sub, i32>;
116def: BinOp32_pat<xor, A2_xor, i32>;
117
118def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
119def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
120
121// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
122// that reverse the order of the operands.
123class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
124
125// Pats for compares. They use PatFrags as operands, not SDNodes,
126// since seteq/setgt/etc. are defined as ParFrags.
127class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000128 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000129 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000130
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000131def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
132def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000133def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
134
135def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
136def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
137
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000138def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000139 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
140
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000141def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
142 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000143
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000144def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000145 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000146def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000147 (A2_andir IntRegs:$Rs, imm:$s10)>;
148
149def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
150 (A2_subri imm:$s10, IntRegs:$Rs)>;
151
152// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000153def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000154 (A2_subri -1, IntRegs:$src1)>;
155
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000156def TruncI64ToI32: SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
158}]>;
159
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000160def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000161def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000162
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000163def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000164 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
165
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000166def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000167 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
168
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000169def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000170 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
171
172def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
173def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
174def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
175def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
176
177class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
178 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
179 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
180
181def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
182def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
183def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
184def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
185def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
186def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
187def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
188def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
189
190// Add halfword.
191def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
192 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
193
194def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
195 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
196
197def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
198 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
199
200// Subtract halfword.
201def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
202 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
203
204def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
205 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
206
207// Here, depending on the operand being selected, we'll either generate a
208// min or max instruction.
209// Ex:
210// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
211// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
212// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
213// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
214
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000215multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000216 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000217 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
218 (Inst Val:$src1, Val:$src2)>;
219 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
220 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000221}
222
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000223def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000224 return isPositiveHalfWord(N);
225}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000226
227multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000228 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000229
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000230 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
231 IsPosHalf:$src1, IsPosHalf:$src2),
232 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000233 (Inst IntRegs:$src1, IntRegs:$src2)>;
234
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000235 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
236 IsPosHalf:$src2, IsPosHalf:$src1),
237 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000238 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
239}
240
241let AddedComplexity = 200 in {
242 defm: MinMax_pats<setge, A2_max, A2_min>;
243 defm: MinMax_pats<setgt, A2_max, A2_min>;
244 defm: MinMax_pats<setle, A2_min, A2_max>;
245 defm: MinMax_pats<setlt, A2_min, A2_max>;
246 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
247 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
248 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
249 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
250}
251
252class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000253 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000254 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
255
256def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
257def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
258def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
259def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
260def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
261
262def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
263def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
264
265def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
266def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
267def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
268
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000269def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000270
271def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
272def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
273def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
274def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
275def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
276
277def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
278 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
279def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
280
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000281def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000282def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
283def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000284
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000285def: Pat<(retflag), (PS_jmpret (i32 R31))>;
286def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000287
288// Patterns to select load-indexed (i.e. load from base+offset).
289multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
290 InstHexagon MI> {
291 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
292 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
293 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000294 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000295 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000296 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000297 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000298 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000299}
300
301let AddedComplexity = 20 in {
302 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
303 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
304 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
305 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
306 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
307 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
308
309 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
310 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
311 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
312 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
313 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
314 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
315 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
316 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
317 // No sextloadi1.
318}
319
320// Sign-extending loads of i1 need to replicate the lowest bit throughout
321// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
322// do the trick.
323let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000324def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000325 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
326
327def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
328def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
329def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
330
331def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
332 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
333def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
334 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
335def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
336 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
337def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
338 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
339def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
340 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
341def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
342 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
343def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
344 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
345
346class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
347 PatLeaf ImmPred>
348 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
349 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
350
351class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
352 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
353 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
354
355def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
356def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
357
358def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
359def : T_MType_acc_pat2 <M2_nacci, add, sub>;
360
361def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
362def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
363def: T_MType_acc_pat2 <M4_or_and, and, or>;
364def: T_MType_acc_pat2 <M4_and_and, and, and>;
365def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
366def: T_MType_acc_pat2 <M4_or_or, or, or>;
367def: T_MType_acc_pat2 <M4_and_or, or, and>;
368def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
369
370class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000371 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
372 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000373
374def: T_MType_acc_pat3 <M4_or_andn, and, or>;
375def: T_MType_acc_pat3 <M4_and_andn, and, and>;
376def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
377
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000378def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
379def Sext64: PatFrag<(ops node:$Rs), (i64 (sext node:$Rs))>;
380def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
381
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000382// Return true if for a 32 to 64-bit sign-extended load.
383def Sext64Ld : PatLeaf<(i64 DoubleRegs:$src1), [{
384 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
385 if (!LD)
386 return false;
387 return LD->getExtensionType() == ISD::SEXTLOAD &&
388 LD->getMemoryVT().getScalarType() == MVT::i32;
389}]>;
390
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000391def: Pat<(mul (Aext64 I32:$src1), (Aext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000392 (M2_dpmpyuu_s0 IntRegs:$src1, IntRegs:$src2)>;
393
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000394def: Pat<(mul (Sext64 I32:$src1), (Sext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000395 (M2_dpmpyss_s0 IntRegs:$src1, IntRegs:$src2)>;
396
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000397def: Pat<(mul Sext64Ld:$src1, Sext64Ld:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000398 (M2_dpmpyss_s0 (LoReg DoubleRegs:$src1), (LoReg DoubleRegs:$src2))>;
399
400// Multiply and accumulate, use full result.
401// Rxx[+-]=mpy(Rs,Rt)
402
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000403def: Pat<(add I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000404 (M2_dpmpyss_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
405
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000406def: Pat<(sub I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000407 (M2_dpmpyss_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
408
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000409def: Pat<(add I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000410 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
411
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000412def: Pat<(add I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000413 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
414
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000415def: Pat<(sub I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000416 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
417
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000418def: Pat<(sub I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000419 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
420
421class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
422 InstHexagon MI>
423 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
424 (MI I32:$src2, imm:$offset, Value:$src1)>;
425
426def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
427def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
428def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
429def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
430
431// Patterns for generating stores, where the address takes different forms:
432// - frameindex,
433// - frameindex + offset,
434// - base + offset,
435// - simple (base address without offset).
436// These would usually be used together (via Storex_pat defined below), but
437// in some cases one may want to apply different properties (such as
438// AddedComplexity) to the individual patterns.
439class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
440 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
441multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
442 InstHexagon MI> {
443 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
444 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000445 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000446 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
447}
448multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
449 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000450 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000451 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000452 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000453 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
454}
455class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000456 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000457 (MI IntRegs:$Rs, 0, Value:$Rt)>;
458
459// Patterns for generating stores, where the address takes different forms,
460// and where the value being stored is transformed through the value modifier
461// ValueMod. The address forms are same as above.
462class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
463 InstHexagon MI>
464 : Pat<(Store Value:$Rs, AddrFI:$fi),
465 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
466multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
467 PatFrag ValueMod, InstHexagon MI> {
468 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
469 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000470 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000471 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
472}
473multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
474 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000475 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000476 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000477 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000478 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
479}
480class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
481 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000482 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000483 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
484
485multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
486 InstHexagon MI> {
487 def: Storex_fi_pat <Store, Value, MI>;
488 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
489 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
490}
491
492multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
493 PatFrag ValueMod, InstHexagon MI> {
494 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
495 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
496 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
497}
498
499// Regular stores in the DAG have two operands: value and address.
500// Atomic stores also have two, but they are reversed: address, value.
501// To use atomic stores with the patterns, they need to have their operands
502// swapped. This relies on the knowledge that the F.Fragment uses names
503// "ptr" and "val".
504class SwapSt<PatFrag F>
505 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
506 F.OperandTransform>;
507
508let AddedComplexity = 20 in {
509 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
510 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
511 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
512 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
513
514 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
515 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
516 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
517 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
518}
519
520// Simple patterns should be tried with the least priority.
521def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
522def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
523def: Storex_simple_pat<store, I32, S2_storeri_io>;
524def: Storex_simple_pat<store, I64, S2_storerd_io>;
525
526def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
527def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
528def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
529def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
530
531let AddedComplexity = 20 in {
532 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
533 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
534 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
535}
536
537def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
538def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
539def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
540
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000541def: Pat <(Sext64 I32:$src), (A2_sxtw I32:$src)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000542
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000543def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000544 (A2_abs IntRegs:$src)>;
545
546let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000547def: Pat<(xor (add (sra I32:$src, (i32 31)),
548 I32:$src),
549 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000550 (A2_abs IntRegs:$src)>;
551
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000552def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000553 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000554def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000555 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000556def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000557 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
558
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000559def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000560 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
561
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000562def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000563 (A2_notp DoubleRegs:$src1)>;
564
565// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000566def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000567def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
568
569// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000570def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000571
572// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000573def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000574def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
575
576// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000577def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000579let AddedComplexity = 20 in { // Complexity greater than and/or/xor
580 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
581 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
582 def: Pat<(or I32:$Rs, IsPow2_32:$V),
583 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
584 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
585 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
586
587 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
588 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
589 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
590 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
591 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
592 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
593}
594
595// Clr/set/toggle bit for 64-bit values with immediate bit index.
596let AddedComplexity = 20 in { // Complexity greater than and/or/xor
597 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
598 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000599 (i32 (HiReg $Rss)), isub_hi,
600 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000601 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
602 (REG_SEQUENCE DoubleRegs,
603 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000604 isub_hi,
605 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000606
607 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
608 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000609 (i32 (HiReg $Rss)), isub_hi,
610 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000611 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
612 (REG_SEQUENCE DoubleRegs,
613 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000614 isub_hi,
615 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000616
617 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
618 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000619 (i32 (HiReg $Rss)), isub_hi,
620 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000621 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
622 (REG_SEQUENCE DoubleRegs,
623 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000624 isub_hi,
625 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000626}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000627
628let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000629 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000630 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000631 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000632 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000633 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000634 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000635 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000636 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
637}
638
639let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000642 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
644}
645
646let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000647def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000648 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
649
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000650def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000651 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000652 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000653 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000654 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
655 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000656 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
657
658// Patterns for loads of i1:
659def: Pat<(i1 (load AddrFI:$fi)),
660 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000661def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000662 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000663def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000664 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
665
666def I1toI32: OutPatFrag<(ops node:$Rs),
667 (C2_muxii (i1 $Rs), 1, 0)>;
668
669def I32toI1: OutPatFrag<(ops node:$Rs),
670 (i1 (C2_tfrrp (i32 $Rs)))>;
671
672defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
673def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
674
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000675def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000676 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000677def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000678 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000679def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000680 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
681
682let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000683def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000684 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
685
686def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
687def: Pat<(HexagonBARRIER), (Y2_barrier)>;
688
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000689def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000690 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
691
692
693// Support for generating global address.
694// Taken from X86InstrInfo.td.
695def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
696 SDTCisVT<1, i32>,
697 SDTCisPtrTy<0>]>;
698def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
699def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
700
701// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000702def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
703def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000704
705def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
706def: Pat<(i1 0), (PS_false)>;
707def: Pat<(i1 1), (PS_true)>;
708
709// Pseudo instructions.
710def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
711def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
712 SDTCisVT<1, i32> ]>;
713
714def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
715 [SDNPHasChain, SDNPOutGlue]>;
716def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
717 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
718
719def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
720
721// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
722// Optional Flag and Variable Arguments.
723// Its 1 Operand has pointer type.
724def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
725 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
726
727
728def: Pat<(callseq_start timm:$amt),
729 (ADJCALLSTACKDOWN imm:$amt)>;
730def: Pat<(callseq_end timm:$amt1, timm:$amt2),
731 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
732
733//Tail calls.
734def: Pat<(HexagonTCRet tglobaladdr:$dst),
735 (PS_tailcall_i tglobaladdr:$dst)>;
736def: Pat<(HexagonTCRet texternalsym:$dst),
737 (PS_tailcall_i texternalsym:$dst)>;
738def: Pat<(HexagonTCRet I32:$dst),
739 (PS_tailcall_r I32:$dst)>;
740
741// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000742def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000743 (A2_zxth IntRegs:$src1)>;
744
745// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000746def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000747 (A2_zxtb IntRegs:$src1)>;
748
749// Map Add(p1, true) to p1 = not(p1).
750// Add(p1, false) should never be produced,
751// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000752def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000753 (C2_not PredRegs:$src1)>;
754
755// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000756def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000757 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
758
759// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
760// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000761def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
762 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000763 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
764
765// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
766// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000767def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000768 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
769
770// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000771def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000772 (J2_jumpf PredRegs:$src1, bb:$offset)>;
773
774// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000775def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000776 (A2_sxtw (LoReg DoubleRegs:$src1))>;
777
778// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000779def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000780 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
781
782// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000783def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000784 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
785
786// We want to prevent emitting pnot's as much as possible.
787// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000788def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000789 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000790 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000791 bb:$offset)>;
792
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000793def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000794 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000795 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000796
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000797def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000798 (J2_jumpf PredRegs:$src1, bb:$offset)>;
799
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000800def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801 (J2_jumpt PredRegs:$src1, bb:$offset)>;
802
803// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000804def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000805 (J2_jumpf (C2_cmpgti IntRegs:$src1, (SDEC1 s8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000806 bb:$offset)>;
807
808// Map from a 64-bit select to an emulated 64-bit mux.
809// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000810def: Pat<(select I1:$src1, I64:$src2,
811 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000812 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
813 (HiReg DoubleRegs:$src3)),
814 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
815 (LoReg DoubleRegs:$src3)))>;
816
817// Map from a 1-bit select to logical ops.
818// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000819def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000820 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
821 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
822
823// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000824def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000825 (LoReg DoubleRegs:$src)>;
826
827// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000828def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000829 (C2_tfrrp (LoReg DoubleRegs:$src))>;
830
831// rs <= rt -> !(rs > rt).
832let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000833def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000834 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
835
836// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000837def : Pat<(i1 (setle I32:$src1, I32:$src2)),
838 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000839
840// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000841def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000842 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
843
844// Map cmpne -> cmpeq.
845// Hexagon_TODO: We should improve on this.
846// rs != rt -> !(rs == rt).
847let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000848def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000849 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
850
851// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000852def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000853 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
854
855// Map cmpne(Rss) -> !cmpew(Rss).
856// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000857def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000858 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
859
860// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
861// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000862def : Pat <(i1 (setge I32:$src1, I32:$src2)),
863 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000864
865// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
866let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000867def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000868 (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000869
870// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
871// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000872def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000873 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
874
875// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
876// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
877// rs < rt -> !(rs >= rt).
878let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000879def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000880 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000881
882// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000883def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000884 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
885
886// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000887def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000888 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000889
890// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000891def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000892 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
893
894// Map from Rs >= Rt -> !(Rt > Rs).
895// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000896def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000897 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
898
899// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
900// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000901def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000902 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
903
904// Sign extends.
905// i1 -> i32
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000906def: Pat<(i32 (sext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000907 (C2_muxii PredRegs:$src1, -1, 0)>;
908
909// i1 -> i64
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000910def: Pat<(i64 (sext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000911 (A2_combinew (A2_tfrsi -1), (C2_muxii PredRegs:$src1, -1, 0))>;
912
913// Zero extends.
914// i1 -> i32
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000915def: Pat<(i32 (zext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000916 (C2_muxii PredRegs:$src1, 1, 0)>;
917
918// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000919def: Pat<(i32 (anyext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000920 (C2_muxii PredRegs:$src1, 1, 0)>;
921
922// Map from Rss = Pd to Rdd = sxtw (mux(Pd, #1, #0))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000923def: Pat<(i64 (anyext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000924 (A2_sxtw (C2_muxii PredRegs:$src1, 1, 0))>;
925
926// Clear the sign bit in a 64-bit register.
927def ClearSign : OutPatFrag<(ops node:$Rss),
928 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
929
930def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
931 (A2_addp
932 (M2_dpmpyuu_acc_s0
933 (S2_lsr_i_p
934 (A2_addp
935 (M2_dpmpyuu_acc_s0
936 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
937 (HiReg $Rss),
938 (LoReg $Rtt)),
939 (A2_combinew (A2_tfrsi 0),
940 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
941 32),
942 (HiReg $Rss),
943 (HiReg $Rtt)),
944 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
945
946// Multiply 64-bit unsigned and use upper result.
947def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
948
949// Multiply 64-bit signed and use upper result.
950//
951// For two signed 64-bit integers A and B, let A' and B' denote A and B
952// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
953// sign bit of A (and identically for B). With this notation, the signed
954// product A*B can be written as:
955// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
956// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
957// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
958// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
959
960def : Pat <(mulhs I64:$Rss, I64:$Rtt),
961 (A2_subp
962 (MulHU $Rss, $Rtt),
963 (A2_addp
964 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
965 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
966
967// Hexagon specific ISD nodes.
968def SDTHexagonALLOCA : SDTypeProfile<1, 2,
969 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
970def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
971 [SDNPHasChain]>;
972
973
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000974def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000975 (PS_alloca IntRegs:$Rs, imm:$A)>;
976
977def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
978def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
979
980def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
981def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
982
983let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000984def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
985def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
986def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
987def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000988
989let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000990def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
991def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
992def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
993def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000994
995let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000996def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
997def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
998def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
999def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001000let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001001def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001002
1003let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001004def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1005def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1006def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1007def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001008let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001009def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001010
1011let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001012def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1013def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1014def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1015def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001016let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001017def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001018
1019let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001020def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1021def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1022def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1023def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001024let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001025def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001026
1027let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001028def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1029def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1030def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1031def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001032let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001033def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1034def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1035def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1036def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1037def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001038
1039let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001040def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1041def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1042def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1043def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001044let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001045def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1046def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1047def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1048def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1049def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001050
1051let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001052def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1053def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1054def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1055def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001056let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001057def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1058def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1059def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1060def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1061def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001062
1063let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001064def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1065def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1066def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1067def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001068let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001069def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1070def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1071def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1072def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1073def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001074
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001075def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1076def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1077def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1078def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001079
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001080def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1081def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1082def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1083def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001084
1085def SDTHexagonINSERT:
1086 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1087 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1088def SDTHexagonINSERTRP:
1089 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1090 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1091
1092def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1093def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1094
1095def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1096 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1097def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1098 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1099def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1100 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1101def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1102 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1103
1104let AddedComplexity = 100 in
1105def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1106 (i32 (extloadi8 (add I32:$b, 3))),
1107 24, 8),
1108 (i32 16)),
1109 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1110 (zextloadi8 I32:$b)),
1111 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1112
1113def SDTHexagonEXTRACTU:
1114 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1115 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1116def SDTHexagonEXTRACTURP:
1117 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1118 SDTCisVT<2, i64>]>;
1119
1120def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1121def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1122
1123def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1124 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1125def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1126 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1127def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1128 (S2_extractu_rp I32:$src1, I64:$src2)>;
1129def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1130 (S2_extractup_rp I64:$src1, I64:$src2)>;
1131
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001132def n8_0ImmPred: PatLeaf<(i32 imm), [{
1133 int64_t V = N->getSExtValue();
1134 return -255 <= V && V <= 0;
1135}]>;
1136
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001137// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001138def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001139 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1140
1141multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001142 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001143}
1144
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001145def: Pat<(add (Sext64 I32:$Rs), I64:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001146 (A2_addsp IntRegs:$Rs, DoubleRegs:$Rt)>;
1147
1148let AddedComplexity = 200 in {
1149 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1150 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1151 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1152 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1153 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1154 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1155 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1156 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1157}
1158
1159def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1160 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1161
1162def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1163 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1164
1165
1166// Map call instruction
1167def : Pat<(callv3 I32:$dst),
1168 (J2_callr I32:$dst)>;
1169def : Pat<(callv3 tglobaladdr:$dst),
1170 (J2_call tglobaladdr:$dst)>;
1171def : Pat<(callv3 texternalsym:$dst),
1172 (J2_call texternalsym:$dst)>;
1173def : Pat<(callv3 tglobaltlsaddr:$dst),
1174 (J2_call tglobaltlsaddr:$dst)>;
1175
1176def : Pat<(callv3nr I32:$dst),
1177 (PS_callr_nr I32:$dst)>;
1178def : Pat<(callv3nr tglobaladdr:$dst),
1179 (PS_call_nr tglobaladdr:$dst)>;
1180def : Pat<(callv3nr texternalsym:$dst),
1181 (PS_call_nr texternalsym:$dst)>;
1182
1183
1184def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1185def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1186
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001187
1188// Pats for instruction selection.
1189
1190// A class to embed the usual comparison patfrags within a zext to i32.
1191// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1192// names, or else the frag's "body" won't match the operands.
1193class CmpInReg<PatFrag Op>
1194 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1195
1196def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1197def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1198
1199def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1200def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1201def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1202
1203def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1204def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1205
1206let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001207 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001208 255), 0)),
1209 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001210 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001211 255), 0)),
1212 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001213 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001214 65535), 0)),
1215 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001216 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001217 65535), 0)),
1218 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1219}
1220
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001221def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001222 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001223def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001224 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1225
1226// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001227def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1228 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001229 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1230
1231// The complexity of the combines involving immediates should be greater
1232// than the complexity of the combine with two registers.
1233let AddedComplexity = 50 in {
1234def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1235 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1236
1237def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1238 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1239}
1240
1241// The complexity of the combine with two immediates should be greater than
1242// the complexity of a combine involving a register.
1243let AddedComplexity = 75 in {
1244def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1245 (A4_combineii imm:$s8, imm:$u6)>;
1246def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1247 (A2_combineii imm:$s8, imm:$S8)>;
1248}
1249
1250
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001251def ToZext64: OutPatFrag<(ops node:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001252 (i64 (A4_combineir 0, (i32 $Rs)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001253def ToSext64: OutPatFrag<(ops node:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001254 (i64 (A2_sxtw (i32 $Rs)))>;
1255
1256// Patterns to generate indexed loads with different forms of the address:
1257// - frameindex,
1258// - base + offset,
1259// - base (without offset).
1260multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1261 PatLeaf ImmPred, InstHexagon MI> {
1262 def: Pat<(VT (Load AddrFI:$fi)),
1263 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1264 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1265 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1266 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1267 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001268 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001269 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1270}
1271
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001272defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1273defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1274defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1275defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1276defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1277defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1278defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1279defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001280
1281// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001282def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001283
1284multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1285 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1286 (HexagonCONST32 tglobaladdr:$src3)))),
1287 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1288 def : Pat <(VT (ldOp (add IntRegs:$src1,
1289 (HexagonCONST32 tglobaladdr:$src2)))),
1290 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1291
1292 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1293 (HexagonCONST32 tconstpool:$src3)))),
1294 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1295 def : Pat <(VT (ldOp (add IntRegs:$src1,
1296 (HexagonCONST32 tconstpool:$src2)))),
1297 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1298
1299 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1300 (HexagonCONST32 tjumptable:$src3)))),
1301 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1302 def : Pat <(VT (ldOp (add IntRegs:$src1,
1303 (HexagonCONST32 tjumptable:$src2)))),
1304 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1305}
1306
1307let AddedComplexity = 60 in {
1308defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1309defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1310defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1311
1312defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1313defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1314defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1315
1316defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1317defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1318}
1319
1320// 'def pats' for load instructions with base + register offset and non-zero
1321// immediate value. Immediate value is used to left-shift the second
1322// register operand.
1323class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001324 : Pat<(VT (Load (add I32:$Rs,
1325 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001326 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1327
1328let AddedComplexity = 40 in {
1329 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1330 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1331 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1332 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1333 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1334 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1335 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1336 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1337}
1338
1339// 'def pats' for load instruction base + register offset and
1340// zero immediate value.
1341class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001342 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001343 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1344
1345let AddedComplexity = 20 in {
1346 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1347 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1348 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1349 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1350 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1351 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1352 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1353 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1354}
1355
1356// zext i1->i64
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001357def: Pat<(i64 (zext I1:$src1)),
1358 (ToZext64 (C2_muxii PredRegs:$src1, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001359
1360// zext i32->i64
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001361def: Pat<(Zext64 I32:$src1),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001362 (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001363
1364let AddedComplexity = 40 in
1365multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1366 PatFrag stOp> {
1367 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001368 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001369 u32_0ImmPred:$src3)),
1370 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1371
1372 def : Pat<(stOp (VT RC:$src4),
1373 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1374 (HexagonCONST32 tglobaladdr:$src3))),
1375 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1376
1377 def : Pat<(stOp (VT RC:$src4),
1378 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1379 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1380}
1381
1382defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1383defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1384defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1385defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1386
1387class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001388 : Pat<(Store Value:$Ru, (add I32:$Rs,
1389 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001390 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1391
1392let AddedComplexity = 40 in {
1393 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1394 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1395 def: Storexs_pat<store, I32, S4_storeri_rr>;
1396 def: Storexs_pat<store, I64, S4_storerd_rr>;
1397}
1398
1399def s30_2ProperPred : PatLeaf<(i32 imm), [{
1400 int64_t v = (int64_t)N->getSExtValue();
1401 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1402}]>;
1403def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001404 int32_t Imm = N->getSExtValue();
1405 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001406}]>;
1407
1408let AddedComplexity = 40 in
1409def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1410 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1411
1412class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1413 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1414 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1415
1416let AddedComplexity = 20 in {
1417 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1418 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1419 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1420 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1421}
1422
1423
1424def IMM_BYTE : SDNodeXForm<imm, [{
1425 // -1 etc is represented as 255 etc
1426 // assigning to a byte restores our desired signed value.
1427 int8_t imm = N->getSExtValue();
1428 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1429}]>;
1430
1431def IMM_HALF : SDNodeXForm<imm, [{
1432 // -1 etc is represented as 65535 etc
1433 // assigning to a short restores our desired signed value.
1434 int16_t imm = N->getSExtValue();
1435 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1436}]>;
1437
1438def IMM_WORD : SDNodeXForm<imm, [{
1439 // -1 etc can be represented as 4294967295 etc
1440 // Currently, it's not doing this. But some optimization
1441 // might convert -1 to a large +ve number.
1442 // assigning to a word restores our desired signed value.
1443 int32_t imm = N->getSExtValue();
1444 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1445}]>;
1446
1447def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1448def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1449def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1450
1451// Emit store-immediate, but only when the stored value will not be constant-
1452// extended. The reason for that is that there is no pass that can optimize
1453// constant extenders in store-immediate instructions. In some cases we can
1454// end up will a number of such stores, all of which store the same extended
1455// value (e.g. after unrolling a loop that initializes floating point array).
1456
1457// Predicates to determine if the 16-bit immediate is expressible as a sign-
1458// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1459// beyond 0..15, so we don't care what is in there.
1460
1461def i16in8ImmPred: PatLeaf<(i32 imm), [{
1462 int64_t v = (int16_t)N->getSExtValue();
1463 return v == (int64_t)(int8_t)v;
1464}]>;
1465
1466// Predicates to determine if the 32-bit immediate is expressible as a sign-
1467// extended 8-bit immediate.
1468def i32in8ImmPred: PatLeaf<(i32 imm), [{
1469 int64_t v = (int32_t)N->getSExtValue();
1470 return v == (int64_t)(int8_t)v;
1471}]>;
1472
1473
1474let AddedComplexity = 40 in {
1475 // Even though the offset is not extendable in the store-immediate, we
1476 // can still generate the fi# in the base address. If the final offset
1477 // is not valid for the instruction, we will replace it with a scratch
1478 // register.
1479// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1480// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1481// S4_storeirh_io>;
1482// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1483
1484// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1485// S4_storeirb_io>;
1486// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1487// ToImmHalf, S4_storeirh_io>;
1488// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1489// S4_storeiri_io>;
1490
1491 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1492 S4_storeirb_io>;
1493 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1494 S4_storeirh_io>;
1495 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1496 S4_storeiri_io>;
1497}
1498
1499def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1500def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1501def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1502
1503// op(Ps, op(Pt, Pu))
1504class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1505 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1506 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1507
1508// op(Ps, op(Pt, ~Pu))
1509class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1510 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1511 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1512
1513def: LogLog_pat<and, and, C4_and_and>;
1514def: LogLog_pat<and, or, C4_and_or>;
1515def: LogLog_pat<or, and, C4_or_and>;
1516def: LogLog_pat<or, or, C4_or_or>;
1517
1518def: LogLogNot_pat<and, and, C4_and_andn>;
1519def: LogLogNot_pat<and, or, C4_and_orn>;
1520def: LogLogNot_pat<or, and, C4_or_andn>;
1521def: LogLogNot_pat<or, or, C4_or_orn>;
1522
1523//===----------------------------------------------------------------------===//
1524// PIC: Support for PIC compilations. The patterns and SD nodes defined
1525// below are needed to support code generation for PIC
1526//===----------------------------------------------------------------------===//
1527
1528def SDT_HexagonAtGot
1529 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1530def SDT_HexagonAtPcrel
1531 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1532
1533// AT_GOT address-of-GOT, address-of-global, offset-in-global
1534def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1535// AT_PCREL address-of-global
1536def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1537
1538def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1539 (L2_loadri_io I32:$got, imm:$addr)>;
1540def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1541 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1542def: Pat<(HexagonAtPcrel I32:$addr),
1543 (C4_addipc imm:$addr)>;
1544
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001545def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001546 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001547def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001548 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1549
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001550def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1552
1553// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001554def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1555 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001556 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1557
1558// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001559def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1560 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001561 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1562
1563// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001564def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001565 (s32_0ImmPred:$src2)),
1566 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1567
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001568def: Pat<(xor I64:$dst2,
1569 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001570 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001571def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001572 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1573
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001574def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001575 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1576
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001577def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001578 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1579
1580
1581
1582// Count trailing zeros: 64-bit.
1583def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1584
1585// Count trailing ones: 64-bit.
1586def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1587
1588// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001589def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1590def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1591def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1592def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001593
1594
1595let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001596 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1597 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1598 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1599 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001600}
1601
1602// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1603// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1604// if ([!]tstbit(...)) jump ...
1605let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001606def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1607 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001608
1609let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001610def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1611 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001612
1613// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1614// represented as a compare against "value & 0xFF", which is an exact match
1615// for cmpb (same for cmph). The patterns below do not contain any additional
1616// complexity that would make them preferable, and if they were actually used
1617// instead of cmpb/cmph, they would result in a compare against register that
1618// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1619def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1620 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1621def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1622 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1623def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1624 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1625
1626
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001627def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001628 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001629def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001630 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1631
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001632def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001633 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001634def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001635 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1636
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001637def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001638 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1639
1640def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1641
1642class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1643 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1644 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1645
1646let AddedComplexity = 200 in {
1647 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1648 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1649 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1650 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1651}
1652
1653let AddedComplexity = 30 in {
1654 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1655 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1656}
1657
1658class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1659 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1660 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1661
1662def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1663def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1664
1665let AddedComplexity = 200 in {
1666 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1667 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1668 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1669 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1670 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1671 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1672 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1673 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1674}
1675
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001676def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001677 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1678
1679
1680//===----------------------------------------------------------------------===//
1681// MEMOP
1682//===----------------------------------------------------------------------===//
1683
1684def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001685 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001686 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001687}]>;
1688
1689def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001690 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001691 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001692}]>;
1693
1694def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001695 int64_t V = N->getSExtValue();
1696 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001697}]>;
1698
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001699def IsNPow2_8 : PatLeaf<(i32 imm), [{
1700 uint8_t NV = ~N->getZExtValue();
1701 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001702}]>;
1703
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001704def IsNPow2_16 : PatLeaf<(i32 imm), [{
1705 uint16_t NV = ~N->getZExtValue();
1706 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001707}]>;
1708
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001709def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001710 uint8_t V = N->getZExtValue();
1711 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001712}]>;
1713
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001714def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001715 uint16_t V = N->getZExtValue();
1716 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001717}]>;
1718
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001719def LogN2_8 : SDNodeXForm<imm, [{
1720 uint8_t NV = ~N->getZExtValue();
1721 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001722}]>;
1723
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001724def LogN2_16 : SDNodeXForm<imm, [{
1725 uint16_t NV = ~N->getZExtValue();
1726 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001727}]>;
1728
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001729def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001730 int8_t NV = -N->getSExtValue();
1731 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001732}]>;
1733
1734def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001735 int16_t NV = -N->getSExtValue();
1736 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001737}]>;
1738
1739def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001740 int32_t NV = -N->getSExtValue();
1741 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001742}]>;
1743
1744def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1745
1746multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1747 InstHexagon MI> {
1748 // Addr: i32
1749 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1750 (MI I32:$Rs, 0, I32:$A)>;
1751 // Addr: fi
1752 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1753 (MI AddrFI:$Rs, 0, I32:$A)>;
1754}
1755
1756multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1757 SDNode Oper, InstHexagon MI> {
1758 // Addr: i32
1759 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1760 (add I32:$Rs, ImmPred:$Off)),
1761 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001762 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1763 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001764 (MI I32:$Rs, imm:$Off, I32:$A)>;
1765 // Addr: fi
1766 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1767 (add AddrFI:$Rs, ImmPred:$Off)),
1768 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001769 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1770 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001771 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1772}
1773
1774multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1775 SDNode Oper, InstHexagon MI> {
1776 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1777 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1778}
1779
1780let AddedComplexity = 180 in {
1781 // add reg
1782 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1783 /*anyext*/ L4_add_memopb_io>;
1784 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1785 /*sext*/ L4_add_memopb_io>;
1786 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1787 /*zext*/ L4_add_memopb_io>;
1788 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1789 /*anyext*/ L4_add_memoph_io>;
1790 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1791 /*sext*/ L4_add_memoph_io>;
1792 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1793 /*zext*/ L4_add_memoph_io>;
1794 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1795
1796 // sub reg
1797 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1798 /*anyext*/ L4_sub_memopb_io>;
1799 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1800 /*sext*/ L4_sub_memopb_io>;
1801 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1802 /*zext*/ L4_sub_memopb_io>;
1803 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1804 /*anyext*/ L4_sub_memoph_io>;
1805 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1806 /*sext*/ L4_sub_memoph_io>;
1807 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1808 /*zext*/ L4_sub_memoph_io>;
1809 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1810
1811 // and reg
1812 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1813 /*anyext*/ L4_and_memopb_io>;
1814 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1815 /*sext*/ L4_and_memopb_io>;
1816 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1817 /*zext*/ L4_and_memopb_io>;
1818 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1819 /*anyext*/ L4_and_memoph_io>;
1820 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1821 /*sext*/ L4_and_memoph_io>;
1822 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1823 /*zext*/ L4_and_memoph_io>;
1824 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1825
1826 // or reg
1827 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1828 /*anyext*/ L4_or_memopb_io>;
1829 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1830 /*sext*/ L4_or_memopb_io>;
1831 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1832 /*zext*/ L4_or_memopb_io>;
1833 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1834 /*anyext*/ L4_or_memoph_io>;
1835 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1836 /*sext*/ L4_or_memoph_io>;
1837 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1838 /*zext*/ L4_or_memoph_io>;
1839 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1840}
1841
1842
1843multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1844 PatFrag Arg, SDNodeXForm ArgMod,
1845 InstHexagon MI> {
1846 // Addr: i32
1847 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1848 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1849 // Addr: fi
1850 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1851 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1852}
1853
1854multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1855 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1856 InstHexagon MI> {
1857 // Addr: i32
1858 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1859 (add I32:$Rs, ImmPred:$Off)),
1860 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001861 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1862 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001863 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1864 // Addr: fi
1865 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1866 (add AddrFI:$Rs, ImmPred:$Off)),
1867 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001868 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1869 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001870 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1871}
1872
1873multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1874 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1875 InstHexagon MI> {
1876 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1877 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1878}
1879
1880
1881let AddedComplexity = 200 in {
1882 // add imm
1883 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1884 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1885 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1886 /*sext*/ IdImm, L4_iadd_memopb_io>;
1887 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1888 /*zext*/ IdImm, L4_iadd_memopb_io>;
1889 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1890 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1891 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1892 /*sext*/ IdImm, L4_iadd_memoph_io>;
1893 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1894 /*zext*/ IdImm, L4_iadd_memoph_io>;
1895 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1896 L4_iadd_memopw_io>;
1897 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1898 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1899 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1900 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1901 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1902 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1903 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1904 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1905 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1906 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1907 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1908 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1909 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1910 L4_iadd_memopw_io>;
1911
1912 // sub imm
1913 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1914 /*anyext*/ IdImm, L4_isub_memopb_io>;
1915 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1916 /*sext*/ IdImm, L4_isub_memopb_io>;
1917 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1918 /*zext*/ IdImm, L4_isub_memopb_io>;
1919 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1920 /*anyext*/ IdImm, L4_isub_memoph_io>;
1921 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1922 /*sext*/ IdImm, L4_isub_memoph_io>;
1923 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1924 /*zext*/ IdImm, L4_isub_memoph_io>;
1925 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1926 L4_isub_memopw_io>;
1927 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1928 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1929 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1930 /*sext*/ NegImm8, L4_isub_memopb_io>;
1931 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1932 /*zext*/ NegImm8, L4_isub_memopb_io>;
1933 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1934 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1935 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1936 /*sext*/ NegImm16, L4_isub_memoph_io>;
1937 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1938 /*zext*/ NegImm16, L4_isub_memoph_io>;
1939 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1940 L4_isub_memopw_io>;
1941
1942 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001943 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1944 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1945 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1946 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1947 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1948 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1949 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1950 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1951 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1952 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1953 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1954 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1955 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1956 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001957
1958 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001959 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1960 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1961 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1962 /*sext*/ Log2_8, L4_ior_memopb_io>;
1963 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1964 /*zext*/ Log2_8, L4_ior_memopb_io>;
1965 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1966 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1967 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1968 /*sext*/ Log2_16, L4_ior_memoph_io>;
1969 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1970 /*zext*/ Log2_16, L4_ior_memoph_io>;
1971 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1972 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001973}
1974
1975def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1976def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1977def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1978
1979// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001980def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001981 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001982
1983// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001984def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001985 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
1986
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001987// For the sequence
1988// zext( setult ( and(Rs, 255), u8))
1989// Use the isdigit transformation below
1990
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001991
1992def u7_0PosImmPred : ImmLeaf<i32, [{
1993 // True if the immediate fits in an 7-bit unsigned field and
1994 // is strictly greater than 0.
1995 return Imm > 0 && isUInt<7>(Imm);
1996}]>;
1997
1998
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001999// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2000// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2001// The isdigit transformation relies on two 'clever' aspects:
2002// 1) The data type is unsigned which allows us to eliminate a zero test after
2003// biasing the expression by 48. We are depending on the representation of
2004// the unsigned types, and semantics.
2005// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2006//
2007// For the C code:
2008// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2009// The code is transformed upstream of llvm into
2010// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002011
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002012let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002013def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002014 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002015
2016class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2017 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2018
2019class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2020 InstHexagon MI>
2021 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2022
2023class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2024 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2025
2026class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2027 InstHexagon MI>
2028 : Pat<(Store Value:$val, Addr:$addr),
2029 (MI Addr:$addr, (ValueMod Value:$val))>;
2030
2031let AddedComplexity = 30 in {
2032 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2033 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2034 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2035 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2036
2037 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2038 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2039 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2040}
2041
2042def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2043def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2044def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2045def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2046
2047let AddedComplexity = 100 in {
2048 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2049 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2050 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2051 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2052
2053 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2054 // to "r0 = 1; memw(#foo) = r0"
2055 let AddedComplexity = 100 in
2056 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2057 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2058}
2059
2060class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2061 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2062 (VT (MI tglobaladdr:$absaddr))>;
2063
2064let AddedComplexity = 30 in {
2065 def: LoadAbs_pats <load, PS_loadriabs>;
2066 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2067 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2068 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2069 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2070 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2071 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2072 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2073 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2074}
2075
2076let AddedComplexity = 30 in
2077def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002078 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002079
2080def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2081def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2082def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2083def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2084
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002085def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2086def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2087
2088def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2089def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2090
2091// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2092class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2093 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2094 (VT (MI tglobaladdr:$global))>;
2095
2096let AddedComplexity = 100 in {
2097 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2098 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2099 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2100 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2101 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2102 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2103 def: LoadGP_pats <load, L2_loadrigp>;
2104 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2105}
2106
2107// When the Interprocedural Global Variable optimizer realizes that a certain
2108// global variable takes only two constant values, it shrinks the global to
2109// a boolean. Catch those loads here in the following 3 patterns.
2110let AddedComplexity = 100 in {
2111 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2112 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2113}
2114
2115// Transfer global address into a register
2116def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2117def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2118def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2119
2120let AddedComplexity = 30 in {
2121 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2122 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2123 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2124}
2125
2126let AddedComplexity = 30 in {
2127 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2128 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2129 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2130 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2131 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2132}
2133
2134// Indexed store word - global address.
2135// memw(Rs+#u6:2)=#S8
2136let AddedComplexity = 100 in
2137defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2138
2139// Load from a global address that has only one use in the current basic block.
2140let AddedComplexity = 100 in {
2141 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2142 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2143 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2144
2145 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2146 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2147 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2148
2149 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2150 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2151}
2152
2153// Store to a global address that has only one use in the current basic block.
2154let AddedComplexity = 100 in {
2155 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2156 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2157 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2158 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2159
2160 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2161}
2162
2163// i8/i16/i32 -> i64 loads
2164// We need a complexity of 120 here to override preceding handling of
2165// zextload.
2166let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002167 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2168 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2169 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002170
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002171 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2172 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2173 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002174
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002175 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2176 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2177 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002178}
2179
2180let AddedComplexity = 100 in {
2181 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2182 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2183 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2184
2185 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2186 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2187 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2188
2189 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2190 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2191}
2192
2193let AddedComplexity = 100 in {
2194 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2195 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2196 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2197 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2198}
2199
2200def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2201def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2202def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2203def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2204
2205def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2206def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2207def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2208def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2209
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002210def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002211 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002212 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002213 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002214 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2215 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002216
2217// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2218// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2219// We don't really want either one here.
2220def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2221def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2222 [SDNPHasChain]>;
2223
2224def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2225 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2226def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2227 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2228
2229def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2230def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2231
2232def ftoi : SDNodeXForm<fpimm, [{
2233 APInt I = N->getValueAPF().bitcastToAPInt();
2234 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2235 MVT::getIntegerVT(I.getBitWidth()));
2236}]>;
2237
2238
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002239def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002240 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2241
2242def SDTHexagonI32I64: SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
2243 SDTCisVT<1, i64>]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002244def HexagonPOPCOUNT: SDNode<"HexagonISD::POPCOUNT", SDTHexagonI32I64>;
2245
2246def: Pat<(HexagonPOPCOUNT I64:$Rss), (S5_popcountp I64:$Rss)>;
2247
2248let AddedComplexity = 20 in {
2249 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2250 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2251}
2252
2253let AddedComplexity = 60 in {
2254 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2255 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2256}
2257
2258let AddedComplexity = 40 in {
2259 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2260 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2261}
2262
2263let AddedComplexity = 20 in {
2264 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2265 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2266}
2267
2268let AddedComplexity = 80 in {
2269 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2270 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2271 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2272}
2273
2274let AddedComplexity = 100 in {
2275 def: LoadGP_pats <load, L2_loadrigp, f32>;
2276 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2277}
2278
2279let AddedComplexity = 20 in {
2280 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2281 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2282}
2283
2284// Simple patterns should be tried with the least priority.
2285def: Storex_simple_pat<store, F32, S2_storeri_io>;
2286def: Storex_simple_pat<store, F64, S2_storerd_io>;
2287
2288let AddedComplexity = 60 in {
2289 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2290 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2291}
2292
2293let AddedComplexity = 40 in {
2294 def: Storexs_pat<store, F32, S4_storeri_rr>;
2295 def: Storexs_pat<store, F64, S4_storerd_rr>;
2296}
2297
2298let AddedComplexity = 20 in {
2299 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2300 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2301}
2302
2303let AddedComplexity = 80 in {
2304 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2305 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2306}
2307
2308let AddedComplexity = 100 in {
2309 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2310 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2311}
2312
2313defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2314defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2315def: Storex_simple_pat<store, F32, S2_storeri_io>;
2316def: Storex_simple_pat<store, F64, S2_storerd_io>;
2317
2318def: Pat<(fadd F32:$src1, F32:$src2),
2319 (F2_sfadd F32:$src1, F32:$src2)>;
2320
2321def: Pat<(fsub F32:$src1, F32:$src2),
2322 (F2_sfsub F32:$src1, F32:$src2)>;
2323
2324def: Pat<(fmul F32:$src1, F32:$src2),
2325 (F2_sfmpy F32:$src1, F32:$src2)>;
2326
2327let Predicates = [HasV5T] in {
2328 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2329 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2330}
2331
2332let AddedComplexity = 100, Predicates = [HasV5T] in {
2333 class SfSel12<PatFrag Cmp, InstHexagon MI>
2334 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2335 (MI F32:$Rs, F32:$Rt)>;
2336 class SfSel21<PatFrag Cmp, InstHexagon MI>
2337 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2338 (MI F32:$Rs, F32:$Rt)>;
2339
2340 def: SfSel12<setolt, F2_sfmin>;
2341 def: SfSel12<setole, F2_sfmin>;
2342 def: SfSel12<setogt, F2_sfmax>;
2343 def: SfSel12<setoge, F2_sfmax>;
2344 def: SfSel21<setolt, F2_sfmax>;
2345 def: SfSel21<setole, F2_sfmax>;
2346 def: SfSel21<setogt, F2_sfmin>;
2347 def: SfSel21<setoge, F2_sfmin>;
2348}
2349
2350class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2351 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2352 (MI F32:$src1, F32:$src2)>;
2353class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2354 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2355 (MI F64:$src1, F64:$src2)>;
2356
2357def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2358def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2359def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2360def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2361
2362def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2363def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2364def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2365def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2366
2367let Predicates = [HasV5T] in
2368multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2369 // IntRegs
2370 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2371 (IntMI F32:$src1, F32:$src2)>;
2372 // DoubleRegs
2373 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2374 (DoubleMI F64:$src1, F64:$src2)>;
2375}
2376
2377defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2378defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2379defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2380
2381//===----------------------------------------------------------------------===//
2382// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2383//===----------------------------------------------------------------------===//
2384let Predicates = [HasV5T] in
2385multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2386 // IntRegs
2387 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2388 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2389 (IntMI F32:$src1, F32:$src2))>;
2390
2391 // DoubleRegs
2392 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2393 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2394 (DoubleMI F64:$src1, F64:$src2))>;
2395}
2396
2397defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2398defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2399defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2400
2401//===----------------------------------------------------------------------===//
2402// Multiclass to define 'Def Pats' for the following dags:
2403// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2404// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2405// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2406// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2407//===----------------------------------------------------------------------===//
2408let Predicates = [HasV5T] in
2409multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2410 InstHexagon DoubleMI> {
2411 // IntRegs
2412 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2413 (C2_not (IntMI F32:$src1, F32:$src2))>;
2414 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2415 (IntMI F32:$src1, F32:$src2)>;
2416 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2417 (IntMI F32:$src1, F32:$src2)>;
2418 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2419 (C2_not (IntMI F32:$src1, F32:$src2))>;
2420
2421 // DoubleRegs
2422 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2423 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2424 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2425 (DoubleMI F64:$src1, F64:$src2)>;
2426 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2427 (DoubleMI F64:$src1, F64:$src2)>;
2428 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2429 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2430}
2431
2432defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2433defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2434defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2435
2436//===----------------------------------------------------------------------===//
2437// Multiclass to define 'Def Pats' for the following dags:
2438// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2439// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2440// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2441// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2442//===----------------------------------------------------------------------===//
2443let Predicates = [HasV5T] in
2444multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2445 InstHexagon DoubleMI> {
2446 // IntRegs
2447 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2448 (C2_not (IntMI F32:$src2, F32:$src1))>;
2449 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2450 (IntMI F32:$src2, F32:$src1)>;
2451 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2452 (IntMI F32:$src2, F32:$src1)>;
2453 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2454 (C2_not (IntMI F32:$src2, F32:$src1))>;
2455
2456 // DoubleRegs
2457 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2458 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2459 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2460 (DoubleMI F64:$src2, F64:$src1)>;
2461 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2462 (DoubleMI F64:$src2, F64:$src1)>;
2463 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2464 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2465}
2466
2467defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2468defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2469
2470
2471// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2472let Predicates = [HasV5T] in {
2473 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2474 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2475 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2476 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2477 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2478 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2479 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2480 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2481}
2482
2483// Ordered lt.
2484let Predicates = [HasV5T] in {
2485 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2486 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2487 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2488 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2489 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2490 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2491 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2492 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2493}
2494
2495// Unordered lt.
2496let Predicates = [HasV5T] in {
2497 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2498 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2499 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2500 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2501 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2502 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2503 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2504 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2505 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2506 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2507 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2508 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2509}
2510
2511// Ordered le.
2512let Predicates = [HasV5T] in {
2513 // rs <= rt -> rt >= rs.
2514 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2515 (F2_sfcmpge F32:$src2, F32:$src1)>;
2516 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2517 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2518
2519 // Rss <= Rtt -> Rtt >= Rss.
2520 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2521 (F2_dfcmpge F64:$src2, F64:$src1)>;
2522 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2523 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2524}
2525
2526// Unordered le.
2527let Predicates = [HasV5T] in {
2528// rs <= rt -> rt >= rs.
2529 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2530 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2531 (F2_sfcmpge F32:$src2, F32:$src1))>;
2532 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2533 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2534 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2535 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2536 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2537 (F2_dfcmpge F64:$src2, F64:$src1))>;
2538 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2539 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2540 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2541}
2542
2543// Ordered ne.
2544let Predicates = [HasV5T] in {
2545 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2546 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2547 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2548 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2549 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2550 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2551 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2552 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2553}
2554
2555// Unordered ne.
2556let Predicates = [HasV5T] in {
2557 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2558 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2559 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2560 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2561 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2562 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2563 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2564 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2565 (C2_not (F2_sfcmpeq F32:$src1,
2566 (f32 (A2_tfrsi (ftoi $src2))))))>;
2567 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2568 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2569 (C2_not (F2_dfcmpeq F64:$src1,
2570 (CONST64 (ftoi $src2)))))>;
2571}
2572
2573// Besides set[o|u][comparions], we also need set[comparisons].
2574let Predicates = [HasV5T] in {
2575 // lt.
2576 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2577 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2578 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2579 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2580 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2581 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2582 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2583 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2584
2585 // le.
2586 // rs <= rt -> rt >= rs.
2587 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2588 (F2_sfcmpge F32:$src2, F32:$src1)>;
2589 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2590 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2591
2592 // Rss <= Rtt -> Rtt >= Rss.
2593 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2594 (F2_dfcmpge F64:$src2, F64:$src1)>;
2595 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2596 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2597
2598 // ne.
2599 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2600 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2601 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2602 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2603 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2604 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2605 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2606 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2607}
2608
2609
2610def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2611def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2612
2613def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2614def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2615def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2616def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2617
2618def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2619def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2620def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2621def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2622
2623def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2624def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2625def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2626def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2627
2628def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2629def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2630def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2631def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2632
2633// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2634let Predicates = [HasV5T] in {
2635 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2636 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2637 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2638 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2639}
2640
2641def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2642 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2643
2644def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2645 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2646
2647def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2648 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2649
2650def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2651 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2652 Requires<[HasV5T]>;
2653
2654def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2655 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2656 Requires<[HasV5T]>;
2657
2658def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2659 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2660 Requires<[HasV5T]>;
2661
2662def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2663 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2664 Requires<[HasV5T]>;
2665
2666def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2667 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2668 Requires<[HasV5T]>;
2669
2670def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2671 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2672 Requires<[HasV5T]>;
2673
2674// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2675// => r0 = mux(p0, #i, r1)
2676def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2677 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2678 Requires<[HasV5T]>;
2679
2680// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2681// => r0 = mux(p0, r1, #i)
2682def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2683 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2684 Requires<[HasV5T]>;
2685
2686def: Pat<(i32 (fp_to_sint F64:$src1)),
2687 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2688 Requires<[HasV5T]>;
2689
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002690def : Pat <(fabs F32:$src1),
2691 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002692 Requires<[HasV5T]>;
2693
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002694def : Pat <(fneg F32:$src1),
2695 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002696 Requires<[HasV5T]>;
2697
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002698def: Pat<(fabs F64:$Rs),
2699 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002700 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2701 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002702
2703def: Pat<(fneg F64:$Rs),
2704 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002705 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2706 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002707
2708def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2709 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2710}]>;
2711
2712def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2713 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2714}]>;
2715
2716def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2717 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2718}]>;
2719
2720def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2721 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2722}]>;
2723
2724
2725multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2726 // Aligned stores
2727 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2728 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2729 Requires<[UseHVXSgl]>;
2730 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2731 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2732 Requires<[UseHVXSgl]>;
2733
2734 // 128B Aligned stores
2735 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2736 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2737 Requires<[UseHVXDbl]>;
2738 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2739 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2740 Requires<[UseHVXDbl]>;
2741
2742 // Fold Add R+OFF into vector store.
2743 let AddedComplexity = 10 in {
2744 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
2745 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2746 (V6_vS32b_ai IntRegs:$src2, s4_6ImmPred:$offset,
2747 (VTSgl VectorRegs:$src1))>,
2748 Requires<[UseHVXSgl]>;
2749 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
2750 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2751 (V6_vS32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset,
2752 (VTSgl VectorRegs:$src1))>,
2753 Requires<[UseHVXSgl]>;
2754
2755 // Fold Add R+OFF into vector store 128B.
2756 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
2757 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2758 (V6_vS32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2759 (VTDbl VectorRegs128B:$src1))>,
2760 Requires<[UseHVXDbl]>;
2761 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
2762 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2763 (V6_vS32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2764 (VTDbl VectorRegs128B:$src1))>,
2765 Requires<[UseHVXDbl]>;
2766 }
2767}
2768
2769defm : vS32b_ai_pats <v64i8, v128i8>;
2770defm : vS32b_ai_pats <v32i16, v64i16>;
2771defm : vS32b_ai_pats <v16i32, v32i32>;
2772defm : vS32b_ai_pats <v8i64, v16i64>;
2773
2774
2775multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2776 // Aligned loads
2777 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2778 (V6_vL32b_ai IntRegs:$addr, 0) >,
2779 Requires<[UseHVXSgl]>;
2780 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2781 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2782 Requires<[UseHVXSgl]>;
2783
2784 // 128B Load
2785 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2786 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2787 Requires<[UseHVXDbl]>;
2788 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2789 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2790 Requires<[UseHVXDbl]>;
2791
2792 // Fold Add R+OFF into vector load.
2793 let AddedComplexity = 10 in {
2794 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2795 (V6_vL32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2796 Requires<[UseHVXDbl]>;
2797 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2798 (V6_vL32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2799 Requires<[UseHVXDbl]>;
2800
2801 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2802 (V6_vL32b_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2803 Requires<[UseHVXSgl]>;
2804 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2805 (V6_vL32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2806 Requires<[UseHVXSgl]>;
2807 }
2808}
2809
2810defm : vL32b_ai_pats <v64i8, v128i8>;
2811defm : vL32b_ai_pats <v32i16, v64i16>;
2812defm : vL32b_ai_pats <v16i32, v32i32>;
2813defm : vL32b_ai_pats <v8i64, v16i64>;
2814
2815multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2816 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2817 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2818 Requires<[UseHVXSgl]>;
2819 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2820 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2821 Requires<[UseHVXSgl]>;
2822
2823 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2824 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2825 (VTDbl VecDblRegs128B:$src1))>,
2826 Requires<[UseHVXDbl]>;
2827 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2828 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2829 (VTDbl VecDblRegs128B:$src1))>,
2830 Requires<[UseHVXDbl]>;
2831}
2832
2833defm : STrivv_pats <v128i8, v256i8>;
2834defm : STrivv_pats <v64i16, v128i16>;
2835defm : STrivv_pats <v32i32, v64i32>;
2836defm : STrivv_pats <v16i64, v32i64>;
2837
2838multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2839 def : Pat<(VTSgl (alignedload I32:$addr)),
2840 (PS_vloadrw_ai I32:$addr, 0)>,
2841 Requires<[UseHVXSgl]>;
2842 def : Pat<(VTSgl (unalignedload I32:$addr)),
2843 (PS_vloadrwu_ai I32:$addr, 0)>,
2844 Requires<[UseHVXSgl]>;
2845
2846 def : Pat<(VTDbl (alignedload I32:$addr)),
2847 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2848 Requires<[UseHVXDbl]>;
2849 def : Pat<(VTDbl (unalignedload I32:$addr)),
2850 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2851 Requires<[UseHVXDbl]>;
2852}
2853
2854defm : LDrivv_pats <v128i8, v256i8>;
2855defm : LDrivv_pats <v64i16, v128i16>;
2856defm : LDrivv_pats <v32i32, v64i32>;
2857defm : LDrivv_pats <v16i64, v32i64>;
2858
2859let Predicates = [HasV60T,UseHVXSgl] in {
2860 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2861 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2862 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2863 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2864}
2865let Predicates = [HasV60T,UseHVXDbl] in {
2866 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2867 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2868 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2869 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2870}
2871
2872
2873def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2874 SDTCisSubVecOfVec<1, 0>]>;
2875
2876def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2877
2878def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2879 (v16i32 VectorRegs:$Vt))),
2880 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2881 Requires<[UseHVXSgl]>;
2882def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2883 (v32i32 VecDblRegs:$Vt))),
2884 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2885 Requires<[UseHVXDbl]>;
2886
2887def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2888 SDTCisInt<3>]>;
2889
2890def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2891
2892// 0 as the last argument denotes vpacke. 1 denotes vpacko
2893def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2894 (v64i8 VectorRegs:$Vt), (i32 0))),
2895 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2896 Requires<[UseHVXSgl]>;
2897def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2898 (v64i8 VectorRegs:$Vt), (i32 1))),
2899 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2900 Requires<[UseHVXSgl]>;
2901def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2902 (v32i16 VectorRegs:$Vt), (i32 0))),
2903 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2904 Requires<[UseHVXSgl]>;
2905def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2906 (v32i16 VectorRegs:$Vt), (i32 1))),
2907 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2908 Requires<[UseHVXSgl]>;
2909
2910def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2911 (v128i8 VecDblRegs:$Vt), (i32 0))),
2912 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2913 Requires<[UseHVXDbl]>;
2914def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2915 (v128i8 VecDblRegs:$Vt), (i32 1))),
2916 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2917 Requires<[UseHVXDbl]>;
2918def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2919 (v64i16 VecDblRegs:$Vt), (i32 0))),
2920 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2921 Requires<[UseHVXDbl]>;
2922def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2923 (v64i16 VecDblRegs:$Vt), (i32 1))),
2924 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2925 Requires<[UseHVXDbl]>;
2926
2927def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2928def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2929def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2930def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2931def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2932def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2933def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2934def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2935
2936
2937multiclass bitconvert_32<ValueType a, ValueType b> {
2938 def : Pat <(b (bitconvert (a IntRegs:$src))),
2939 (b IntRegs:$src)>;
2940 def : Pat <(a (bitconvert (b IntRegs:$src))),
2941 (a IntRegs:$src)>;
2942}
2943
2944multiclass bitconvert_64<ValueType a, ValueType b> {
2945 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2946 (b DoubleRegs:$src)>;
2947 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2948 (a DoubleRegs:$src)>;
2949}
2950
2951// Bit convert vector types to integers.
2952defm : bitconvert_32<v4i8, i32>;
2953defm : bitconvert_32<v2i16, i32>;
2954defm : bitconvert_64<v8i8, i64>;
2955defm : bitconvert_64<v4i16, i64>;
2956defm : bitconvert_64<v2i32, i64>;
2957
2958def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2959 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2960def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2961 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2962def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2963 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2964
2965def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2966 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2967def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2968 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2969def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2970 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2971
2972def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2973 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2974
2975def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2976 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2977
2978def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2979def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2980
2981// Replicate the low 8-bits from 32-bits input register into each of the
2982// four bytes of 32-bits destination register.
2983def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2984
2985// Replicate the low 16-bits from 32-bits input register into each of the
2986// four halfwords of 64-bits destination register.
2987def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2988
2989
2990class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
2991 : Pat <(Op Type:$Rss, Type:$Rtt),
2992 (MI Type:$Rss, Type:$Rtt)>;
2993
2994def: VArith_pat <A2_vaddub, add, V8I8>;
2995def: VArith_pat <A2_vaddh, add, V4I16>;
2996def: VArith_pat <A2_vaddw, add, V2I32>;
2997def: VArith_pat <A2_vsubub, sub, V8I8>;
2998def: VArith_pat <A2_vsubh, sub, V4I16>;
2999def: VArith_pat <A2_vsubw, sub, V2I32>;
3000
3001def: VArith_pat <A2_and, and, V2I16>;
3002def: VArith_pat <A2_xor, xor, V2I16>;
3003def: VArith_pat <A2_or, or, V2I16>;
3004
3005def: VArith_pat <A2_andp, and, V8I8>;
3006def: VArith_pat <A2_andp, and, V4I16>;
3007def: VArith_pat <A2_andp, and, V2I32>;
3008def: VArith_pat <A2_orp, or, V8I8>;
3009def: VArith_pat <A2_orp, or, V4I16>;
3010def: VArith_pat <A2_orp, or, V2I32>;
3011def: VArith_pat <A2_xorp, xor, V8I8>;
3012def: VArith_pat <A2_xorp, xor, V4I16>;
3013def: VArith_pat <A2_xorp, xor, V2I32>;
3014
3015def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3016 (i32 u5_0ImmPred:$c))))),
3017 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3018def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3019 (i32 u5_0ImmPred:$c))))),
3020 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3021def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3022 (i32 u5_0ImmPred:$c))))),
3023 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3024
3025def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3026 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3027def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3028 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3029def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3030 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3031
3032
3033def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3034 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3035def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3036 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3037
3038def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3039def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3040def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3041def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3042def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3043def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3044
3045def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3046 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3047def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3048 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3049def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3050 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3051def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3052 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3053def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3054 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3055def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3056 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3057
3058class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3059 : Pat <(Op Value:$Rs, I32:$Rt),
3060 (MI Value:$Rs, I32:$Rt)>;
3061
3062def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3063def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3064def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3065def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3066def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3067def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3068
3069
3070def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3071 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3072def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3073 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3074def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3075 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3076
3077def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3078def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3079def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3080def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3081def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3082def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3083def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3084def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3085def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3086
3087
3088class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3089 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3090 (MI Value:$Rs, Value:$Rt)>;
3091
3092def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3093def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3094def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3095
3096def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3097def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3098def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3099
3100def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3101def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3102def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3103
3104
3105class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3106 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3107 (MI InVal:$Rs, InVal:$Rt)>;
3108
3109def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3110def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3111def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3112
3113def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3114def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3115def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3116
3117def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3118 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3119def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3120 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3121
3122
3123// Adds two v4i8: Hexagon does not have an insn for this one, so we
3124// use the double add v8i8, and use only the low part of the result.
3125def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003126 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003127
3128// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3129// use the double sub v8i8, and use only the low part of the result.
3130def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003131 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003132
3133//
3134// No 32 bit vector mux.
3135//
3136def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003137 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003138def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003139 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003140
3141//
3142// 64-bit vector mux.
3143//
3144def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3145 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3146def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3147 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3148def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3149 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3150
3151//
3152// No 32 bit vector compare.
3153//
3154def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003155 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003156def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003157 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003158def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003159 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003160
3161def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003162 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003163def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003164 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003165def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167
3168
3169class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3170 ValueType CmpTy>
3171 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3172 (InvMI Value:$Rt, Value:$Rs)>;
3173
3174// Map from a compare operation to the corresponding instruction with the
3175// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3176def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3177def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3178def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3179def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3180def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3181def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3182
3183def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3184def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3185def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3186def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3187def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3188def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3189
3190// Map from vcmpne(Rss) -> !vcmpew(Rss).
3191// rs != rt -> !(rs == rt).
3192def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3193 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3194
3195
3196// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3197// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3198def: Pat<(v4i8 (trunc V4I16:$Rs)),
3199 (S2_vtrunehb V4I16:$Rs)>;
3200
3201// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3202// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3203// S2_vtrunohb
3204
3205// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3206// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3207// S2_vtruneh
3208
3209def: Pat<(v2i16 (trunc V2I32:$Rs)),
3210 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3211
3212
3213def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3214def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3215
3216def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3217def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3218
3219def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3220def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3221def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3222def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3223def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3224def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3225
3226// Sign extends a v2i8 into a v2i32.
3227def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3228 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3229
3230// Sign extends a v2i16 into a v2i32.
3231def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3232 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3233
3234
3235// Multiplies two v2i16 and returns a v2i32. We are using here the
3236// saturating multiply, as hexagon does not provide a non saturating
3237// vector multiply, and saturation does not impact the result that is
3238// in double precision of the operands.
3239
3240// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3241// with the C semantics for this one, this pattern uses the half word
3242// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3243// then truncated to fit this back into a v2i16 and to simulate the
3244// wrap around semantics for unsigned in C.
3245def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3246 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3247
3248def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003249 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3250 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003251
3252// Multiplies two v4i16 vectors.
3253def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3254 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3255 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3256
3257def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3258 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3259 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3260
3261// Multiplies two v4i8 vectors.
3262def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3263 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3264 Requires<[HasV5T]>;
3265
3266def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3267 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3268
3269// Multiplies two v8i8 vectors.
3270def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3271 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3272 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3273 Requires<[HasV5T]>;
3274
3275def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3276 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3277 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3278
3279def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3280 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3281
3282def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3283def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3284def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3285def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3286
3287class ShufflePat<InstHexagon MI, SDNode Op>
3288 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3289 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3290
3291// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3292def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3293
3294// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3295def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3296
3297// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3298def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3299
3300// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3301def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3302
3303
3304// Truncated store from v4i16 to v4i8.
3305def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3306 (truncstore node:$val, node:$ptr),
3307 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3308
3309// Truncated store from v2i32 to v2i16.
3310def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3311 (truncstore node:$val, node:$ptr),
3312 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3313
3314def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3315 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3316 (LoReg $Rs))))>;
3317
3318def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3319 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3320
3321
3322// Zero and sign extended load from v2i8 into v2i16.
3323def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3324 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3325
3326def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3327 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3328
3329def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3330 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3331
3332def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3333 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3334
3335def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3336 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3337
3338def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3339 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3340
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003341
3342// Read cycle counter.
3343//
3344def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3345def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3346 [SDNPHasChain]>;
3347
3348def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;