blob: 46898cfd8fcd76ed5dfa8f81dc42ebd18813d5f6 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng2bd65362011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenge45d6852011-01-11 21:46:47 +000018#include "llvm/ADT/Triple.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000019#include "llvm/MC/MCInstrItineraries.h"
20#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng54b68e32011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000028class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000029
Evan Cheng54b68e32011-07-01 20:45:01 +000030class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000031protected:
Evan Chengbf407072010-09-10 01:29:16 +000032 enum ARMProcFamilyEnum {
Quentin Colombet13cd5212012-11-29 19:48:01 +000033 Others, CortexA5, CortexA8, CortexA9, CortexA15, Swift
Evan Chengbf407072010-09-10 01:29:16 +000034 };
35
Evan Chengbf407072010-09-10 01:29:16 +000036 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
37 ARMProcFamilyEnum ARMProcFamily;
38
Evan Cheng8b2bda02011-07-07 03:55:05 +000039 /// HasV4TOps, HasV5TOps, HasV5TEOps, HasV6Ops, HasV6T2Ops, HasV7Ops -
40 /// Specify whether target support specific ARM ISA variants.
41 bool HasV4TOps;
42 bool HasV5TOps;
43 bool HasV5TEOps;
44 bool HasV6Ops;
45 bool HasV6T2Ops;
46 bool HasV7Ops;
47
Evan Cheng48346c12012-04-11 05:33:07 +000048 /// HasVFPv2, HasVFPv3, HasVFPv4, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000049 /// floating point ISAs are supported.
Evan Cheng8b2bda02011-07-07 03:55:05 +000050 bool HasVFPv2;
51 bool HasVFPv3;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000052 bool HasVFPv4;
Evan Cheng8b2bda02011-07-07 03:55:05 +000053 bool HasNEON;
Evan Cheng10043e22007-01-19 07:51:42 +000054
David Goodwina307edb2009-08-05 16:01:19 +000055 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
56 /// specified. Use the method useNEONForSinglePrecisionFP() to
57 /// determine if NEON should actually be used.
David Goodwin3b9c52c2009-08-04 17:53:06 +000058 bool UseNEONForSinglePrecisionFP;
59
Bob Wilsone8a549c2012-09-29 21:43:49 +000060 /// UseMulOps - True if non-microcoded fused integer multiply-add and
61 /// multiply-subtract instructions should be used.
62 bool UseMulOps;
63
Evan Cheng62c7b5b2010-12-05 22:04:16 +000064 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
65 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
66 bool SlowFPVMLx;
Jim Grosbach34de7762010-03-24 22:31:46 +000067
Evan Cheng38bf5ad2011-03-31 19:38:48 +000068 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
69 /// forwarding to allow mul + mla being issued back to back.
70 bool HasVMLxForwarding;
71
Evan Cheng58066e32010-07-13 19:21:50 +000072 /// SlowFPBrcc - True if floating point compare + branch is slow.
73 bool SlowFPBrcc;
74
Evan Cheng6dbe7132011-07-07 19:09:06 +000075 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng1834f5d2011-07-07 19:05:12 +000076 bool InThumbMode;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000077
Evan Cheng2bd65362011-07-07 00:08:19 +000078 /// HasThumb2 - True if Thumb2 instructions are supported.
79 bool HasThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000080
Andrew Trick207c5692012-08-08 02:44:08 +000081 /// IsMClass - True if the subtarget belongs to the 'M' profile of CPUs -
James Molloy21efa7d2011-09-28 14:21:38 +000082 /// v6m, v7m for example.
83 bool IsMClass;
84
Evan Cheng5190f092010-08-11 07:17:46 +000085 /// NoARM - True if subtarget does not support ARM mode execution.
86 bool NoARM;
87
David Goodwin17199b52009-09-30 00:10:16 +000088 /// PostRAScheduler - True if using post-register-allocation scheduler.
89 bool PostRAScheduler;
90
Evan Cheng10043e22007-01-19 07:51:42 +000091 /// IsR9Reserved - True if R9 is a not available as general purpose register.
92 bool IsR9Reserved;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000093
Anton Korobeynikov25229082009-11-24 00:44:37 +000094 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
95 /// imms (including global addresses).
96 bool UseMovt;
97
Bob Wilson8decdc42011-10-07 17:17:49 +000098 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
99 /// must be able to synthesize call stubs for interworking between ARM and
100 /// Thumb.
101 bool SupportsTailCall;
102
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000103 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
104 /// only so far)
105 bool HasFP16;
106
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000107 /// HasD16 - True if subtarget is limited to 16 double precision
108 /// FP registers for VFPv3.
109 bool HasD16;
110
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000111 /// HasHardwareDivide - True if subtarget supports [su]div
112 bool HasHardwareDivide;
113
Bob Wilsone8a549c2012-09-29 21:43:49 +0000114 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
115 bool HasHardwareDivideInARM;
116
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000117 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
118 /// instructions.
119 bool HasT2ExtractPack;
120
Evan Cheng6e809de2010-08-11 06:22:01 +0000121 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
122 /// instructions.
123 bool HasDataBarrier;
124
Evan Chengce8fb682010-08-09 18:35:19 +0000125 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
126 /// over 16-bit ones.
127 bool Pref32BitThumb;
128
Bob Wilsona2881ee2011-04-19 18:11:49 +0000129 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
130 /// that partially update CPSR and add false dependency on the previous
131 /// CPSR setting instruction.
132 bool AvoidCPSRPartialUpdate;
133
Evan Cheng65f9d192012-02-28 18:51:51 +0000134 /// HasRAS - Some processors perform return stack prediction. CodeGen should
135 /// avoid issue "normal" call instructions to callees which do not return.
136 bool HasRAS;
137
Evan Cheng8740ee32010-11-03 06:34:55 +0000138 /// HasMPExtension - True if the subtarget supports Multiprocessing
139 /// extension (ARMv7 only).
140 bool HasMPExtension;
141
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000142 /// FPOnlySP - If true, the floating point unit only supports single
143 /// precision.
144 bool FPOnlySP;
145
Bob Wilson3dc97322010-09-28 04:09:35 +0000146 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
147 /// accesses for some types. For details, see
148 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
149 bool AllowsUnalignedMem;
150
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000151 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
152 /// and such) instructions in Thumb2 code.
153 bool Thumb2DSP;
154
Evan Cheng10043e22007-01-19 07:51:42 +0000155 /// stackAlignment - The minimum alignment known to hold of the stack frame on
156 /// entry to the function and which must be maintained by every function.
157 unsigned stackAlignment;
158
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000159 /// CPUString - String name of used CPU.
160 std::string CPUString;
161
Evan Chenge45d6852011-01-11 21:46:47 +0000162 /// TargetTriple - What processor and OS we're targeting.
163 Triple TargetTriple;
164
Andrew Trick352abc12012-08-08 02:44:16 +0000165 /// SchedModel - Processor specific instruction costs.
166 const MCSchedModel *SchedModel;
167
Evan Cheng4e712de2009-06-19 01:51:50 +0000168 /// Selected instruction itineraries (one entry per itinerary class.)
169 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000170
Evan Cheng10043e22007-01-19 07:51:42 +0000171 public:
Evan Cheng181fe362007-01-19 19:22:40 +0000172 enum {
173 isELF, isDarwin
174 } TargetType;
175
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000176 enum {
177 ARM_ABI_APCS,
178 ARM_ABI_AAPCS // ARM EABI
179 } TargetABI;
180
Evan Cheng10043e22007-01-19 07:51:42 +0000181 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000182 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000183 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000184 ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng2bd65362011-07-07 00:08:19 +0000185 const std::string &FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000186
Dan Gohman544ab2c2008-04-12 04:36:06 +0000187 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
188 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000189 unsigned getMaxInlineSizeThreshold() const {
Bob Wilsonc499fae2010-03-11 00:20:49 +0000190 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
191 // Change this once Thumb1 ldmia / stmia support is added.
192 return isThumb1Only() ? 0 : 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000193 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000194 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000195 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000196 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000197
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000198 void computeIssueWidth();
199
Evan Cheng8b2bda02011-07-07 03:55:05 +0000200 bool hasV4TOps() const { return HasV4TOps; }
201 bool hasV5TOps() const { return HasV5TOps; }
202 bool hasV5TEOps() const { return HasV5TEOps; }
203 bool hasV6Ops() const { return HasV6Ops; }
204 bool hasV6T2Ops() const { return HasV6T2Ops; }
205 bool hasV7Ops() const { return HasV7Ops; }
Evan Cheng10043e22007-01-19 07:51:42 +0000206
Quentin Colombet13cd5212012-11-29 19:48:01 +0000207 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Evan Chengbf407072010-09-10 01:29:16 +0000208 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
209 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000210 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000211 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng94307f62011-11-09 01:57:03 +0000212 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000213 bool isLikeA9() const { return isCortexA9() || isCortexA15(); }
Evan Chengbf407072010-09-10 01:29:16 +0000214
Evan Cheng5190f092010-08-11 07:17:46 +0000215 bool hasARMOps() const { return !NoARM; }
216
Evan Cheng8b2bda02011-07-07 03:55:05 +0000217 bool hasVFP2() const { return HasVFPv2; }
218 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000219 bool hasVFP4() const { return HasVFPv4; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000220 bool hasNEON() const { return HasNEON; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000221 bool useNEONForSinglePrecisionFP() const {
David Goodwin3b9c52c2009-08-04 17:53:06 +0000222 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000223
Shantonu Sen94231ee2010-05-06 14:57:47 +0000224 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000225 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Sen94231ee2010-05-06 14:57:47 +0000226 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000227 bool hasDataBarrier() const { return HasDataBarrier; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000228 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000229 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000230 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000231 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000232 bool isFPOnlySP() const { return FPOnlySP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000233 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000234 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Cheng65f9d192012-02-28 18:51:51 +0000235 bool hasRAS() const { return HasRAS; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000236 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000237 bool hasThumb2DSP() const { return Thumb2DSP; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000238
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000239 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000240 bool hasD16() const { return HasD16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000241
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000242 const Triple &getTargetTriple() const { return TargetTriple; }
243
Evan Cheng68132d82011-12-20 18:26:50 +0000244 bool isTargetIOS() const { return TargetTriple.getOS() == Triple::IOS; }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000245 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Nick Lewycky73df7e32011-09-05 21:51:43 +0000246 bool isTargetNaCl() const {
247 return TargetTriple.getOS() == Triple::NativeClient;
248 }
Evan Chenge45d6852011-01-11 21:46:47 +0000249 bool isTargetELF() const { return !isTargetDarwin(); }
Evan Cheng181fe362007-01-19 19:22:40 +0000250
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000251 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
252 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
253
Evan Cheng1834f5d2011-07-07 19:05:12 +0000254 bool isThumb() const { return InThumbMode; }
255 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
256 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000257 bool hasThumb2() const { return HasThumb2; }
James Molloy21efa7d2011-09-28 14:21:38 +0000258 bool isMClass() const { return IsMClass; }
259 bool isARClass() const { return !IsMClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000260
Evan Cheng10043e22007-01-19 07:51:42 +0000261 bool isR9Reserved() const { return IsR9Reserved; }
262
Anton Korobeynikov25229082009-11-24 00:44:37 +0000263 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
Bob Wilson8decdc42011-10-07 17:17:49 +0000264 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000265
Bob Wilson3dc97322010-09-28 04:09:35 +0000266 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
267
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000268 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000269
Owen Andersona3181e22010-09-28 21:57:50 +0000270 unsigned getMispredictionPenalty() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000271
David Goodwin0d412c22009-11-10 00:48:55 +0000272 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin02ad4cb2009-10-22 23:19:17 +0000273 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000274 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000275 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000276
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000277 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000278 /// selection.
279 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
280
Evan Cheng10043e22007-01-19 07:51:42 +0000281 /// getStackAlignment - Returns the minimum alignment known to hold of the
282 /// stack frame on entry to the function and which must be maintained by every
283 /// function for this subtarget.
284 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000285
286 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
287 /// symbol.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000288 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000289};
290} // End llvm namespace
291
292#endif // ARMSUBTARGET_H