blob: 495afa92b587c5ae435340372835d944f3abd643 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng2bd65362011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Cheng0d639a22011-07-01 21:01:15 +000018#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng8264e272011-06-29 01:14:12 +000019#include "llvm/MC/MCInstrItineraries.h"
Evan Chenge45d6852011-01-11 21:46:47 +000020#include "llvm/ADT/Triple.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng54b68e32011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000028class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000029
Evan Cheng54b68e32011-07-01 20:45:01 +000030class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000031protected:
Evan Chengbf407072010-09-10 01:29:16 +000032 enum ARMProcFamilyEnum {
Silviu Barangab47bb942012-09-13 15:05:10 +000033 Others, CortexA8, CortexA9, CortexA15
Evan Chengbf407072010-09-10 01:29:16 +000034 };
35
Evan Chengbf407072010-09-10 01:29:16 +000036 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
37 ARMProcFamilyEnum ARMProcFamily;
38
Evan Cheng8b2bda02011-07-07 03:55:05 +000039 /// HasV4TOps, HasV5TOps, HasV5TEOps, HasV6Ops, HasV6T2Ops, HasV7Ops -
40 /// Specify whether target support specific ARM ISA variants.
41 bool HasV4TOps;
42 bool HasV5TOps;
43 bool HasV5TEOps;
44 bool HasV6Ops;
45 bool HasV6T2Ops;
46 bool HasV7Ops;
47
Evan Cheng48346c12012-04-11 05:33:07 +000048 /// HasVFPv2, HasVFPv3, HasVFPv4, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000049 /// floating point ISAs are supported.
Evan Cheng8b2bda02011-07-07 03:55:05 +000050 bool HasVFPv2;
51 bool HasVFPv3;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000052 bool HasVFPv4;
Evan Cheng8b2bda02011-07-07 03:55:05 +000053 bool HasNEON;
Evan Cheng10043e22007-01-19 07:51:42 +000054
David Goodwina307edb2009-08-05 16:01:19 +000055 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
56 /// specified. Use the method useNEONForSinglePrecisionFP() to
57 /// determine if NEON should actually be used.
David Goodwin3b9c52c2009-08-04 17:53:06 +000058 bool UseNEONForSinglePrecisionFP;
59
Evan Cheng62c7b5b2010-12-05 22:04:16 +000060 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
61 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
62 bool SlowFPVMLx;
Jim Grosbach34de7762010-03-24 22:31:46 +000063
Evan Cheng38bf5ad2011-03-31 19:38:48 +000064 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
65 /// forwarding to allow mul + mla being issued back to back.
66 bool HasVMLxForwarding;
67
Evan Cheng58066e32010-07-13 19:21:50 +000068 /// SlowFPBrcc - True if floating point compare + branch is slow.
69 bool SlowFPBrcc;
70
Evan Cheng6dbe7132011-07-07 19:09:06 +000071 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng1834f5d2011-07-07 19:05:12 +000072 bool InThumbMode;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000073
Evan Cheng2bd65362011-07-07 00:08:19 +000074 /// HasThumb2 - True if Thumb2 instructions are supported.
75 bool HasThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000076
Andrew Trick207c5692012-08-08 02:44:08 +000077 /// IsMClass - True if the subtarget belongs to the 'M' profile of CPUs -
James Molloy21efa7d2011-09-28 14:21:38 +000078 /// v6m, v7m for example.
79 bool IsMClass;
80
Evan Cheng5190f092010-08-11 07:17:46 +000081 /// NoARM - True if subtarget does not support ARM mode execution.
82 bool NoARM;
83
David Goodwin17199b52009-09-30 00:10:16 +000084 /// PostRAScheduler - True if using post-register-allocation scheduler.
85 bool PostRAScheduler;
86
Evan Cheng10043e22007-01-19 07:51:42 +000087 /// IsR9Reserved - True if R9 is a not available as general purpose register.
88 bool IsR9Reserved;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000089
Anton Korobeynikov25229082009-11-24 00:44:37 +000090 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
91 /// imms (including global addresses).
92 bool UseMovt;
93
Bob Wilson8decdc42011-10-07 17:17:49 +000094 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
95 /// must be able to synthesize call stubs for interworking between ARM and
96 /// Thumb.
97 bool SupportsTailCall;
98
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000099 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
100 /// only so far)
101 bool HasFP16;
102
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000103 /// HasD16 - True if subtarget is limited to 16 double precision
104 /// FP registers for VFPv3.
105 bool HasD16;
106
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000107 /// HasHardwareDivide - True if subtarget supports [su]div
108 bool HasHardwareDivide;
109
110 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
111 /// instructions.
112 bool HasT2ExtractPack;
113
Evan Cheng6e809de2010-08-11 06:22:01 +0000114 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
115 /// instructions.
116 bool HasDataBarrier;
117
Evan Chengce8fb682010-08-09 18:35:19 +0000118 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
119 /// over 16-bit ones.
120 bool Pref32BitThumb;
121
Bob Wilsona2881ee2011-04-19 18:11:49 +0000122 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
123 /// that partially update CPSR and add false dependency on the previous
124 /// CPSR setting instruction.
125 bool AvoidCPSRPartialUpdate;
126
Evan Cheng65f9d192012-02-28 18:51:51 +0000127 /// HasRAS - Some processors perform return stack prediction. CodeGen should
128 /// avoid issue "normal" call instructions to callees which do not return.
129 bool HasRAS;
130
Evan Cheng8740ee32010-11-03 06:34:55 +0000131 /// HasMPExtension - True if the subtarget supports Multiprocessing
132 /// extension (ARMv7 only).
133 bool HasMPExtension;
134
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000135 /// FPOnlySP - If true, the floating point unit only supports single
136 /// precision.
137 bool FPOnlySP;
138
Bob Wilson3dc97322010-09-28 04:09:35 +0000139 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
140 /// accesses for some types. For details, see
141 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
142 bool AllowsUnalignedMem;
143
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000144 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
145 /// and such) instructions in Thumb2 code.
146 bool Thumb2DSP;
147
Evan Cheng10043e22007-01-19 07:51:42 +0000148 /// stackAlignment - The minimum alignment known to hold of the stack frame on
149 /// entry to the function and which must be maintained by every function.
150 unsigned stackAlignment;
151
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000152 /// CPUString - String name of used CPU.
153 std::string CPUString;
154
Evan Chenge45d6852011-01-11 21:46:47 +0000155 /// TargetTriple - What processor and OS we're targeting.
156 Triple TargetTriple;
157
Andrew Trick352abc12012-08-08 02:44:16 +0000158 /// SchedModel - Processor specific instruction costs.
159 const MCSchedModel *SchedModel;
160
Evan Cheng4e712de2009-06-19 01:51:50 +0000161 /// Selected instruction itineraries (one entry per itinerary class.)
162 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000163
Evan Cheng10043e22007-01-19 07:51:42 +0000164 public:
Evan Cheng181fe362007-01-19 19:22:40 +0000165 enum {
166 isELF, isDarwin
167 } TargetType;
168
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000169 enum {
170 ARM_ABI_APCS,
171 ARM_ABI_AAPCS // ARM EABI
172 } TargetABI;
173
Evan Cheng10043e22007-01-19 07:51:42 +0000174 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000175 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000176 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000177 ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng2bd65362011-07-07 00:08:19 +0000178 const std::string &FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000179
Dan Gohman544ab2c2008-04-12 04:36:06 +0000180 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
181 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000182 unsigned getMaxInlineSizeThreshold() const {
Bob Wilsonc499fae2010-03-11 00:20:49 +0000183 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
184 // Change this once Thumb1 ldmia / stmia support is added.
185 return isThumb1Only() ? 0 : 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000186 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000187 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000188 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000189 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000190
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000191 void computeIssueWidth();
192
Evan Cheng8b2bda02011-07-07 03:55:05 +0000193 bool hasV4TOps() const { return HasV4TOps; }
194 bool hasV5TOps() const { return HasV5TOps; }
195 bool hasV5TEOps() const { return HasV5TEOps; }
196 bool hasV6Ops() const { return HasV6Ops; }
197 bool hasV6T2Ops() const { return HasV6T2Ops; }
198 bool hasV7Ops() const { return HasV7Ops; }
Evan Cheng10043e22007-01-19 07:51:42 +0000199
Evan Chengbf407072010-09-10 01:29:16 +0000200 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
201 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000202 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Evan Cheng94307f62011-11-09 01:57:03 +0000203 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000204 bool isLikeA9() const { return isCortexA9() || isCortexA15(); }
Evan Chengbf407072010-09-10 01:29:16 +0000205
Evan Cheng5190f092010-08-11 07:17:46 +0000206 bool hasARMOps() const { return !NoARM; }
207
Evan Cheng8b2bda02011-07-07 03:55:05 +0000208 bool hasVFP2() const { return HasVFPv2; }
209 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000210 bool hasVFP4() const { return HasVFPv4; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000211 bool hasNEON() const { return HasNEON; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000212 bool useNEONForSinglePrecisionFP() const {
David Goodwin3b9c52c2009-08-04 17:53:06 +0000213 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000214
Shantonu Sen94231ee2010-05-06 14:57:47 +0000215 bool hasDivide() const { return HasHardwareDivide; }
216 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000217 bool hasDataBarrier() const { return HasDataBarrier; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000218 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000219 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000220 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000221 bool isFPOnlySP() const { return FPOnlySP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000222 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000223 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Cheng65f9d192012-02-28 18:51:51 +0000224 bool hasRAS() const { return HasRAS; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000225 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000226 bool hasThumb2DSP() const { return Thumb2DSP; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000227
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000228 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000229 bool hasD16() const { return HasD16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000230
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000231 const Triple &getTargetTriple() const { return TargetTriple; }
232
Evan Cheng68132d82011-12-20 18:26:50 +0000233 bool isTargetIOS() const { return TargetTriple.getOS() == Triple::IOS; }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000234 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Nick Lewycky73df7e32011-09-05 21:51:43 +0000235 bool isTargetNaCl() const {
236 return TargetTriple.getOS() == Triple::NativeClient;
237 }
Evan Chenge45d6852011-01-11 21:46:47 +0000238 bool isTargetELF() const { return !isTargetDarwin(); }
Evan Cheng181fe362007-01-19 19:22:40 +0000239
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000240 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
241 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
242
Evan Cheng1834f5d2011-07-07 19:05:12 +0000243 bool isThumb() const { return InThumbMode; }
244 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
245 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000246 bool hasThumb2() const { return HasThumb2; }
James Molloy21efa7d2011-09-28 14:21:38 +0000247 bool isMClass() const { return IsMClass; }
248 bool isARClass() const { return !IsMClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000249
Evan Cheng10043e22007-01-19 07:51:42 +0000250 bool isR9Reserved() const { return IsR9Reserved; }
251
Anton Korobeynikov25229082009-11-24 00:44:37 +0000252 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
Bob Wilson8decdc42011-10-07 17:17:49 +0000253 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000254
Bob Wilson3dc97322010-09-28 04:09:35 +0000255 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
256
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000257 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000258
Owen Andersona3181e22010-09-28 21:57:50 +0000259 unsigned getMispredictionPenalty() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000260
David Goodwin0d412c22009-11-10 00:48:55 +0000261 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin02ad4cb2009-10-22 23:19:17 +0000262 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000263 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000264 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000265
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000266 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000267 /// selection.
268 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
269
Evan Cheng10043e22007-01-19 07:51:42 +0000270 /// getStackAlignment - Returns the minimum alignment known to hold of the
271 /// stack frame on entry to the function and which must be maintained by every
272 /// function for this subtarget.
273 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000274
275 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
276 /// symbol.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000277 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000278};
279} // End llvm namespace
280
281#endif // ARMSUBTARGET_H