blob: e5796e688c440ea83e3161afa1f520c2ac567538 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000022#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000023#include "llvm/ADT/VectorExtras.h"
24#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000026#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/Target/TargetOptions.h"
32using namespace llvm;
33
34// FIXME: temporary.
35#include "llvm/Support/CommandLine.h"
36static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
37 cl::desc("Enable fastcc on X86"));
38
39X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
43
Chris Lattner76ac0682005-11-15 00:40:23 +000044 // Set up the TargetLowering object.
45
46 // X86 is weird, it always uses i8 for shift amounts and setcc results.
47 setShiftAmountType(MVT::i8);
48 setSetCCResultType(MVT::i8);
49 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000050 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000051 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner1a8d9182006-01-13 18:00:54 +000052 setStackPointerRegisterToSaveRestore(X86::ESP);
Evan Cheng20931a72006-03-16 21:47:42 +000053
Evan Chengbc047222006-03-22 19:22:18 +000054 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000055 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
56 setUseUnderscoreSetJmpLongJmp(true);
57
Evan Cheng20931a72006-03-16 21:47:42 +000058 // Add legal addressing mode scale values.
59 addLegalAddressScale(8);
60 addLegalAddressScale(4);
61 addLegalAddressScale(2);
62 // Enter the ones which require both scale + index last. These are more
63 // expensive.
64 addLegalAddressScale(9);
65 addLegalAddressScale(5);
66 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000067
Chris Lattner76ac0682005-11-15 00:40:23 +000068 // Set up the register classes.
Chris Lattner76ac0682005-11-15 00:40:23 +000069 addRegisterClass(MVT::i8, X86::R8RegisterClass);
70 addRegisterClass(MVT::i16, X86::R16RegisterClass);
71 addRegisterClass(MVT::i32, X86::R32RegisterClass);
72
73 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
74 // operation.
75 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
76 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
77 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000078
79 if (X86ScalarSSE)
80 // No SSE i64 SINT_TO_FP, so expand i32 UINT_TO_FP instead.
81 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
82 else
83 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Chris Lattner76ac0682005-11-15 00:40:23 +000084
85 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
86 // this operation.
87 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
88 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000089 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000090 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +000091 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +000092 else {
93 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
94 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
95 }
Chris Lattner76ac0682005-11-15 00:40:23 +000096
Evan Cheng5b97fcf2006-01-30 08:02:57 +000097 // We can handle SINT_TO_FP and FP_TO_SINT from/to i64 even though i64
98 // isn't legal.
99 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
100 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
101
Evan Cheng08390f62006-01-30 22:13:22 +0000102 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
103 // this operation.
104 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
105 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
106
107 if (X86ScalarSSE) {
108 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
109 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000110 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000111 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000112 }
113
114 // Handle FP_TO_UINT by promoting the destination to a larger signed
115 // conversion.
116 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
117 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
118 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
119
Evan Chengd13778e2006-02-18 07:26:17 +0000120 if (X86ScalarSSE && !Subtarget->hasSSE3())
Evan Cheng08390f62006-01-30 22:13:22 +0000121 // Expand FP_TO_UINT into a select.
122 // FIXME: We would like to use a Custom expander here eventually to do
123 // the optimal thing for SSE vs. the default expansion in the legalizer.
124 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
125 else
Evan Chengd13778e2006-02-18 07:26:17 +0000126 // With SSE3 we can use fisttpll to convert to a signed i64.
Chris Lattner76ac0682005-11-15 00:40:23 +0000127 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
128
Evan Cheng08390f62006-01-30 22:13:22 +0000129 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
130 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000131
Evan Cheng593bea72006-02-17 07:01:52 +0000132 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000133 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
134 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000135 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
136 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000137 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000138 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
139 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
140 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
141 setOperationAction(ISD::FREM , MVT::f64 , Expand);
142 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
144 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
145 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
147 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
148 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000151 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000152 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000153
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 // These should be promoted to a larger select which is supported.
155 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
156 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000157
158 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000159 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
160 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
161 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
162 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
163 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
164 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
165 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
166 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
167 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000168 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000169 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000170 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000171 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000172 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000173 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000174 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000175 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
176 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
177 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000178 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000179 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
180 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000181
Chris Lattner9c415362005-11-29 06:16:21 +0000182 // We don't have line number support yet.
183 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000184 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000185 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000186 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000187 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000188
Nate Begemane74795c2006-01-25 18:21:52 +0000189 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
190 setOperationAction(ISD::VASTART , MVT::Other, Custom);
191
192 // Use the default implementation.
193 setOperationAction(ISD::VAARG , MVT::Other, Expand);
194 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
195 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000196 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
197 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
198 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000199
Chris Lattner9c7f5032006-03-05 05:08:37 +0000200 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
201 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
202
Chris Lattner76ac0682005-11-15 00:40:23 +0000203 if (X86ScalarSSE) {
204 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000205 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
206 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000207
208 // SSE has no load+extend ops
209 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
210 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
211
Evan Cheng72d5c252006-01-31 22:28:30 +0000212 // Use ANDPD to simulate FABS.
213 setOperationAction(ISD::FABS , MVT::f64, Custom);
214 setOperationAction(ISD::FABS , MVT::f32, Custom);
215
216 // Use XORP to simulate FNEG.
217 setOperationAction(ISD::FNEG , MVT::f64, Custom);
218 setOperationAction(ISD::FNEG , MVT::f32, Custom);
219
Evan Chengd8fba3a2006-02-02 00:28:23 +0000220 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000221 setOperationAction(ISD::FSIN , MVT::f64, Expand);
222 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000223 setOperationAction(ISD::FREM , MVT::f64, Expand);
224 setOperationAction(ISD::FSIN , MVT::f32, Expand);
225 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000226 setOperationAction(ISD::FREM , MVT::f32, Expand);
227
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000228 // Expand FP immediates into loads from the stack, except for the special
229 // cases we handle.
230 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
231 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000232 addLegalFPImmediate(+0.0); // xorps / xorpd
233 } else {
234 // Set up the FP register classes.
235 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000236
237 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
238
Chris Lattner76ac0682005-11-15 00:40:23 +0000239 if (!UnsafeFPMath) {
240 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
241 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
242 }
243
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000244 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000245 addLegalFPImmediate(+0.0); // FLD0
246 addLegalFPImmediate(+1.0); // FLD1
247 addLegalFPImmediate(-0.0); // FLD0/FCHS
248 addLegalFPImmediate(-1.0); // FLD1/FCHS
249 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000250
Evan Cheng19264272006-03-01 01:11:20 +0000251 // First set operation action for all vector types to expand. Then we
252 // will selectively turn on ones that can be effectively codegen'd.
253 for (unsigned VT = (unsigned)MVT::Vector + 1;
254 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
255 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
256 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
257 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
258 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000259 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000260 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000261 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000262 }
263
Evan Chengbc047222006-03-22 19:22:18 +0000264 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000265 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
266 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
267 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
268
Evan Cheng19264272006-03-01 01:11:20 +0000269 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000270 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
271 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
272 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000273 }
274
Evan Chengbc047222006-03-22 19:22:18 +0000275 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000276 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
277
Evan Chengd5e905d2006-03-21 23:01:21 +0000278 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
279 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
280 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
281 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
Evan Cheng082c8782006-03-24 07:29:27 +0000282 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Evan Chengd097e672006-03-22 02:53:00 +0000283 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000284 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000285 }
286
Evan Chengbc047222006-03-22 19:22:18 +0000287 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000288 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
289 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
290 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
291 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
292 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
293
294
Evan Chengd5e905d2006-03-21 23:01:21 +0000295 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
Evan Chengb9b05502006-03-23 01:57:24 +0000296 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
297 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
298 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Chengd5e905d2006-03-21 23:01:21 +0000299 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
Evan Cheng6f7d31e2006-03-25 01:33:37 +0000300 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
301 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
302 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chengd5e905d2006-03-21 23:01:21 +0000303 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
304 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chengb9b05502006-03-23 01:57:24 +0000305 setOperationAction(ISD::LOAD, MVT::v16i8, Legal);
306 setOperationAction(ISD::LOAD, MVT::v8i16, Legal);
307 setOperationAction(ISD::LOAD, MVT::v4i32, Legal);
308 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng5df75882006-03-28 00:39:58 +0000309 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
310 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Cheng082c8782006-03-24 07:29:27 +0000311 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
312 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
313 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
314 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
315 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
Evan Chengd097e672006-03-22 02:53:00 +0000316 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
Evan Cheng5df75882006-03-28 00:39:58 +0000317 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
318 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i16, Custom);
319 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i32, Custom);
320 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000322 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000323 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000324 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 }
326
Evan Cheng78038292006-04-05 23:38:46 +0000327 // We want to custom lower some of our intrinsics.
328 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
329
Chris Lattner76ac0682005-11-15 00:40:23 +0000330 computeRegisterProperties();
331
Evan Cheng6a374562006-02-14 08:25:08 +0000332 // FIXME: These should be based on subtarget info. Plus, the values should
333 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000334 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
335 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
336 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000337 allowUnalignedMemoryAccesses = true; // x86 supports it!
338}
339
340std::vector<SDOperand>
341X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
342 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
343 return LowerFastCCArguments(F, DAG);
344 return LowerCCCArguments(F, DAG);
345}
346
347std::pair<SDOperand, SDOperand>
348X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
349 bool isVarArg, unsigned CallingConv,
350 bool isTailCall,
351 SDOperand Callee, ArgListTy &Args,
352 SelectionDAG &DAG) {
353 assert((!isVarArg || CallingConv == CallingConv::C) &&
354 "Only C takes varargs!");
Evan Cheng172fce72006-01-06 00:43:03 +0000355
356 // If the callee is a GlobalAddress node (quite common, every direct call is)
357 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
358 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
359 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Evan Chengbc7a0f442006-01-11 06:09:51 +0000360 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
361 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Evan Cheng172fce72006-01-06 00:43:03 +0000362
Chris Lattner76ac0682005-11-15 00:40:23 +0000363 if (CallingConv == CallingConv::Fast && EnableFastCC)
364 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
365 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
366}
367
368//===----------------------------------------------------------------------===//
369// C Calling Convention implementation
370//===----------------------------------------------------------------------===//
371
372std::vector<SDOperand>
373X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
374 std::vector<SDOperand> ArgValues;
375
376 MachineFunction &MF = DAG.getMachineFunction();
377 MachineFrameInfo *MFI = MF.getFrameInfo();
378
379 // Add DAG nodes to load the arguments... On entry to a function on the X86,
380 // the stack frame looks like this:
381 //
382 // [ESP] -- return address
383 // [ESP + 4] -- first argument (leftmost lexically)
384 // [ESP + 8] -- second argument, if first argument is four bytes in size
385 // ...
386 //
387 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
388 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
389 MVT::ValueType ObjectVT = getValueType(I->getType());
390 unsigned ArgIncrement = 4;
391 unsigned ObjSize;
392 switch (ObjectVT) {
393 default: assert(0 && "Unhandled argument type!");
394 case MVT::i1:
395 case MVT::i8: ObjSize = 1; break;
396 case MVT::i16: ObjSize = 2; break;
397 case MVT::i32: ObjSize = 4; break;
398 case MVT::i64: ObjSize = ArgIncrement = 8; break;
399 case MVT::f32: ObjSize = 4; break;
400 case MVT::f64: ObjSize = ArgIncrement = 8; break;
401 }
402 // Create the frame index object for this incoming parameter...
403 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
404
405 // Create the SelectionDAG nodes corresponding to a load from this parameter
406 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
407
408 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
409 // dead loads.
410 SDOperand ArgValue;
411 if (!I->use_empty())
412 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
413 DAG.getSrcValue(NULL));
414 else {
415 if (MVT::isInteger(ObjectVT))
416 ArgValue = DAG.getConstant(0, ObjectVT);
417 else
418 ArgValue = DAG.getConstantFP(0, ObjectVT);
419 }
420 ArgValues.push_back(ArgValue);
421
422 ArgOffset += ArgIncrement; // Move on to the next argument...
423 }
424
425 // If the function takes variable number of arguments, make a frame index for
426 // the start of the first vararg value... for expansion of llvm.va_start.
427 if (F.isVarArg())
428 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
429 ReturnAddrIndex = 0; // No return address slot generated yet.
430 BytesToPopOnReturn = 0; // Callee pops nothing.
431 BytesCallerReserves = ArgOffset;
432
433 // Finally, inform the code generator which regs we return values in.
434 switch (getValueType(F.getReturnType())) {
435 default: assert(0 && "Unknown type!");
436 case MVT::isVoid: break;
437 case MVT::i1:
438 case MVT::i8:
439 case MVT::i16:
440 case MVT::i32:
441 MF.addLiveOut(X86::EAX);
442 break;
443 case MVT::i64:
444 MF.addLiveOut(X86::EAX);
445 MF.addLiveOut(X86::EDX);
446 break;
447 case MVT::f32:
448 case MVT::f64:
449 MF.addLiveOut(X86::ST0);
450 break;
451 }
452 return ArgValues;
453}
454
455std::pair<SDOperand, SDOperand>
456X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
457 bool isVarArg, bool isTailCall,
458 SDOperand Callee, ArgListTy &Args,
459 SelectionDAG &DAG) {
460 // Count how many bytes are to be pushed on the stack.
461 unsigned NumBytes = 0;
462
463 if (Args.empty()) {
464 // Save zero bytes.
Chris Lattner62c34842006-02-13 09:00:43 +0000465 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(0, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000466 } else {
467 for (unsigned i = 0, e = Args.size(); i != e; ++i)
468 switch (getValueType(Args[i].second)) {
469 default: assert(0 && "Unknown value type!");
470 case MVT::i1:
471 case MVT::i8:
472 case MVT::i16:
473 case MVT::i32:
474 case MVT::f32:
475 NumBytes += 4;
476 break;
477 case MVT::i64:
478 case MVT::f64:
479 NumBytes += 8;
480 break;
481 }
482
Chris Lattner62c34842006-02-13 09:00:43 +0000483 Chain = DAG.getCALLSEQ_START(Chain,
484 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000485
486 // Arguments go on the stack in reverse order, as specified by the ABI.
487 unsigned ArgOffset = 0;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000488 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000489 std::vector<SDOperand> Stores;
490
491 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
492 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
493 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
494
495 switch (getValueType(Args[i].second)) {
496 default: assert(0 && "Unexpected ValueType for argument!");
497 case MVT::i1:
498 case MVT::i8:
499 case MVT::i16:
500 // Promote the integer to 32 bits. If the input type is signed use a
501 // sign extend, otherwise use a zero extend.
502 if (Args[i].second->isSigned())
503 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
504 else
505 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
506
507 // FALL THROUGH
508 case MVT::i32:
509 case MVT::f32:
510 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
511 Args[i].first, PtrOff,
512 DAG.getSrcValue(NULL)));
513 ArgOffset += 4;
514 break;
515 case MVT::i64:
516 case MVT::f64:
517 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
518 Args[i].first, PtrOff,
519 DAG.getSrcValue(NULL)));
520 ArgOffset += 8;
521 break;
522 }
523 }
524 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
525 }
526
527 std::vector<MVT::ValueType> RetVals;
528 MVT::ValueType RetTyVT = getValueType(RetTy);
529 RetVals.push_back(MVT::Other);
530
531 // The result values produced have to be legal. Promote the result.
532 switch (RetTyVT) {
533 case MVT::isVoid: break;
534 default:
535 RetVals.push_back(RetTyVT);
536 break;
537 case MVT::i1:
538 case MVT::i8:
539 case MVT::i16:
540 RetVals.push_back(MVT::i32);
541 break;
542 case MVT::f32:
543 if (X86ScalarSSE)
544 RetVals.push_back(MVT::f32);
545 else
546 RetVals.push_back(MVT::f64);
547 break;
548 case MVT::i64:
549 RetVals.push_back(MVT::i32);
550 RetVals.push_back(MVT::i32);
551 break;
552 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000553
Nate Begeman7e5496d2006-02-17 00:03:04 +0000554 std::vector<MVT::ValueType> NodeTys;
555 NodeTys.push_back(MVT::Other); // Returns a chain
556 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
557 std::vector<SDOperand> Ops;
558 Ops.push_back(Chain);
559 Ops.push_back(Callee);
Evan Cheng45e190982006-01-05 00:27:02 +0000560
Nate Begeman7e5496d2006-02-17 00:03:04 +0000561 // FIXME: Do not generate X86ISD::TAILCALL for now.
562 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
563 SDOperand InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000564
Nate Begeman7e5496d2006-02-17 00:03:04 +0000565 NodeTys.clear();
566 NodeTys.push_back(MVT::Other); // Returns a chain
567 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
568 Ops.clear();
569 Ops.push_back(Chain);
570 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
571 Ops.push_back(DAG.getConstant(0, getPointerTy()));
572 Ops.push_back(InFlag);
573 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
574 InFlag = Chain.getValue(1);
575
576 SDOperand RetVal;
577 if (RetTyVT != MVT::isVoid) {
Evan Cheng45e190982006-01-05 00:27:02 +0000578 switch (RetTyVT) {
Nate Begeman7e5496d2006-02-17 00:03:04 +0000579 default: assert(0 && "Unknown value type to return!");
Evan Cheng45e190982006-01-05 00:27:02 +0000580 case MVT::i1:
581 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000582 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
583 Chain = RetVal.getValue(1);
584 if (RetTyVT == MVT::i1)
585 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
586 break;
Evan Cheng45e190982006-01-05 00:27:02 +0000587 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000588 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
589 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000590 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000591 case MVT::i32:
592 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
593 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000594 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000595 case MVT::i64: {
596 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
597 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
598 Lo.getValue(2));
599 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
600 Chain = Hi.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000601 break;
602 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000603 case MVT::f32:
604 case MVT::f64: {
605 std::vector<MVT::ValueType> Tys;
606 Tys.push_back(MVT::f64);
607 Tys.push_back(MVT::Other);
608 Tys.push_back(MVT::Flag);
609 std::vector<SDOperand> Ops;
610 Ops.push_back(Chain);
611 Ops.push_back(InFlag);
612 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
613 Chain = RetVal.getValue(1);
614 InFlag = RetVal.getValue(2);
615 if (X86ScalarSSE) {
616 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
617 // shouldn't be necessary except that RFP cannot be live across
618 // multiple blocks. When stackifier is fixed, they can be uncoupled.
619 MachineFunction &MF = DAG.getMachineFunction();
620 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
621 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
622 Tys.clear();
623 Tys.push_back(MVT::Other);
624 Ops.clear();
625 Ops.push_back(Chain);
626 Ops.push_back(RetVal);
627 Ops.push_back(StackSlot);
628 Ops.push_back(DAG.getValueType(RetTyVT));
629 Ops.push_back(InFlag);
630 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
631 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
632 DAG.getSrcValue(NULL));
633 Chain = RetVal.getValue(1);
634 }
Evan Cheng45e190982006-01-05 00:27:02 +0000635
Nate Begeman7e5496d2006-02-17 00:03:04 +0000636 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
637 // FIXME: we would really like to remember that this FP_ROUND
638 // operation is okay to eliminate if we allow excess FP precision.
639 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
640 break;
641 }
642 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000643 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000644
645 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +0000646}
647
Chris Lattner76ac0682005-11-15 00:40:23 +0000648//===----------------------------------------------------------------------===//
649// Fast Calling Convention implementation
650//===----------------------------------------------------------------------===//
651//
652// The X86 'fast' calling convention passes up to two integer arguments in
653// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
654// and requires that the callee pop its arguments off the stack (allowing proper
655// tail calls), and has the same return value conventions as C calling convs.
656//
657// This calling convention always arranges for the callee pop value to be 8n+4
658// bytes, which is needed for tail recursion elimination and stack alignment
659// reasons.
660//
661// Note that this can be enhanced in the future to pass fp vals in registers
662// (when we have a global fp allocator) and do other tricks.
663//
664
665/// AddLiveIn - This helper function adds the specified physical register to the
666/// MachineFunction as a live in value. It also creates a corresponding virtual
667/// register for it.
668static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
669 TargetRegisterClass *RC) {
670 assert(RC->contains(PReg) && "Not the correct regclass!");
671 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
672 MF.addLiveIn(PReg, VReg);
673 return VReg;
674}
675
Chris Lattner388fc4d2006-03-17 17:27:47 +0000676// FASTCC_NUM_INT_ARGS_INREGS - This is the max number of integer arguments
677// to pass in registers. 0 is none, 1 is is "use EAX", 2 is "use EAX and
678// EDX". Anything more is illegal.
679//
680// FIXME: The linscan register allocator currently has problem with
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000681// coalescing. At the time of this writing, whenever it decides to coalesce
Chris Lattner388fc4d2006-03-17 17:27:47 +0000682// a physreg with a virtreg, this increases the size of the physreg's live
683// range, and the live range cannot ever be reduced. This causes problems if
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000684// too many physregs are coaleced with virtregs, which can cause the register
Chris Lattner388fc4d2006-03-17 17:27:47 +0000685// allocator to wedge itself.
686//
687// This code triggers this problem more often if we pass args in registers,
688// so disable it until this is fixed.
689//
690// NOTE: this isn't marked const, so that GCC doesn't emit annoying warnings
691// about code being dead.
692//
693static unsigned FASTCC_NUM_INT_ARGS_INREGS = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000694
Chris Lattner76ac0682005-11-15 00:40:23 +0000695
696std::vector<SDOperand>
697X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
698 std::vector<SDOperand> ArgValues;
699
700 MachineFunction &MF = DAG.getMachineFunction();
701 MachineFrameInfo *MFI = MF.getFrameInfo();
702
703 // Add DAG nodes to load the arguments... On entry to a function the stack
704 // frame looks like this:
705 //
706 // [ESP] -- return address
707 // [ESP + 4] -- first nonreg argument (leftmost lexically)
708 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
709 // ...
710 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
711
712 // Keep track of the number of integer regs passed so far. This can be either
713 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
714 // used).
715 unsigned NumIntRegs = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000716
Chris Lattner76ac0682005-11-15 00:40:23 +0000717 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
718 MVT::ValueType ObjectVT = getValueType(I->getType());
719 unsigned ArgIncrement = 4;
720 unsigned ObjSize = 0;
721 SDOperand ArgValue;
722
723 switch (ObjectVT) {
724 default: assert(0 && "Unhandled argument type!");
725 case MVT::i1:
726 case MVT::i8:
Chris Lattner43798852006-03-17 05:10:20 +0000727 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000728 if (!I->use_empty()) {
729 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
730 X86::R8RegisterClass);
731 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i8);
732 DAG.setRoot(ArgValue.getValue(1));
Chris Lattner82584892005-12-27 03:02:18 +0000733 if (ObjectVT == MVT::i1)
734 // FIXME: Should insert a assertzext here.
735 ArgValue = DAG.getNode(ISD::TRUNCATE, MVT::i1, ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +0000736 }
737 ++NumIntRegs;
738 break;
739 }
740
741 ObjSize = 1;
742 break;
743 case MVT::i16:
Chris Lattner43798852006-03-17 05:10:20 +0000744 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000745 if (!I->use_empty()) {
746 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
747 X86::R16RegisterClass);
748 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i16);
749 DAG.setRoot(ArgValue.getValue(1));
750 }
751 ++NumIntRegs;
752 break;
753 }
754 ObjSize = 2;
755 break;
756 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000757 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000758 if (!I->use_empty()) {
Chris Lattner43798852006-03-17 05:10:20 +0000759 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
Chris Lattner76ac0682005-11-15 00:40:23 +0000760 X86::R32RegisterClass);
761 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
762 DAG.setRoot(ArgValue.getValue(1));
763 }
764 ++NumIntRegs;
765 break;
766 }
767 ObjSize = 4;
768 break;
769 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000770 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000771 if (!I->use_empty()) {
772 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
773 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
774
775 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
776 SDOperand Hi = DAG.getCopyFromReg(Low.getValue(1), TopReg, MVT::i32);
777 DAG.setRoot(Hi.getValue(1));
778
779 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
780 }
Chris Lattner43798852006-03-17 05:10:20 +0000781 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000782 break;
Chris Lattner43798852006-03-17 05:10:20 +0000783 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000784 if (!I->use_empty()) {
785 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
786 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
787 DAG.setRoot(Low.getValue(1));
788
789 // Load the high part from memory.
790 // Create the frame index object for this incoming parameter...
791 int FI = MFI->CreateFixedObject(4, ArgOffset);
792 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
793 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
794 DAG.getSrcValue(NULL));
795 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
796 }
797 ArgOffset += 4;
Chris Lattner43798852006-03-17 05:10:20 +0000798 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000799 break;
800 }
801 ObjSize = ArgIncrement = 8;
802 break;
803 case MVT::f32: ObjSize = 4; break;
804 case MVT::f64: ObjSize = ArgIncrement = 8; break;
805 }
806
807 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
808 // dead loads.
809 if (ObjSize && !I->use_empty()) {
810 // Create the frame index object for this incoming parameter...
811 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
812
813 // Create the SelectionDAG nodes corresponding to a load from this
814 // parameter.
815 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
816
817 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
818 DAG.getSrcValue(NULL));
819 } else if (ArgValue.Val == 0) {
820 if (MVT::isInteger(ObjectVT))
821 ArgValue = DAG.getConstant(0, ObjectVT);
822 else
823 ArgValue = DAG.getConstantFP(0, ObjectVT);
824 }
825 ArgValues.push_back(ArgValue);
826
827 if (ObjSize)
828 ArgOffset += ArgIncrement; // Move on to the next argument.
829 }
830
831 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
832 // arguments and the arguments after the retaddr has been pushed are aligned.
833 if ((ArgOffset & 7) == 0)
834 ArgOffset += 4;
835
836 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
837 ReturnAddrIndex = 0; // No return address slot generated yet.
838 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
839 BytesCallerReserves = 0;
840
841 // Finally, inform the code generator which regs we return values in.
842 switch (getValueType(F.getReturnType())) {
843 default: assert(0 && "Unknown type!");
844 case MVT::isVoid: break;
845 case MVT::i1:
846 case MVT::i8:
847 case MVT::i16:
848 case MVT::i32:
849 MF.addLiveOut(X86::EAX);
850 break;
851 case MVT::i64:
852 MF.addLiveOut(X86::EAX);
853 MF.addLiveOut(X86::EDX);
854 break;
855 case MVT::f32:
856 case MVT::f64:
857 MF.addLiveOut(X86::ST0);
858 break;
859 }
860 return ArgValues;
861}
862
863std::pair<SDOperand, SDOperand>
864X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
865 bool isTailCall, SDOperand Callee,
866 ArgListTy &Args, SelectionDAG &DAG) {
867 // Count how many bytes are to be pushed on the stack.
868 unsigned NumBytes = 0;
869
870 // Keep track of the number of integer regs passed so far. This can be either
871 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
872 // used).
873 unsigned NumIntRegs = 0;
874
875 for (unsigned i = 0, e = Args.size(); i != e; ++i)
876 switch (getValueType(Args[i].second)) {
877 default: assert(0 && "Unknown value type!");
878 case MVT::i1:
879 case MVT::i8:
880 case MVT::i16:
881 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000882 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000883 ++NumIntRegs;
884 break;
885 }
886 // fall through
887 case MVT::f32:
888 NumBytes += 4;
889 break;
890 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000891 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
892 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000893 break;
Chris Lattner43798852006-03-17 05:10:20 +0000894 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
895 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000896 NumBytes += 4;
897 break;
898 }
899
900 // fall through
901 case MVT::f64:
902 NumBytes += 8;
903 break;
904 }
905
906 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
907 // arguments and the arguments after the retaddr has been pushed are aligned.
908 if ((NumBytes & 7) == 0)
909 NumBytes += 4;
910
Chris Lattner62c34842006-02-13 09:00:43 +0000911 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000912
913 // Arguments go on the stack in reverse order, as specified by the ABI.
914 unsigned ArgOffset = 0;
Chris Lattner27d30a52006-01-24 06:14:44 +0000915 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000916 NumIntRegs = 0;
917 std::vector<SDOperand> Stores;
918 std::vector<SDOperand> RegValuesToPass;
919 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
920 switch (getValueType(Args[i].second)) {
921 default: assert(0 && "Unexpected ValueType for argument!");
922 case MVT::i1:
Chris Lattner82584892005-12-27 03:02:18 +0000923 Args[i].first = DAG.getNode(ISD::ANY_EXTEND, MVT::i8, Args[i].first);
924 // Fall through.
Chris Lattner76ac0682005-11-15 00:40:23 +0000925 case MVT::i8:
926 case MVT::i16:
927 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000928 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000929 RegValuesToPass.push_back(Args[i].first);
930 ++NumIntRegs;
931 break;
932 }
933 // Fall through
934 case MVT::f32: {
935 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
936 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
937 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
938 Args[i].first, PtrOff,
939 DAG.getSrcValue(NULL)));
940 ArgOffset += 4;
941 break;
942 }
943 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000944 // Can pass (at least) part of it in regs?
945 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000946 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
947 Args[i].first, DAG.getConstant(1, MVT::i32));
948 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
949 Args[i].first, DAG.getConstant(0, MVT::i32));
950 RegValuesToPass.push_back(Lo);
951 ++NumIntRegs;
Chris Lattner43798852006-03-17 05:10:20 +0000952
953 // Pass both parts in regs?
954 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000955 RegValuesToPass.push_back(Hi);
956 ++NumIntRegs;
957 } else {
958 // Pass the high part in memory.
959 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
960 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
961 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
962 Hi, PtrOff, DAG.getSrcValue(NULL)));
963 ArgOffset += 4;
964 }
965 break;
966 }
967 // Fall through
968 case MVT::f64:
969 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
970 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
971 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
972 Args[i].first, PtrOff,
973 DAG.getSrcValue(NULL)));
974 ArgOffset += 8;
975 break;
976 }
977 }
978 if (!Stores.empty())
979 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
980
981 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
982 // arguments and the arguments after the retaddr has been pushed are aligned.
983 if ((ArgOffset & 7) == 0)
984 ArgOffset += 4;
985
986 std::vector<MVT::ValueType> RetVals;
987 MVT::ValueType RetTyVT = getValueType(RetTy);
988
989 RetVals.push_back(MVT::Other);
990
991 // The result values produced have to be legal. Promote the result.
992 switch (RetTyVT) {
993 case MVT::isVoid: break;
994 default:
995 RetVals.push_back(RetTyVT);
996 break;
997 case MVT::i1:
998 case MVT::i8:
999 case MVT::i16:
1000 RetVals.push_back(MVT::i32);
1001 break;
1002 case MVT::f32:
1003 if (X86ScalarSSE)
1004 RetVals.push_back(MVT::f32);
1005 else
1006 RetVals.push_back(MVT::f64);
1007 break;
1008 case MVT::i64:
1009 RetVals.push_back(MVT::i32);
1010 RetVals.push_back(MVT::i32);
1011 break;
1012 }
1013
Nate Begeman7e5496d2006-02-17 00:03:04 +00001014 // Build a sequence of copy-to-reg nodes chained together with token chain
1015 // and flag operands which copy the outgoing args into registers.
1016 SDOperand InFlag;
1017 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
1018 unsigned CCReg;
1019 SDOperand RegToPass = RegValuesToPass[i];
1020 switch (RegToPass.getValueType()) {
1021 default: assert(0 && "Bad thing to pass in regs");
1022 case MVT::i8:
1023 CCReg = (i == 0) ? X86::AL : X86::DL;
Evan Cheng172fce72006-01-06 00:43:03 +00001024 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001025 case MVT::i16:
1026 CCReg = (i == 0) ? X86::AX : X86::DX;
1027 break;
1028 case MVT::i32:
1029 CCReg = (i == 0) ? X86::EAX : X86::EDX;
1030 break;
1031 }
1032
1033 Chain = DAG.getCopyToReg(Chain, CCReg, RegToPass, InFlag);
1034 InFlag = Chain.getValue(1);
1035 }
1036
1037 std::vector<MVT::ValueType> NodeTys;
1038 NodeTys.push_back(MVT::Other); // Returns a chain
1039 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1040 std::vector<SDOperand> Ops;
1041 Ops.push_back(Chain);
1042 Ops.push_back(Callee);
1043 if (InFlag.Val)
1044 Ops.push_back(InFlag);
1045
1046 // FIXME: Do not generate X86ISD::TAILCALL for now.
1047 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
1048 InFlag = Chain.getValue(1);
1049
1050 NodeTys.clear();
1051 NodeTys.push_back(MVT::Other); // Returns a chain
1052 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1053 Ops.clear();
1054 Ops.push_back(Chain);
1055 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1056 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1057 Ops.push_back(InFlag);
1058 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
1059 InFlag = Chain.getValue(1);
1060
1061 SDOperand RetVal;
1062 if (RetTyVT != MVT::isVoid) {
1063 switch (RetTyVT) {
1064 default: assert(0 && "Unknown value type to return!");
Evan Cheng172fce72006-01-06 00:43:03 +00001065 case MVT::i1:
1066 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001067 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
1068 Chain = RetVal.getValue(1);
1069 if (RetTyVT == MVT::i1)
1070 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
1071 break;
Evan Cheng172fce72006-01-06 00:43:03 +00001072 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001073 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1074 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001075 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001076 case MVT::i32:
1077 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1078 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001079 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001080 case MVT::i64: {
1081 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1082 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
1083 Lo.getValue(2));
1084 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
1085 Chain = Hi.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001086 break;
1087 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001088 case MVT::f32:
1089 case MVT::f64: {
1090 std::vector<MVT::ValueType> Tys;
1091 Tys.push_back(MVT::f64);
1092 Tys.push_back(MVT::Other);
1093 Tys.push_back(MVT::Flag);
1094 std::vector<SDOperand> Ops;
1095 Ops.push_back(Chain);
1096 Ops.push_back(InFlag);
1097 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
1098 Chain = RetVal.getValue(1);
1099 InFlag = RetVal.getValue(2);
1100 if (X86ScalarSSE) {
1101 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1102 // shouldn't be necessary except that RFP cannot be live across
1103 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1104 MachineFunction &MF = DAG.getMachineFunction();
1105 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1106 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1107 Tys.clear();
1108 Tys.push_back(MVT::Other);
1109 Ops.clear();
1110 Ops.push_back(Chain);
1111 Ops.push_back(RetVal);
1112 Ops.push_back(StackSlot);
1113 Ops.push_back(DAG.getValueType(RetTyVT));
1114 Ops.push_back(InFlag);
1115 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1116 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
1117 DAG.getSrcValue(NULL));
1118 Chain = RetVal.getValue(1);
1119 }
Evan Cheng172fce72006-01-06 00:43:03 +00001120
Nate Begeman7e5496d2006-02-17 00:03:04 +00001121 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
1122 // FIXME: we would really like to remember that this FP_ROUND
1123 // operation is okay to eliminate if we allow excess FP precision.
1124 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1125 break;
1126 }
1127 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001128 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001129
1130 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001131}
1132
1133SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1134 if (ReturnAddrIndex == 0) {
1135 // Set up a frame object for the return address.
1136 MachineFunction &MF = DAG.getMachineFunction();
1137 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1138 }
1139
1140 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1141}
1142
1143
1144
1145std::pair<SDOperand, SDOperand> X86TargetLowering::
1146LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1147 SelectionDAG &DAG) {
1148 SDOperand Result;
1149 if (Depth) // Depths > 0 not supported yet!
1150 Result = DAG.getConstant(0, getPointerTy());
1151 else {
1152 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1153 if (!isFrameAddress)
1154 // Just load the return address
1155 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1156 DAG.getSrcValue(NULL));
1157 else
1158 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1159 DAG.getConstant(4, MVT::i32));
1160 }
1161 return std::make_pair(Result, Chain);
1162}
1163
Evan Cheng339edad2006-01-11 00:33:36 +00001164/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1165/// which corresponds to the condition code.
1166static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1167 switch (X86CC) {
1168 default: assert(0 && "Unknown X86 conditional code!");
1169 case X86ISD::COND_A: return X86::JA;
1170 case X86ISD::COND_AE: return X86::JAE;
1171 case X86ISD::COND_B: return X86::JB;
1172 case X86ISD::COND_BE: return X86::JBE;
1173 case X86ISD::COND_E: return X86::JE;
1174 case X86ISD::COND_G: return X86::JG;
1175 case X86ISD::COND_GE: return X86::JGE;
1176 case X86ISD::COND_L: return X86::JL;
1177 case X86ISD::COND_LE: return X86::JLE;
1178 case X86ISD::COND_NE: return X86::JNE;
1179 case X86ISD::COND_NO: return X86::JNO;
1180 case X86ISD::COND_NP: return X86::JNP;
1181 case X86ISD::COND_NS: return X86::JNS;
1182 case X86ISD::COND_O: return X86::JO;
1183 case X86ISD::COND_P: return X86::JP;
1184 case X86ISD::COND_S: return X86::JS;
1185 }
1186}
Chris Lattner76ac0682005-11-15 00:40:23 +00001187
Evan Cheng45df7f82006-01-30 23:41:35 +00001188/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1189/// specific condition code. It returns a false if it cannot do a direct
1190/// translation. X86CC is the translated CondCode. Flip is set to true if the
1191/// the order of comparison operands should be flipped.
Evan Cheng78038292006-04-05 23:38:46 +00001192static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1193 unsigned &X86CC, bool &Flip) {
Evan Cheng45df7f82006-01-30 23:41:35 +00001194 Flip = false;
1195 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001196 if (!isFP) {
1197 switch (SetCCOpcode) {
1198 default: break;
1199 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1200 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1201 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1202 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1203 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1204 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1205 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1206 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1207 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1208 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1209 }
1210 } else {
1211 // On a floating point condition, the flags are set as follows:
1212 // ZF PF CF op
1213 // 0 | 0 | 0 | X > Y
1214 // 0 | 0 | 1 | X < Y
1215 // 1 | 0 | 0 | X == Y
1216 // 1 | 1 | 1 | unordered
1217 switch (SetCCOpcode) {
1218 default: break;
1219 case ISD::SETUEQ:
1220 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001221 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001222 case ISD::SETOGT:
1223 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001224 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001225 case ISD::SETOGE:
1226 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001227 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001228 case ISD::SETULT:
1229 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001230 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001231 case ISD::SETULE:
1232 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1233 case ISD::SETONE:
1234 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1235 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1236 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1237 }
1238 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001239
1240 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001241}
1242
Evan Cheng78038292006-04-05 23:38:46 +00001243static bool translateX86CC(SDOperand CC, bool isFP, unsigned &X86CC,
1244 bool &Flip) {
1245 return translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC, Flip);
1246}
1247
Evan Cheng339edad2006-01-11 00:33:36 +00001248/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1249/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001250/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001251static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001252 switch (X86CC) {
1253 default:
1254 return false;
1255 case X86ISD::COND_B:
1256 case X86ISD::COND_BE:
1257 case X86ISD::COND_E:
1258 case X86ISD::COND_P:
1259 case X86ISD::COND_A:
1260 case X86ISD::COND_AE:
1261 case X86ISD::COND_NE:
1262 case X86ISD::COND_NP:
1263 return true;
1264 }
1265}
1266
Evan Cheng339edad2006-01-11 00:33:36 +00001267MachineBasicBlock *
1268X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1269 MachineBasicBlock *BB) {
Evan Cheng911c68d2006-01-16 21:21:29 +00001270 switch (MI->getOpcode()) {
1271 default: assert(false && "Unexpected instr type to insert");
1272 case X86::CMOV_FR32:
1273 case X86::CMOV_FR64: {
Chris Lattnerc642aa52006-01-31 19:43:35 +00001274 // To "insert" a SELECT_CC instruction, we actually have to insert the
1275 // diamond control-flow pattern. The incoming instruction knows the
1276 // destination vreg to set, the condition code register to branch on, the
1277 // true/false values to select between, and a branch opcode to use.
Evan Cheng911c68d2006-01-16 21:21:29 +00001278 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1279 ilist<MachineBasicBlock>::iterator It = BB;
1280 ++It;
1281
1282 // thisMBB:
1283 // ...
1284 // TrueVal = ...
1285 // cmpTY ccX, r1, r2
1286 // bCC copy1MBB
1287 // fallthrough --> copy0MBB
1288 MachineBasicBlock *thisMBB = BB;
1289 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1290 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1291 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
1292 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
1293 MachineFunction *F = BB->getParent();
1294 F->getBasicBlockList().insert(It, copy0MBB);
1295 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001296 // Update machine-CFG edges by first adding all successors of the current
1297 // block to the new block which will contain the Phi node for the select.
1298 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1299 e = BB->succ_end(); i != e; ++i)
1300 sinkMBB->addSuccessor(*i);
1301 // Next, remove all successors of the current block, and add the true
1302 // and fallthrough blocks as its successors.
1303 while(!BB->succ_empty())
1304 BB->removeSuccessor(BB->succ_begin());
Evan Cheng911c68d2006-01-16 21:21:29 +00001305 BB->addSuccessor(copy0MBB);
1306 BB->addSuccessor(sinkMBB);
1307
1308 // copy0MBB:
1309 // %FalseValue = ...
1310 // # fallthrough to sinkMBB
1311 BB = copy0MBB;
1312
1313 // Update machine-CFG edges
1314 BB->addSuccessor(sinkMBB);
1315
1316 // sinkMBB:
1317 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1318 // ...
1319 BB = sinkMBB;
1320 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
1321 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1322 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Evan Cheng339edad2006-01-11 00:33:36 +00001323
Evan Cheng911c68d2006-01-16 21:21:29 +00001324 delete MI; // The pseudo instruction is gone now.
1325 return BB;
1326 }
Evan Cheng339edad2006-01-11 00:33:36 +00001327
Evan Cheng911c68d2006-01-16 21:21:29 +00001328 case X86::FP_TO_INT16_IN_MEM:
1329 case X86::FP_TO_INT32_IN_MEM:
1330 case X86::FP_TO_INT64_IN_MEM: {
1331 // Change the floating point control register to use "round towards zero"
1332 // mode when truncating to an integer value.
1333 MachineFunction *F = BB->getParent();
1334 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
1335 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1336
1337 // Load the old value of the high byte of the control word...
1338 unsigned OldCW =
1339 F->getSSARegMap()->createVirtualRegister(X86::R16RegisterClass);
1340 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
1341
1342 // Set the high part to be round to zero...
1343 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
1344
1345 // Reload the modified control word now...
1346 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1347
1348 // Restore the memory image of control word to original value
1349 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
1350
1351 // Get the X86 opcode to use.
1352 unsigned Opc;
1353 switch (MI->getOpcode()) {
Chris Lattnerccd2a202006-01-28 10:34:47 +00001354 default: assert(0 && "illegal opcode!");
Evan Cheng911c68d2006-01-16 21:21:29 +00001355 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
1356 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
1357 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
1358 }
1359
1360 X86AddressMode AM;
1361 MachineOperand &Op = MI->getOperand(0);
1362 if (Op.isRegister()) {
1363 AM.BaseType = X86AddressMode::RegBase;
1364 AM.Base.Reg = Op.getReg();
1365 } else {
1366 AM.BaseType = X86AddressMode::FrameIndexBase;
1367 AM.Base.FrameIndex = Op.getFrameIndex();
1368 }
1369 Op = MI->getOperand(1);
1370 if (Op.isImmediate())
1371 AM.Scale = Op.getImmedValue();
1372 Op = MI->getOperand(2);
1373 if (Op.isImmediate())
1374 AM.IndexReg = Op.getImmedValue();
1375 Op = MI->getOperand(3);
1376 if (Op.isGlobalAddress()) {
1377 AM.GV = Op.getGlobal();
1378 } else {
1379 AM.Disp = Op.getImmedValue();
1380 }
1381 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
1382
1383 // Reload the original control word now.
1384 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1385
1386 delete MI; // The pseudo instruction is gone now.
1387 return BB;
1388 }
1389 }
Evan Cheng339edad2006-01-11 00:33:36 +00001390}
1391
1392
1393//===----------------------------------------------------------------------===//
1394// X86 Custom Lowering Hooks
1395//===----------------------------------------------------------------------===//
1396
Evan Chengaf598d22006-03-13 23:18:16 +00001397/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1398/// load. For Darwin, external and weak symbols are indirect, loading the value
1399/// at address GV rather then the value of GV itself. This means that the
1400/// GlobalAddress must be in the base or index register of the address, not the
1401/// GV offset field.
1402static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1403 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1404 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1405}
1406
Evan Chengc995b452006-04-06 23:23:56 +00001407/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001408/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001409static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1410 if (Op.getOpcode() == ISD::UNDEF)
1411 return true;
1412
1413 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001414 return (Val >= Low && Val < Hi);
1415}
1416
1417/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1418/// true if Op is undef or if its value equal to the specified value.
1419static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1420 if (Op.getOpcode() == ISD::UNDEF)
1421 return true;
1422 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001423}
1424
Evan Cheng68ad48b2006-03-22 18:59:22 +00001425/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1426/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1427bool X86::isPSHUFDMask(SDNode *N) {
1428 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1429
1430 if (N->getNumOperands() != 4)
1431 return false;
1432
1433 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001434 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001435 SDOperand Arg = N->getOperand(i);
1436 if (Arg.getOpcode() == ISD::UNDEF) continue;
1437 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1438 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001439 return false;
1440 }
1441
1442 return true;
1443}
1444
1445/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001446/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001447bool X86::isPSHUFHWMask(SDNode *N) {
1448 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1449
1450 if (N->getNumOperands() != 8)
1451 return false;
1452
1453 // Lower quadword copied in order.
1454 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001455 SDOperand Arg = N->getOperand(i);
1456 if (Arg.getOpcode() == ISD::UNDEF) continue;
1457 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1458 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001459 return false;
1460 }
1461
1462 // Upper quadword shuffled.
1463 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001464 SDOperand Arg = N->getOperand(i);
1465 if (Arg.getOpcode() == ISD::UNDEF) continue;
1466 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1467 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001468 if (Val < 4 || Val > 7)
1469 return false;
1470 }
1471
1472 return true;
1473}
1474
1475/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001476/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001477bool X86::isPSHUFLWMask(SDNode *N) {
1478 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1479
1480 if (N->getNumOperands() != 8)
1481 return false;
1482
1483 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001484 for (unsigned i = 4; i != 8; ++i)
1485 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001486 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001487
1488 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001489 for (unsigned i = 0; i != 4; ++i)
1490 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001491 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001492
1493 return true;
1494}
1495
Evan Chengd27fb3e2006-03-24 01:18:28 +00001496/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1497/// specifies a shuffle of elements that is suitable for input to SHUFP*.
1498bool X86::isSHUFPMask(SDNode *N) {
1499 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1500
Evan Chenge7ee6a52006-03-24 23:15:12 +00001501 unsigned NumElems = N->getNumOperands();
1502 if (NumElems == 2) {
Evan Chengc995b452006-04-06 23:23:56 +00001503 // The only cases that ought be handled by SHUFPD is
Evan Cheng2595a682006-03-24 02:58:06 +00001504 // Dest { 2, 1 } <= shuffle( Dest { 1, 0 }, Src { 3, 2 }
Evan Chengc995b452006-04-06 23:23:56 +00001505 // Dest { 3, 0 } <= shuffle( Dest { 1, 0 }, Src { 3, 2 }
Evan Cheng2595a682006-03-24 02:58:06 +00001506 // Expect bit 0 == 1, bit1 == 2
1507 SDOperand Bit0 = N->getOperand(0);
1508 SDOperand Bit1 = N->getOperand(1);
Evan Chengac847262006-04-07 21:53:05 +00001509 if (isUndefOrEqual(Bit0, 0) && isUndefOrEqual(Bit1, 3))
Evan Chengc995b452006-04-06 23:23:56 +00001510 return true;
Evan Chengac847262006-04-07 21:53:05 +00001511 if (isUndefOrEqual(Bit0, 1) && isUndefOrEqual(Bit1, 2))
Evan Chengc995b452006-04-06 23:23:56 +00001512 return true;
1513 return false;
Evan Cheng2595a682006-03-24 02:58:06 +00001514 }
1515
Evan Chenge7ee6a52006-03-24 23:15:12 +00001516 if (NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001517
1518 // Each half must refer to only one of the vector.
Evan Cheng7e2ff112006-03-30 19:54:57 +00001519 for (unsigned i = 0; i < 2; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001520 SDOperand Arg = N->getOperand(i);
1521 if (Arg.getOpcode() == ISD::UNDEF) continue;
1522 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1523 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001524 if (Val >= 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001525 }
Evan Cheng7e2ff112006-03-30 19:54:57 +00001526 for (unsigned i = 2; i < 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001527 SDOperand Arg = N->getOperand(i);
1528 if (Arg.getOpcode() == ISD::UNDEF) continue;
1529 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1530 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001531 if (Val < 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001532 }
1533
1534 return true;
1535}
1536
Evan Cheng2595a682006-03-24 02:58:06 +00001537/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1538/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1539bool X86::isMOVHLPSMask(SDNode *N) {
1540 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1541
Evan Cheng1a194a52006-03-28 06:50:32 +00001542 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001543 return false;
1544
Evan Cheng1a194a52006-03-28 06:50:32 +00001545 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001546 return isUndefOrEqual(N->getOperand(0), 6) &&
1547 isUndefOrEqual(N->getOperand(1), 7) &&
1548 isUndefOrEqual(N->getOperand(2), 2) &&
1549 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001550}
1551
1552/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
1553/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1554bool X86::isMOVLHPSMask(SDNode *N) {
1555 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1556
1557 if (N->getNumOperands() != 4)
1558 return false;
1559
1560 // Expect bit0 == 0, bit1 == 1, bit2 == 4, bit3 == 5
Evan Chengac847262006-04-07 21:53:05 +00001561 return isUndefOrEqual(N->getOperand(0), 0) &&
1562 isUndefOrEqual(N->getOperand(1), 1) &&
1563 isUndefOrEqual(N->getOperand(2), 4) &&
1564 isUndefOrEqual(N->getOperand(3), 5);
Evan Cheng2595a682006-03-24 02:58:06 +00001565}
1566
Evan Chengc995b452006-04-06 23:23:56 +00001567/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1568/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1569bool X86::isMOVLPMask(SDNode *N) {
1570 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1571
1572 unsigned NumElems = N->getNumOperands();
1573 if (NumElems != 2 && NumElems != 4)
1574 return false;
1575
Evan Chengac847262006-04-07 21:53:05 +00001576 for (unsigned i = 0; i < NumElems/2; ++i)
1577 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1578 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001579
Evan Chengac847262006-04-07 21:53:05 +00001580 for (unsigned i = NumElems/2; i < NumElems; ++i)
1581 if (!isUndefOrEqual(N->getOperand(i), i))
1582 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001583
1584 return true;
1585}
1586
1587/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
1588/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}.
1589bool X86::isMOVHPMask(SDNode *N) {
1590 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1591
1592 unsigned NumElems = N->getNumOperands();
1593 if (NumElems != 2 && NumElems != 4)
1594 return false;
1595
Evan Chengac847262006-04-07 21:53:05 +00001596 for (unsigned i = 0; i < NumElems/2; ++i)
1597 if (!isUndefOrEqual(N->getOperand(i), i))
1598 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001599
1600 for (unsigned i = 0; i < NumElems/2; ++i) {
1601 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001602 if (!isUndefOrEqual(Arg, i + NumElems))
1603 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001604 }
1605
1606 return true;
1607}
1608
Evan Cheng5df75882006-03-28 00:39:58 +00001609/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1610/// specifies a shuffle of elements that is suitable for input to UNPCKL.
1611bool X86::isUNPCKLMask(SDNode *N) {
1612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1613
1614 unsigned NumElems = N->getNumOperands();
1615 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1616 return false;
1617
1618 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1619 SDOperand BitI = N->getOperand(i);
1620 SDOperand BitI1 = N->getOperand(i+1);
Evan Chengac847262006-04-07 21:53:05 +00001621 if (!isUndefOrEqual(BitI, j))
1622 return false;
1623 if (!isUndefOrEqual(BitI1, j + NumElems))
1624 return false;
Evan Cheng5df75882006-03-28 00:39:58 +00001625 }
1626
1627 return true;
1628}
1629
Evan Cheng2bc32802006-03-28 02:43:26 +00001630/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1631/// specifies a shuffle of elements that is suitable for input to UNPCKH.
1632bool X86::isUNPCKHMask(SDNode *N) {
1633 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1634
1635 unsigned NumElems = N->getNumOperands();
1636 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1637 return false;
1638
1639 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1640 SDOperand BitI = N->getOperand(i);
1641 SDOperand BitI1 = N->getOperand(i+1);
Evan Chengac847262006-04-07 21:53:05 +00001642 if (!isUndefOrEqual(BitI, j + NumElems/2))
1643 return false;
1644 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
1645 return false;
Evan Cheng2bc32802006-03-28 02:43:26 +00001646 }
1647
1648 return true;
1649}
1650
Evan Chengf3b52c82006-04-05 07:20:06 +00001651/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1652/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1653/// <0, 0, 1, 1>
1654bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1655 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1656
1657 unsigned NumElems = N->getNumOperands();
1658 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1659 return false;
1660
1661 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1662 SDOperand BitI = N->getOperand(i);
1663 SDOperand BitI1 = N->getOperand(i+1);
1664
Evan Chengac847262006-04-07 21:53:05 +00001665 if (!isUndefOrEqual(BitI, j))
1666 return false;
1667 if (!isUndefOrEqual(BitI1, j))
1668 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001669 }
1670
1671 return true;
1672}
1673
1674
Evan Chengd097e672006-03-22 02:53:00 +00001675/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1676/// a splat of a single element.
1677bool X86::isSplatMask(SDNode *N) {
1678 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1679
1680 // We can only splat 64-bit, and 32-bit quantities.
1681 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1682 return false;
1683
1684 // This is a splat operation if each element of the permute is the same, and
1685 // if the value doesn't reference the second vector.
1686 SDOperand Elt = N->getOperand(0);
1687 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
1688 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001689 SDOperand Arg = N->getOperand(i);
1690 if (Arg.getOpcode() == ISD::UNDEF) continue;
1691 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1692 if (Arg != Elt) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001693 }
1694
1695 // Make sure it is a splat of the first vector operand.
1696 return cast<ConstantSDNode>(Elt)->getValue() < N->getNumOperands();
1697}
1698
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001699/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1700/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1701/// instructions.
1702unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001703 unsigned NumOperands = N->getNumOperands();
1704 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1705 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001706 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001707 unsigned Val = 0;
1708 SDOperand Arg = N->getOperand(NumOperands-i-1);
1709 if (Arg.getOpcode() != ISD::UNDEF)
1710 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001711 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001712 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001713 if (i != NumOperands - 1)
1714 Mask <<= Shift;
1715 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001716
1717 return Mask;
1718}
1719
Evan Chengb7fedff2006-03-29 23:07:14 +00001720/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1721/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1722/// instructions.
1723unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1724 unsigned Mask = 0;
1725 // 8 nodes, but we only care about the last 4.
1726 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001727 unsigned Val = 0;
1728 SDOperand Arg = N->getOperand(i);
1729 if (Arg.getOpcode() != ISD::UNDEF)
1730 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001731 Mask |= (Val - 4);
1732 if (i != 4)
1733 Mask <<= 2;
1734 }
1735
1736 return Mask;
1737}
1738
1739/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
1740/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
1741/// instructions.
1742unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
1743 unsigned Mask = 0;
1744 // 8 nodes, but we only care about the first 4.
1745 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001746 unsigned Val = 0;
1747 SDOperand Arg = N->getOperand(i);
1748 if (Arg.getOpcode() != ISD::UNDEF)
1749 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001750 Mask |= Val;
1751 if (i != 0)
1752 Mask <<= 2;
1753 }
1754
1755 return Mask;
1756}
1757
Evan Cheng59a63552006-04-05 01:47:37 +00001758/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
1759/// specifies a 8 element shuffle that can be broken into a pair of
1760/// PSHUFHW and PSHUFLW.
1761static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
1762 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1763
1764 if (N->getNumOperands() != 8)
1765 return false;
1766
1767 // Lower quadword shuffled.
1768 for (unsigned i = 0; i != 4; ++i) {
1769 SDOperand Arg = N->getOperand(i);
1770 if (Arg.getOpcode() == ISD::UNDEF) continue;
1771 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1772 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1773 if (Val > 4)
1774 return false;
1775 }
1776
1777 // Upper quadword shuffled.
1778 for (unsigned i = 4; i != 8; ++i) {
1779 SDOperand Arg = N->getOperand(i);
1780 if (Arg.getOpcode() == ISD::UNDEF) continue;
1781 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1782 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1783 if (Val < 4 || Val > 7)
1784 return false;
1785 }
1786
1787 return true;
1788}
1789
Evan Chengc995b452006-04-06 23:23:56 +00001790/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
1791/// values in ther permute mask.
1792static SDOperand CommuteVectorShuffle(SDOperand Op, SelectionDAG &DAG) {
1793 SDOperand V1 = Op.getOperand(0);
1794 SDOperand V2 = Op.getOperand(1);
1795 SDOperand Mask = Op.getOperand(2);
1796 MVT::ValueType VT = Op.getValueType();
1797 MVT::ValueType MaskVT = Mask.getValueType();
1798 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
1799 unsigned NumElems = Mask.getNumOperands();
1800 std::vector<SDOperand> MaskVec;
1801
1802 for (unsigned i = 0; i != NumElems; ++i) {
1803 SDOperand Arg = Mask.getOperand(i);
1804 if (Arg.getOpcode() == ISD::UNDEF) continue;
1805 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1806 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1807 if (Val < NumElems)
1808 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
1809 else
1810 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
1811 }
1812
1813 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
1814 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
1815}
1816
1817/// isScalarLoadToVector - Returns true if the node is a scalar load that
1818/// is promoted to a vector.
1819static inline bool isScalarLoadToVector(SDOperand Op) {
1820 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR) {
1821 Op = Op.getOperand(0);
1822 return (Op.getOpcode() == ISD::LOAD);
1823 }
1824 return false;
1825}
1826
1827/// ShouldXformedToMOVLP - Return true if the node should be transformed to
1828/// match movlp{d|s}. The lower half elements should come from V1 (and in
1829/// order), and the upper half elements should come from the upper half of
1830/// V2 (not necessarily in order). And since V1 will become the source of
1831/// the MOVLP, it must be a scalar load.
1832static bool ShouldXformedToMOVLP(SDOperand V1, SDOperand V2, SDOperand Mask) {
1833 if (isScalarLoadToVector(V1)) {
1834 unsigned NumElems = Mask.getNumOperands();
1835 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Evan Chengac847262006-04-07 21:53:05 +00001836 if (!isUndefOrEqual(Mask.getOperand(i), i))
Evan Chengc995b452006-04-06 23:23:56 +00001837 return false;
1838 for (unsigned i = NumElems/2; i != NumElems; ++i)
1839 if (!isUndefOrInRange(Mask.getOperand(i),
Evan Chengac847262006-04-07 21:53:05 +00001840 NumElems+NumElems/2, NumElems*2))
Evan Chengc995b452006-04-06 23:23:56 +00001841 return false;
1842 return true;
1843 }
1844
1845 return false;
1846}
1847
1848/// isLowerFromV2UpperFromV1 - Returns true if the shuffle mask is except
1849/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1850/// half elements to come from vector 1 (which would equal the dest.) and
1851/// the upper half to come from vector 2.
1852static bool isLowerFromV2UpperFromV1(SDOperand Op) {
1853 assert(Op.getOpcode() == ISD::BUILD_VECTOR);
1854
1855 unsigned NumElems = Op.getNumOperands();
1856 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Evan Chengac847262006-04-07 21:53:05 +00001857 if (!isUndefOrInRange(Op.getOperand(i), NumElems, NumElems*2))
Evan Chengc995b452006-04-06 23:23:56 +00001858 return false;
1859 for (unsigned i = NumElems/2; i != NumElems; ++i)
Evan Chengac847262006-04-07 21:53:05 +00001860 if (!isUndefOrInRange(Op.getOperand(i), 0, NumElems))
Evan Chengc995b452006-04-06 23:23:56 +00001861 return false;
1862 return true;
1863}
1864
Chris Lattner76ac0682005-11-15 00:40:23 +00001865/// LowerOperation - Provide custom lowering hooks for some operations.
1866///
1867SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
1868 switch (Op.getOpcode()) {
1869 default: assert(0 && "Should not custom lower this!");
Evan Cheng9c249c32006-01-09 18:33:28 +00001870 case ISD::SHL_PARTS:
1871 case ISD::SRA_PARTS:
1872 case ISD::SRL_PARTS: {
1873 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1874 "Not an i64 shift!");
1875 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
1876 SDOperand ShOpLo = Op.getOperand(0);
1877 SDOperand ShOpHi = Op.getOperand(1);
1878 SDOperand ShAmt = Op.getOperand(2);
1879 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng621674a2006-01-18 09:26:46 +00001880 DAG.getConstant(31, MVT::i8))
Evan Cheng9c249c32006-01-09 18:33:28 +00001881 : DAG.getConstant(0, MVT::i32);
1882
1883 SDOperand Tmp2, Tmp3;
1884 if (Op.getOpcode() == ISD::SHL_PARTS) {
1885 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
1886 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
1887 } else {
1888 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00001889 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00001890 }
1891
1892 SDOperand InFlag = DAG.getNode(X86ISD::TEST, MVT::Flag,
1893 ShAmt, DAG.getConstant(32, MVT::i8));
1894
1895 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00001896 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00001897
1898 std::vector<MVT::ValueType> Tys;
1899 Tys.push_back(MVT::i32);
1900 Tys.push_back(MVT::Flag);
1901 std::vector<SDOperand> Ops;
1902 if (Op.getOpcode() == ISD::SHL_PARTS) {
1903 Ops.push_back(Tmp2);
1904 Ops.push_back(Tmp3);
1905 Ops.push_back(CC);
1906 Ops.push_back(InFlag);
1907 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1908 InFlag = Hi.getValue(1);
1909
1910 Ops.clear();
1911 Ops.push_back(Tmp3);
1912 Ops.push_back(Tmp1);
1913 Ops.push_back(CC);
1914 Ops.push_back(InFlag);
1915 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1916 } else {
1917 Ops.push_back(Tmp2);
1918 Ops.push_back(Tmp3);
1919 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00001920 Ops.push_back(InFlag);
Evan Cheng9c249c32006-01-09 18:33:28 +00001921 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1922 InFlag = Lo.getValue(1);
1923
1924 Ops.clear();
1925 Ops.push_back(Tmp3);
1926 Ops.push_back(Tmp1);
1927 Ops.push_back(CC);
1928 Ops.push_back(InFlag);
1929 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1930 }
1931
1932 Tys.clear();
1933 Tys.push_back(MVT::i32);
1934 Tys.push_back(MVT::i32);
1935 Ops.clear();
1936 Ops.push_back(Lo);
1937 Ops.push_back(Hi);
1938 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1939 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001940 case ISD::SINT_TO_FP: {
Evan Cheng08390f62006-01-30 22:13:22 +00001941 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
Evan Cheng6305e502006-01-12 22:54:21 +00001942 Op.getOperand(0).getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00001943 "Unknown SINT_TO_FP to lower!");
Evan Cheng6305e502006-01-12 22:54:21 +00001944
1945 SDOperand Result;
1946 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
1947 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
Chris Lattner76ac0682005-11-15 00:40:23 +00001948 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng6305e502006-01-12 22:54:21 +00001949 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Chris Lattner76ac0682005-11-15 00:40:23 +00001950 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00001951 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
1952 DAG.getEntryNode(), Op.getOperand(0),
1953 StackSlot, DAG.getSrcValue(NULL));
1954
1955 // Build the FILD
1956 std::vector<MVT::ValueType> Tys;
1957 Tys.push_back(MVT::f64);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001958 Tys.push_back(MVT::Other);
Evan Cheng11613a52006-02-04 02:20:30 +00001959 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
Chris Lattner76ac0682005-11-15 00:40:23 +00001960 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00001961 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001962 Ops.push_back(StackSlot);
Evan Cheng6305e502006-01-12 22:54:21 +00001963 Ops.push_back(DAG.getValueType(SrcVT));
Evan Cheng11613a52006-02-04 02:20:30 +00001964 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
1965 Tys, Ops);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001966
1967 if (X86ScalarSSE) {
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001968 Chain = Result.getValue(1);
1969 SDOperand InFlag = Result.getValue(2);
1970
Evan Cheng11613a52006-02-04 02:20:30 +00001971 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001972 // shouldn't be necessary except that RFP cannot be live across
1973 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1974 MachineFunction &MF = DAG.getMachineFunction();
1975 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1976 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1977 std::vector<MVT::ValueType> Tys;
1978 Tys.push_back(MVT::Other);
1979 std::vector<SDOperand> Ops;
1980 Ops.push_back(Chain);
1981 Ops.push_back(Result);
1982 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00001983 Ops.push_back(DAG.getValueType(Op.getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001984 Ops.push_back(InFlag);
1985 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1986 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
1987 DAG.getSrcValue(NULL));
1988 }
1989
Evan Cheng6305e502006-01-12 22:54:21 +00001990 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00001991 }
1992 case ISD::FP_TO_SINT: {
1993 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00001994 "Unknown FP_TO_SINT to lower!");
1995 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
1996 // stack slot.
1997 MachineFunction &MF = DAG.getMachineFunction();
1998 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
1999 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
2000 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2001
2002 unsigned Opc;
2003 switch (Op.getValueType()) {
2004 default: assert(0 && "Invalid FP_TO_SINT to lower!");
2005 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
2006 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
2007 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
2008 }
2009
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002010 SDOperand Chain = DAG.getEntryNode();
2011 SDOperand Value = Op.getOperand(0);
2012 if (X86ScalarSSE) {
2013 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
2014 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
2015 DAG.getSrcValue(0));
2016 std::vector<MVT::ValueType> Tys;
2017 Tys.push_back(MVT::f64);
2018 Tys.push_back(MVT::Other);
2019 std::vector<SDOperand> Ops;
2020 Ops.push_back(Chain);
2021 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00002022 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002023 Value = DAG.getNode(X86ISD::FLD, Tys, Ops);
2024 Chain = Value.getValue(1);
2025 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
2026 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2027 }
2028
Chris Lattner76ac0682005-11-15 00:40:23 +00002029 // Build the FP_TO_INT*_IN_MEM
2030 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002031 Ops.push_back(Chain);
2032 Ops.push_back(Value);
Chris Lattner76ac0682005-11-15 00:40:23 +00002033 Ops.push_back(StackSlot);
2034 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
2035
2036 // Load the result.
2037 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
2038 DAG.getSrcValue(NULL));
2039 }
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00002040 case ISD::READCYCLECOUNTER: {
Chris Lattner6df9e112005-11-20 22:01:40 +00002041 std::vector<MVT::ValueType> Tys;
2042 Tys.push_back(MVT::Other);
2043 Tys.push_back(MVT::Flag);
2044 std::vector<SDOperand> Ops;
2045 Ops.push_back(Op.getOperand(0));
2046 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, Ops);
Chris Lattner6c1ca882005-11-20 22:57:19 +00002047 Ops.clear();
2048 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
2049 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
2050 MVT::i32, Ops[0].getValue(2)));
2051 Ops.push_back(Ops[1].getValue(1));
2052 Tys[0] = Tys[1] = MVT::i32;
2053 Tys.push_back(MVT::Other);
2054 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00002055 }
Evan Cheng2dd217b2006-01-31 03:14:29 +00002056 case ISD::FABS: {
2057 MVT::ValueType VT = Op.getValueType();
Evan Cheng72d5c252006-01-31 22:28:30 +00002058 const Type *OpNTy = MVT::getTypeForValueType(VT);
2059 std::vector<Constant*> CV;
2060 if (VT == MVT::f64) {
2061 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
2062 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2063 } else {
2064 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
2065 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2066 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2067 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2068 }
2069 Constant *CS = ConstantStruct::get(CV);
2070 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
2071 SDOperand Mask
2072 = DAG.getNode(X86ISD::LOAD_PACK,
2073 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
Evan Cheng2dd217b2006-01-31 03:14:29 +00002074 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
2075 }
Evan Cheng72d5c252006-01-31 22:28:30 +00002076 case ISD::FNEG: {
2077 MVT::ValueType VT = Op.getValueType();
2078 const Type *OpNTy = MVT::getTypeForValueType(VT);
2079 std::vector<Constant*> CV;
2080 if (VT == MVT::f64) {
2081 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
2082 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2083 } else {
2084 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
2085 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2086 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2087 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2088 }
2089 Constant *CS = ConstantStruct::get(CV);
2090 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
2091 SDOperand Mask
2092 = DAG.getNode(X86ISD::LOAD_PACK,
2093 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
2094 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
2095 }
Evan Chengc1583db2005-12-21 20:21:51 +00002096 case ISD::SETCC: {
2097 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng45df7f82006-01-30 23:41:35 +00002098 SDOperand Cond;
2099 SDOperand CC = Op.getOperand(2);
Evan Cheng172fce72006-01-06 00:43:03 +00002100 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2101 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Cheng45df7f82006-01-30 23:41:35 +00002102 bool Flip;
2103 unsigned X86CC;
2104 if (translateX86CC(CC, isFP, X86CC, Flip)) {
2105 if (Flip)
2106 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2107 Op.getOperand(1), Op.getOperand(0));
2108 else
2109 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2110 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002111 return DAG.getNode(X86ISD::SETCC, MVT::i8,
2112 DAG.getConstant(X86CC, MVT::i8), Cond);
2113 } else {
2114 assert(isFP && "Illegal integer SetCC!");
2115
Evan Cheng45df7f82006-01-30 23:41:35 +00002116 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2117 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002118 std::vector<MVT::ValueType> Tys;
2119 std::vector<SDOperand> Ops;
2120 switch (SetCCOpcode) {
2121 default: assert(false && "Illegal floating point SetCC!");
2122 case ISD::SETOEQ: { // !PF & ZF
2123 Tys.push_back(MVT::i8);
2124 Tys.push_back(MVT::Flag);
2125 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
2126 Ops.push_back(Cond);
2127 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2128 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2129 DAG.getConstant(X86ISD::COND_E, MVT::i8),
2130 Tmp1.getValue(1));
2131 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
2132 }
Evan Cheng172fce72006-01-06 00:43:03 +00002133 case ISD::SETUNE: { // PF | !ZF
2134 Tys.push_back(MVT::i8);
2135 Tys.push_back(MVT::Flag);
2136 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
2137 Ops.push_back(Cond);
2138 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2139 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2140 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
2141 Tmp1.getValue(1));
2142 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
2143 }
2144 }
2145 }
Evan Chengc1583db2005-12-21 20:21:51 +00002146 }
Evan Cheng225a4d02005-12-17 01:21:05 +00002147 case ISD::SELECT: {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002148 MVT::ValueType VT = Op.getValueType();
2149 bool isFP = MVT::isFloatingPoint(VT);
Evan Chengcde9e302006-01-27 08:10:46 +00002150 bool isFPStack = isFP && !X86ScalarSSE;
2151 bool isFPSSE = isFP && X86ScalarSSE;
Evan Chengfb22e862006-01-13 01:03:02 +00002152 bool addTest = false;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002153 SDOperand Op0 = Op.getOperand(0);
2154 SDOperand Cond, CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002155 if (Op0.getOpcode() == ISD::SETCC)
2156 Op0 = LowerOperation(Op0, DAG);
2157
Evan Cheng73a1ad92006-01-10 20:26:56 +00002158 if (Op0.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002159 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2160 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2161 // have another use it will be eliminated.
2162 // If the X86ISD::SETCC has more than one use, then it's probably better
2163 // to use a test instead of duplicating the X86ISD::CMP (for register
2164 // pressure reason).
Evan Cheng78038292006-04-05 23:38:46 +00002165 unsigned CmpOpc = Op0.getOperand(1).getOpcode();
2166 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
2167 CmpOpc == X86ISD::UCOMI) {
Evan Cheng944d1e92006-01-26 02:13:10 +00002168 if (!Op0.hasOneUse()) {
2169 std::vector<MVT::ValueType> Tys;
2170 for (unsigned i = 0; i < Op0.Val->getNumValues(); ++i)
2171 Tys.push_back(Op0.Val->getValueType(i));
2172 std::vector<SDOperand> Ops;
2173 for (unsigned i = 0; i < Op0.getNumOperands(); ++i)
2174 Ops.push_back(Op0.getOperand(i));
2175 Op0 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2176 }
2177
Evan Chengfb22e862006-01-13 01:03:02 +00002178 CC = Op0.getOperand(0);
2179 Cond = Op0.getOperand(1);
Evan Chengaff08002006-01-25 09:05:09 +00002180 // Make a copy as flag result cannot be used by more than one.
Evan Cheng78038292006-04-05 23:38:46 +00002181 Cond = DAG.getNode(CmpOpc, MVT::Flag,
Evan Chengaff08002006-01-25 09:05:09 +00002182 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002183 addTest =
Evan Chengd7faa4b2006-01-13 01:17:24 +00002184 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chengfb22e862006-01-13 01:03:02 +00002185 } else
2186 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002187 } else
2188 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002189
Evan Cheng731423f2006-01-13 01:06:49 +00002190 if (addTest) {
Evan Chengdba84bb2006-01-13 19:51:46 +00002191 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng73a1ad92006-01-10 20:26:56 +00002192 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Op0, Op0);
Evan Cheng225a4d02005-12-17 01:21:05 +00002193 }
Evan Cheng9c249c32006-01-09 18:33:28 +00002194
2195 std::vector<MVT::ValueType> Tys;
2196 Tys.push_back(Op.getValueType());
2197 Tys.push_back(MVT::Flag);
2198 std::vector<SDOperand> Ops;
Evan Chengdba84bb2006-01-13 19:51:46 +00002199 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
2200 // condition is true.
Evan Cheng9c249c32006-01-09 18:33:28 +00002201 Ops.push_back(Op.getOperand(2));
Evan Chengdba84bb2006-01-13 19:51:46 +00002202 Ops.push_back(Op.getOperand(1));
Evan Cheng9c249c32006-01-09 18:33:28 +00002203 Ops.push_back(CC);
2204 Ops.push_back(Cond);
2205 return DAG.getNode(X86ISD::CMOV, Tys, Ops);
Evan Cheng225a4d02005-12-17 01:21:05 +00002206 }
Evan Cheng6fc31042005-12-19 23:12:38 +00002207 case ISD::BRCOND: {
Evan Chengfb22e862006-01-13 01:03:02 +00002208 bool addTest = false;
Evan Cheng6fc31042005-12-19 23:12:38 +00002209 SDOperand Cond = Op.getOperand(1);
2210 SDOperand Dest = Op.getOperand(2);
2211 SDOperand CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002212 if (Cond.getOpcode() == ISD::SETCC)
2213 Cond = LowerOperation(Cond, DAG);
2214
Evan Chengc1583db2005-12-21 20:21:51 +00002215 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002216 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2217 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2218 // have another use it will be eliminated.
2219 // If the X86ISD::SETCC has more than one use, then it's probably better
2220 // to use a test instead of duplicating the X86ISD::CMP (for register
2221 // pressure reason).
Evan Cheng78038292006-04-05 23:38:46 +00002222 unsigned CmpOpc = Cond.getOperand(1).getOpcode();
2223 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
2224 CmpOpc == X86ISD::UCOMI) {
Evan Cheng944d1e92006-01-26 02:13:10 +00002225 if (!Cond.hasOneUse()) {
2226 std::vector<MVT::ValueType> Tys;
2227 for (unsigned i = 0; i < Cond.Val->getNumValues(); ++i)
2228 Tys.push_back(Cond.Val->getValueType(i));
2229 std::vector<SDOperand> Ops;
2230 for (unsigned i = 0; i < Cond.getNumOperands(); ++i)
2231 Ops.push_back(Cond.getOperand(i));
2232 Cond = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2233 }
2234
Evan Chengfb22e862006-01-13 01:03:02 +00002235 CC = Cond.getOperand(0);
Evan Chengaff08002006-01-25 09:05:09 +00002236 Cond = Cond.getOperand(1);
2237 // Make a copy as flag result cannot be used by more than one.
Evan Cheng78038292006-04-05 23:38:46 +00002238 Cond = DAG.getNode(CmpOpc, MVT::Flag,
Evan Chengaff08002006-01-25 09:05:09 +00002239 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002240 } else
2241 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002242 } else
2243 addTest = true;
2244
2245 if (addTest) {
Evan Cheng172fce72006-01-06 00:43:03 +00002246 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng6fc31042005-12-19 23:12:38 +00002247 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Cond, Cond);
2248 }
2249 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
2250 Op.getOperand(0), Op.getOperand(2), CC, Cond);
2251 }
Evan Chengae986f12006-01-11 22:15:48 +00002252 case ISD::MEMSET: {
Evan Cheng6dc73292006-03-04 02:48:56 +00002253 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002254 SDOperand Chain = Op.getOperand(0);
2255 unsigned Align =
2256 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2257 if (Align == 0) Align = 1;
2258
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002259 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2260 // If not DWORD aligned, call memset if size is less than the threshold.
2261 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002262 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002263 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002264 MVT::ValueType IntPtr = getPointerTy();
2265 const Type *IntPtrTy = getTargetData().getIntPtrType();
2266 std::vector<std::pair<SDOperand, const Type*> > Args;
2267 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2268 // Extend the ubyte argument to be an int value for the call.
2269 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
2270 Args.push_back(std::make_pair(Val, IntPtrTy));
2271 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2272 std::pair<SDOperand,SDOperand> CallResult =
2273 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2274 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
2275 return CallResult.second;
2276 }
2277
Evan Chengae986f12006-01-11 22:15:48 +00002278 MVT::ValueType AVT;
2279 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002280 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2281 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002282 bool TwoRepStos = false;
Evan Cheng6dc73292006-03-04 02:48:56 +00002283 if (ValC) {
Evan Chengae986f12006-01-11 22:15:48 +00002284 unsigned ValReg;
2285 unsigned Val = ValC->getValue() & 255;
2286
2287 // If the value is a constant, then we can potentially use larger sets.
2288 switch (Align & 3) {
2289 case 2: // WORD aligned
2290 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002291 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2292 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002293 Val = (Val << 8) | Val;
2294 ValReg = X86::AX;
2295 break;
2296 case 0: // DWORD aligned
2297 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002298 if (I) {
2299 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2300 BytesLeft = I->getValue() % 4;
2301 } else {
2302 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2303 DAG.getConstant(2, MVT::i8));
2304 TwoRepStos = true;
2305 }
Evan Chengae986f12006-01-11 22:15:48 +00002306 Val = (Val << 8) | Val;
2307 Val = (Val << 16) | Val;
2308 ValReg = X86::EAX;
2309 break;
2310 default: // Byte aligned
2311 AVT = MVT::i8;
2312 Count = Op.getOperand(3);
2313 ValReg = X86::AL;
2314 break;
2315 }
2316
2317 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
2318 InFlag);
2319 InFlag = Chain.getValue(1);
2320 } else {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002321 AVT = MVT::i8;
Evan Chengae986f12006-01-11 22:15:48 +00002322 Count = Op.getOperand(3);
2323 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
2324 InFlag = Chain.getValue(1);
2325 }
2326
2327 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2328 InFlag = Chain.getValue(1);
2329 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2330 InFlag = Chain.getValue(1);
2331
Evan Chengadc70932006-03-07 23:29:39 +00002332 std::vector<MVT::ValueType> Tys;
2333 Tys.push_back(MVT::Other);
2334 Tys.push_back(MVT::Flag);
2335 std::vector<SDOperand> Ops;
2336 Ops.push_back(Chain);
2337 Ops.push_back(DAG.getValueType(AVT));
2338 Ops.push_back(InFlag);
2339 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2340
2341 if (TwoRepStos) {
2342 InFlag = Chain.getValue(1);
2343 Count = Op.getOperand(3);
2344 MVT::ValueType CVT = Count.getValueType();
2345 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2346 DAG.getConstant(3, CVT));
2347 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2348 InFlag = Chain.getValue(1);
2349 Tys.clear();
2350 Tys.push_back(MVT::Other);
2351 Tys.push_back(MVT::Flag);
2352 Ops.clear();
2353 Ops.push_back(Chain);
2354 Ops.push_back(DAG.getValueType(MVT::i8));
2355 Ops.push_back(InFlag);
2356 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2357 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002358 // Issue stores for the last 1 - 3 bytes.
2359 SDOperand Value;
2360 unsigned Val = ValC->getValue() & 255;
2361 unsigned Offset = I->getValue() - BytesLeft;
2362 SDOperand DstAddr = Op.getOperand(1);
2363 MVT::ValueType AddrVT = DstAddr.getValueType();
2364 if (BytesLeft >= 2) {
2365 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
2366 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2367 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2368 DAG.getConstant(Offset, AddrVT)),
2369 DAG.getSrcValue(NULL));
2370 BytesLeft -= 2;
2371 Offset += 2;
2372 }
2373
2374 if (BytesLeft == 1) {
2375 Value = DAG.getConstant(Val, MVT::i8);
2376 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2377 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2378 DAG.getConstant(Offset, AddrVT)),
2379 DAG.getSrcValue(NULL));
2380 }
2381 }
2382
2383 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002384 }
2385 case ISD::MEMCPY: {
2386 SDOperand Chain = Op.getOperand(0);
2387 unsigned Align =
2388 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2389 if (Align == 0) Align = 1;
2390
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002391 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2392 // If not DWORD aligned, call memcpy if size is less than the threshold.
2393 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002394 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002395 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002396 MVT::ValueType IntPtr = getPointerTy();
2397 const Type *IntPtrTy = getTargetData().getIntPtrType();
2398 std::vector<std::pair<SDOperand, const Type*> > Args;
2399 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2400 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
2401 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2402 std::pair<SDOperand,SDOperand> CallResult =
2403 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2404 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
2405 return CallResult.second;
2406 }
2407
Evan Chengae986f12006-01-11 22:15:48 +00002408 MVT::ValueType AVT;
2409 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002410 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002411 bool TwoRepMovs = false;
Evan Chengae986f12006-01-11 22:15:48 +00002412 switch (Align & 3) {
2413 case 2: // WORD aligned
2414 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002415 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2416 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002417 break;
2418 case 0: // DWORD aligned
2419 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002420 if (I) {
2421 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2422 BytesLeft = I->getValue() % 4;
2423 } else {
2424 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2425 DAG.getConstant(2, MVT::i8));
2426 TwoRepMovs = true;
2427 }
Evan Chengae986f12006-01-11 22:15:48 +00002428 break;
2429 default: // Byte aligned
2430 AVT = MVT::i8;
2431 Count = Op.getOperand(3);
2432 break;
2433 }
2434
Evan Cheng6dc73292006-03-04 02:48:56 +00002435 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002436 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2437 InFlag = Chain.getValue(1);
2438 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2439 InFlag = Chain.getValue(1);
2440 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
2441 InFlag = Chain.getValue(1);
2442
Evan Chengadc70932006-03-07 23:29:39 +00002443 std::vector<MVT::ValueType> Tys;
2444 Tys.push_back(MVT::Other);
2445 Tys.push_back(MVT::Flag);
2446 std::vector<SDOperand> Ops;
2447 Ops.push_back(Chain);
2448 Ops.push_back(DAG.getValueType(AVT));
2449 Ops.push_back(InFlag);
2450 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2451
2452 if (TwoRepMovs) {
2453 InFlag = Chain.getValue(1);
2454 Count = Op.getOperand(3);
2455 MVT::ValueType CVT = Count.getValueType();
2456 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2457 DAG.getConstant(3, CVT));
2458 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2459 InFlag = Chain.getValue(1);
2460 Tys.clear();
2461 Tys.push_back(MVT::Other);
2462 Tys.push_back(MVT::Flag);
2463 Ops.clear();
2464 Ops.push_back(Chain);
2465 Ops.push_back(DAG.getValueType(MVT::i8));
2466 Ops.push_back(InFlag);
2467 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2468 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002469 // Issue loads and stores for the last 1 - 3 bytes.
2470 unsigned Offset = I->getValue() - BytesLeft;
2471 SDOperand DstAddr = Op.getOperand(1);
2472 MVT::ValueType DstVT = DstAddr.getValueType();
2473 SDOperand SrcAddr = Op.getOperand(2);
2474 MVT::ValueType SrcVT = SrcAddr.getValueType();
2475 SDOperand Value;
2476 if (BytesLeft >= 2) {
2477 Value = DAG.getLoad(MVT::i16, Chain,
2478 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2479 DAG.getConstant(Offset, SrcVT)),
2480 DAG.getSrcValue(NULL));
2481 Chain = Value.getValue(1);
2482 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2483 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2484 DAG.getConstant(Offset, DstVT)),
2485 DAG.getSrcValue(NULL));
2486 BytesLeft -= 2;
2487 Offset += 2;
2488 }
2489
2490 if (BytesLeft == 1) {
2491 Value = DAG.getLoad(MVT::i8, Chain,
2492 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2493 DAG.getConstant(Offset, SrcVT)),
2494 DAG.getSrcValue(NULL));
2495 Chain = Value.getValue(1);
2496 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2497 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2498 DAG.getConstant(Offset, DstVT)),
2499 DAG.getSrcValue(NULL));
2500 }
2501 }
2502
2503 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002504 }
Evan Cheng99470012006-02-25 09:55:19 +00002505
2506 // ConstantPool, GlobalAddress, and ExternalSymbol are lowered as their
2507 // target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2508 // one of the above mentioned nodes. It has to be wrapped because otherwise
2509 // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2510 // be used to form addressing mode. These wrapped nodes will be selected
2511 // into MOV32ri.
Evan Cheng5588de92006-02-18 00:15:05 +00002512 case ISD::ConstantPool: {
2513 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002514 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2515 DAG.getTargetConstantPool(CP->get(), getPointerTy(),
2516 CP->getAlignment()));
Evan Chengbc047222006-03-22 19:22:18 +00002517 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002518 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002519 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng5588de92006-02-18 00:15:05 +00002520 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2521 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2522 }
2523
2524 return Result;
2525 }
Evan Cheng5c59d492005-12-23 07:31:11 +00002526 case ISD::GlobalAddress: {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002527 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
2528 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2529 DAG.getTargetGlobalAddress(GV, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002530 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002531 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002532 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng1f342c22006-02-23 02:43:52 +00002533 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2534 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
Evan Cheng5588de92006-02-18 00:15:05 +00002535
2536 // For Darwin, external and weak symbols are indirect, so we want to load
Evan Chengaf598d22006-03-13 23:18:16 +00002537 // the value at address GV, not the value of GV itself. This means that
Evan Cheng5588de92006-02-18 00:15:05 +00002538 // the GlobalAddress must be in the base or index register of the address,
2539 // not the GV offset field.
Evan Cheng73136df2006-02-22 20:19:42 +00002540 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
Evan Chengaf598d22006-03-13 23:18:16 +00002541 DarwinGVRequiresExtraLoad(GV))
Evan Cheng5a766802006-02-07 08:38:37 +00002542 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
Evan Cheng1f342c22006-02-23 02:43:52 +00002543 Result, DAG.getSrcValue(NULL));
Evan Cheng5a766802006-02-07 08:38:37 +00002544 }
Evan Cheng5588de92006-02-18 00:15:05 +00002545
Evan Chengb94db9e2006-01-12 07:56:47 +00002546 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00002547 }
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002548 case ISD::ExternalSymbol: {
2549 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
2550 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2551 DAG.getTargetExternalSymbol(Sym, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002552 if (Subtarget->isTargetDarwin()) {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002553 // With PIC, the address is actually $g + Offset.
2554 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
2555 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2556 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2557 }
2558
2559 return Result;
2560 }
Nate Begemane74795c2006-01-25 18:21:52 +00002561 case ISD::VASTART: {
2562 // vastart just stores the address of the VarArgsFrameIndex slot into the
2563 // memory location argument.
2564 // FIXME: Replace MVT::i32 with PointerTy
2565 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
2566 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
2567 Op.getOperand(1), Op.getOperand(2));
2568 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002569 case ISD::RET: {
2570 SDOperand Copy;
2571
2572 switch(Op.getNumOperands()) {
2573 default:
2574 assert(0 && "Do not know how to return this many arguments!");
2575 abort();
2576 case 1:
2577 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
2578 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
2579 case 2: {
2580 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
2581 if (MVT::isInteger(ArgVT))
2582 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EAX, Op.getOperand(1),
2583 SDOperand());
2584 else if (!X86ScalarSSE) {
2585 std::vector<MVT::ValueType> Tys;
2586 Tys.push_back(MVT::Other);
2587 Tys.push_back(MVT::Flag);
2588 std::vector<SDOperand> Ops;
2589 Ops.push_back(Op.getOperand(0));
2590 Ops.push_back(Op.getOperand(1));
2591 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2592 } else {
Evan Chenge1ce4d72006-02-01 00:20:21 +00002593 SDOperand MemLoc;
2594 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00002595 SDOperand Value = Op.getOperand(1);
2596
Evan Chenga24617f2006-02-01 01:19:32 +00002597 if (Value.getOpcode() == ISD::LOAD &&
2598 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00002599 Chain = Value.getOperand(0);
2600 MemLoc = Value.getOperand(1);
2601 } else {
2602 // Spill the value to memory and reload it into top of stack.
2603 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
2604 MachineFunction &MF = DAG.getMachineFunction();
2605 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
2606 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
2607 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
2608 Value, MemLoc, DAG.getSrcValue(0));
2609 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002610 std::vector<MVT::ValueType> Tys;
2611 Tys.push_back(MVT::f64);
2612 Tys.push_back(MVT::Other);
2613 std::vector<SDOperand> Ops;
2614 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00002615 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002616 Ops.push_back(DAG.getValueType(ArgVT));
2617 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops);
2618 Tys.clear();
2619 Tys.push_back(MVT::Other);
2620 Tys.push_back(MVT::Flag);
2621 Ops.clear();
2622 Ops.push_back(Copy.getValue(1));
2623 Ops.push_back(Copy);
2624 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2625 }
2626 break;
2627 }
2628 case 3:
2629 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EDX, Op.getOperand(2),
2630 SDOperand());
2631 Copy = DAG.getCopyToReg(Copy, X86::EAX,Op.getOperand(1),Copy.getValue(1));
2632 break;
2633 }
2634 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
2635 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
2636 Copy.getValue(1));
2637 }
Evan Chengd5e905d2006-03-21 23:01:21 +00002638 case ISD::SCALAR_TO_VECTOR: {
2639 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Evan Chenge7ee6a52006-03-24 23:15:12 +00002640 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
Evan Chengd5e905d2006-03-21 23:01:21 +00002641 }
Evan Chengd097e672006-03-22 02:53:00 +00002642 case ISD::VECTOR_SHUFFLE: {
2643 SDOperand V1 = Op.getOperand(0);
2644 SDOperand V2 = Op.getOperand(1);
2645 SDOperand PermMask = Op.getOperand(2);
2646 MVT::ValueType VT = Op.getValueType();
Evan Cheng2595a682006-03-24 02:58:06 +00002647 unsigned NumElems = PermMask.getNumOperands();
Evan Chengd097e672006-03-22 02:53:00 +00002648
Evan Chengc995b452006-04-06 23:23:56 +00002649 if (X86::isSplatMask(PermMask.Val))
Evan Cheng2cf42322006-04-05 06:09:26 +00002650 return Op;
Evan Chengc995b452006-04-06 23:23:56 +00002651
2652 // Normalize the node to match x86 shuffle ops if needed
2653 if (V2.getOpcode() != ISD::UNDEF) {
2654 bool DoSwap = false;
2655
2656 if (ShouldXformedToMOVLP(V1, V2, PermMask))
2657 DoSwap = true;
2658 else if (isLowerFromV2UpperFromV1(PermMask))
2659 DoSwap = true;
2660
2661 if (DoSwap) {
2662 Op = CommuteVectorShuffle(Op, DAG);
2663 V1 = Op.getOperand(0);
2664 V2 = Op.getOperand(1);
2665 PermMask = Op.getOperand(2);
2666 }
Evan Cheng500ec162006-03-29 03:04:49 +00002667 }
Evan Chengda59b0d2006-03-29 01:30:51 +00002668
Evan Chengc995b452006-04-06 23:23:56 +00002669 if (NumElems == 2)
2670 return Op;
2671
Evan Chengacc33642006-03-29 19:02:40 +00002672 if (X86::isUNPCKLMask(PermMask.Val) ||
Evan Chengf3b52c82006-04-05 07:20:06 +00002673 X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Evan Chengacc33642006-03-29 19:02:40 +00002674 X86::isUNPCKHMask(PermMask.Val))
2675 // Leave the VECTOR_SHUFFLE alone. It matches {P}UNPCKL*.
Evan Cheng2cf42322006-04-05 06:09:26 +00002676 return Op;
Evan Chengacc33642006-03-29 19:02:40 +00002677
Evan Cheng7e2ff112006-03-30 19:54:57 +00002678 // If VT is integer, try PSHUF* first, then SHUFP*.
2679 if (MVT::isInteger(VT)) {
2680 if (X86::isPSHUFDMask(PermMask.Val) ||
2681 X86::isPSHUFHWMask(PermMask.Val) ||
2682 X86::isPSHUFLWMask(PermMask.Val)) {
2683 if (V2.getOpcode() != ISD::UNDEF)
2684 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2685 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
Evan Cheng2cf42322006-04-05 06:09:26 +00002686 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002687 }
2688
2689 if (X86::isSHUFPMask(PermMask.Val))
Evan Chengc995b452006-04-06 23:23:56 +00002690 return Op;
Evan Cheng59a63552006-04-05 01:47:37 +00002691
2692 // Handle v8i16 shuffle high / low shuffle node pair.
2693 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2694 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2695 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2696 std::vector<SDOperand> MaskVec;
2697 for (unsigned i = 0; i != 4; ++i)
2698 MaskVec.push_back(PermMask.getOperand(i));
2699 for (unsigned i = 4; i != 8; ++i)
2700 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2701 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
2702 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2703 MaskVec.clear();
2704 for (unsigned i = 0; i != 4; ++i)
2705 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2706 for (unsigned i = 4; i != 8; ++i)
2707 MaskVec.push_back(PermMask.getOperand(i));
2708 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
2709 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2710 }
Evan Cheng7e2ff112006-03-30 19:54:57 +00002711 } else {
2712 // Floating point cases in the other order.
2713 if (X86::isSHUFPMask(PermMask.Val))
Evan Chengc995b452006-04-06 23:23:56 +00002714 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002715 if (X86::isPSHUFDMask(PermMask.Val) ||
2716 X86::isPSHUFHWMask(PermMask.Val) ||
2717 X86::isPSHUFLWMask(PermMask.Val)) {
2718 if (V2.getOpcode() != ISD::UNDEF)
2719 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2720 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
Evan Cheng2cf42322006-04-05 06:09:26 +00002721 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002722 }
Evan Chengda59b0d2006-03-29 01:30:51 +00002723 }
Evan Chengd097e672006-03-22 02:53:00 +00002724
Evan Cheng2cf42322006-04-05 06:09:26 +00002725 return SDOperand();
Evan Chengd097e672006-03-22 02:53:00 +00002726 }
Evan Cheng082c8782006-03-24 07:29:27 +00002727 case ISD::BUILD_VECTOR: {
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00002728 // All one's are handled with pcmpeqd.
2729 if (ISD::isBuildVectorAllOnes(Op.Val))
2730 return Op;
2731
Evan Cheng2bc09412006-03-25 09:37:23 +00002732 std::set<SDOperand> Values;
Evan Chenge7ee6a52006-03-24 23:15:12 +00002733 SDOperand Elt0 = Op.getOperand(0);
Evan Cheng2bc09412006-03-25 09:37:23 +00002734 Values.insert(Elt0);
Evan Chenge7ee6a52006-03-24 23:15:12 +00002735 bool Elt0IsZero = (isa<ConstantSDNode>(Elt0) &&
2736 cast<ConstantSDNode>(Elt0)->getValue() == 0) ||
2737 (isa<ConstantFPSDNode>(Elt0) &&
2738 cast<ConstantFPSDNode>(Elt0)->isExactlyValue(0.0));
2739 bool RestAreZero = true;
Evan Cheng082c8782006-03-24 07:29:27 +00002740 unsigned NumElems = Op.getNumOperands();
Evan Chenge7ee6a52006-03-24 23:15:12 +00002741 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng2bc09412006-03-25 09:37:23 +00002742 SDOperand Elt = Op.getOperand(i);
2743 if (ConstantFPSDNode *FPC = dyn_cast<ConstantFPSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002744 if (!FPC->isExactlyValue(+0.0))
Evan Chenge7ee6a52006-03-24 23:15:12 +00002745 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002746 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002747 if (!C->isNullValue())
Evan Chenge7ee6a52006-03-24 23:15:12 +00002748 RestAreZero = false;
Evan Cheng082c8782006-03-24 07:29:27 +00002749 } else
Evan Chenge7ee6a52006-03-24 23:15:12 +00002750 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002751 Values.insert(Elt);
Evan Cheng082c8782006-03-24 07:29:27 +00002752 }
2753
Evan Chenge7ee6a52006-03-24 23:15:12 +00002754 if (RestAreZero) {
2755 if (Elt0IsZero) return Op;
2756
2757 // Zero extend a scalar to a vector.
2758 return DAG.getNode(X86ISD::ZEXT_S2VEC, Op.getValueType(), Elt0);
2759 }
2760
Evan Cheng2bc09412006-03-25 09:37:23 +00002761 if (Values.size() > 2) {
2762 // Expand into a number of unpckl*.
2763 // e.g. for v4f32
2764 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2765 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2766 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2767 MVT::ValueType VT = Op.getValueType();
Evan Cheng5df75882006-03-28 00:39:58 +00002768 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2769 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2770 std::vector<SDOperand> MaskVec;
2771 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2772 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2773 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2774 }
2775 SDOperand PermMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
Evan Cheng2bc09412006-03-25 09:37:23 +00002776 std::vector<SDOperand> V(NumElems);
2777 for (unsigned i = 0; i < NumElems; ++i)
2778 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2779 NumElems >>= 1;
2780 while (NumElems != 0) {
2781 for (unsigned i = 0; i < NumElems; ++i)
Evan Cheng5df75882006-03-28 00:39:58 +00002782 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2783 PermMask);
Evan Cheng2bc09412006-03-25 09:37:23 +00002784 NumElems >>= 1;
2785 }
2786 return V[0];
2787 }
2788
Evan Cheng082c8782006-03-24 07:29:27 +00002789 return SDOperand();
2790 }
Evan Chengcbffa462006-03-31 19:22:53 +00002791 case ISD::EXTRACT_VECTOR_ELT: {
Evan Chengebf10062006-04-03 20:53:28 +00002792 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2793 return SDOperand();
2794
Evan Chengcbffa462006-03-31 19:22:53 +00002795 MVT::ValueType VT = Op.getValueType();
2796 if (MVT::getSizeInBits(VT) == 16) {
Evan Chengebf10062006-04-03 20:53:28 +00002797 // Transform it so it match pextrw which produces a 32-bit result.
Evan Chengcbffa462006-03-31 19:22:53 +00002798 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2799 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2800 Op.getOperand(0), Op.getOperand(1));
2801 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2802 DAG.getValueType(VT));
2803 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Chengebf10062006-04-03 20:53:28 +00002804 } else if (MVT::getSizeInBits(VT) == 32) {
2805 SDOperand Vec = Op.getOperand(0);
2806 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2807 if (Idx == 0)
2808 return Op;
2809
2810 // TODO: if Idex == 2, we can use unpckhps
2811 // SHUFPS the element to the lowest double word, then movss.
2812 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2813 SDOperand IdxNode = DAG.getConstant((Idx < 2) ? Idx : Idx+4,
2814 MVT::getVectorBaseType(MaskVT));
2815 std::vector<SDOperand> IdxVec;
2816 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
2817 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2818 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2819 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2820 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, IdxVec);
2821 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2822 Vec, Vec, Mask);
2823 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
2824 DAG.getConstant(0, MVT::i32));
2825 } else if (MVT::getSizeInBits(VT) == 64) {
2826 SDOperand Vec = Op.getOperand(0);
2827 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2828 if (Idx == 0)
2829 return Op;
2830
2831 // UNPCKHPD the element to the lowest double word, then movsd.
Evan Chengb64827e2006-04-03 22:30:54 +00002832 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2833 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Evan Chengebf10062006-04-03 20:53:28 +00002834 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2835 std::vector<SDOperand> IdxVec;
2836 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
2837 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2838 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, IdxVec);
2839 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2840 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2841 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
2842 DAG.getConstant(0, MVT::i32));
Evan Chengcbffa462006-03-31 19:22:53 +00002843 }
2844
2845 return SDOperand();
2846 }
2847 case ISD::INSERT_VECTOR_ELT: {
2848 // Transform it so it match pinsrw which expects a 16-bit value in a R32
2849 // as its second argument.
2850 MVT::ValueType VT = Op.getValueType();
2851 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
2852 if (MVT::getSizeInBits(BaseVT) == 16) {
2853 SDOperand N1 = Op.getOperand(1);
2854 SDOperand N2 = Op.getOperand(2);
2855 if (N1.getValueType() != MVT::i32)
2856 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2857 if (N2.getValueType() != MVT::i32)
2858 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
Evan Cheng5fd7c692006-03-31 21:55:24 +00002859 return DAG.getNode(X86ISD::PINSRW, VT, Op.getOperand(0), N1, N2);
Evan Chengcbffa462006-03-31 19:22:53 +00002860 }
2861
2862 return SDOperand();
2863 }
Evan Cheng78038292006-04-05 23:38:46 +00002864 case ISD::INTRINSIC_WO_CHAIN: {
2865 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
2866 switch (IntNo) {
2867 default: return SDOperand(); // Don't custom lower most intrinsics.
2868 // Comparison intrinsics.
2869 case Intrinsic::x86_sse_comieq_ss:
2870 case Intrinsic::x86_sse_comilt_ss:
2871 case Intrinsic::x86_sse_comile_ss:
2872 case Intrinsic::x86_sse_comigt_ss:
2873 case Intrinsic::x86_sse_comige_ss:
2874 case Intrinsic::x86_sse_comineq_ss:
2875 case Intrinsic::x86_sse_ucomieq_ss:
2876 case Intrinsic::x86_sse_ucomilt_ss:
2877 case Intrinsic::x86_sse_ucomile_ss:
2878 case Intrinsic::x86_sse_ucomigt_ss:
2879 case Intrinsic::x86_sse_ucomige_ss:
2880 case Intrinsic::x86_sse_ucomineq_ss:
2881 case Intrinsic::x86_sse2_comieq_sd:
2882 case Intrinsic::x86_sse2_comilt_sd:
2883 case Intrinsic::x86_sse2_comile_sd:
2884 case Intrinsic::x86_sse2_comigt_sd:
2885 case Intrinsic::x86_sse2_comige_sd:
2886 case Intrinsic::x86_sse2_comineq_sd:
2887 case Intrinsic::x86_sse2_ucomieq_sd:
2888 case Intrinsic::x86_sse2_ucomilt_sd:
2889 case Intrinsic::x86_sse2_ucomile_sd:
2890 case Intrinsic::x86_sse2_ucomigt_sd:
2891 case Intrinsic::x86_sse2_ucomige_sd:
2892 case Intrinsic::x86_sse2_ucomineq_sd: {
Evan Chengc995b452006-04-06 23:23:56 +00002893 unsigned Opc = 0;
2894 ISD::CondCode CC = ISD::SETCC_INVALID;
Evan Cheng78038292006-04-05 23:38:46 +00002895 switch (IntNo) {
2896 default: break;
2897 case Intrinsic::x86_sse_comieq_ss:
2898 case Intrinsic::x86_sse2_comieq_sd:
2899 Opc = X86ISD::COMI;
2900 CC = ISD::SETEQ;
2901 break;
2902 case Intrinsic::x86_sse_comilt_ss:
2903 case Intrinsic::x86_sse2_comilt_sd:
2904 Opc = X86ISD::COMI;
2905 CC = ISD::SETLT;
2906 break;
2907 case Intrinsic::x86_sse_comile_ss:
2908 case Intrinsic::x86_sse2_comile_sd:
2909 Opc = X86ISD::COMI;
2910 CC = ISD::SETLE;
2911 break;
2912 case Intrinsic::x86_sse_comigt_ss:
2913 case Intrinsic::x86_sse2_comigt_sd:
2914 Opc = X86ISD::COMI;
2915 CC = ISD::SETGT;
2916 break;
2917 case Intrinsic::x86_sse_comige_ss:
2918 case Intrinsic::x86_sse2_comige_sd:
2919 Opc = X86ISD::COMI;
2920 CC = ISD::SETGE;
2921 break;
2922 case Intrinsic::x86_sse_comineq_ss:
2923 case Intrinsic::x86_sse2_comineq_sd:
2924 Opc = X86ISD::COMI;
2925 CC = ISD::SETNE;
2926 break;
2927 case Intrinsic::x86_sse_ucomieq_ss:
2928 case Intrinsic::x86_sse2_ucomieq_sd:
2929 Opc = X86ISD::UCOMI;
2930 CC = ISD::SETEQ;
2931 break;
2932 case Intrinsic::x86_sse_ucomilt_ss:
2933 case Intrinsic::x86_sse2_ucomilt_sd:
2934 Opc = X86ISD::UCOMI;
2935 CC = ISD::SETLT;
2936 break;
2937 case Intrinsic::x86_sse_ucomile_ss:
2938 case Intrinsic::x86_sse2_ucomile_sd:
2939 Opc = X86ISD::UCOMI;
2940 CC = ISD::SETLE;
2941 break;
2942 case Intrinsic::x86_sse_ucomigt_ss:
2943 case Intrinsic::x86_sse2_ucomigt_sd:
2944 Opc = X86ISD::UCOMI;
2945 CC = ISD::SETGT;
2946 break;
2947 case Intrinsic::x86_sse_ucomige_ss:
2948 case Intrinsic::x86_sse2_ucomige_sd:
2949 Opc = X86ISD::UCOMI;
2950 CC = ISD::SETGE;
2951 break;
2952 case Intrinsic::x86_sse_ucomineq_ss:
2953 case Intrinsic::x86_sse2_ucomineq_sd:
2954 Opc = X86ISD::UCOMI;
2955 CC = ISD::SETNE;
2956 break;
2957 }
2958 bool Flip;
2959 unsigned X86CC;
2960 translateX86CC(CC, true, X86CC, Flip);
2961 SDOperand Cond = DAG.getNode(Opc, MVT::Flag, Op.getOperand(Flip?2:1),
2962 Op.getOperand(Flip?1:2));
2963 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
2964 DAG.getConstant(X86CC, MVT::i8), Cond);
2965 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
2966 }
2967 }
2968 }
Evan Cheng5c59d492005-12-23 07:31:11 +00002969 }
Chris Lattner76ac0682005-11-15 00:40:23 +00002970}
Evan Cheng6af02632005-12-20 06:22:03 +00002971
2972const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
2973 switch (Opcode) {
2974 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00002975 case X86ISD::SHLD: return "X86ISD::SHLD";
2976 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00002977 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00002978 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00002979 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00002980 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00002981 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
2982 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
2983 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00002984 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00002985 case X86ISD::FST: return "X86ISD::FST";
2986 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00002987 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00002988 case X86ISD::CALL: return "X86ISD::CALL";
2989 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
2990 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
2991 case X86ISD::CMP: return "X86ISD::CMP";
2992 case X86ISD::TEST: return "X86ISD::TEST";
Evan Cheng78038292006-04-05 23:38:46 +00002993 case X86ISD::COMI: return "X86ISD::COMI";
2994 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00002995 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00002996 case X86ISD::CMOV: return "X86ISD::CMOV";
2997 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00002998 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00002999 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
3000 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00003001 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5588de92006-02-18 00:15:05 +00003002 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00003003 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00003004 case X86ISD::S2VEC: return "X86ISD::S2VEC";
3005 case X86ISD::ZEXT_S2VEC: return "X86ISD::ZEXT_S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00003006 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00003007 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00003008 }
3009}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003010
Nate Begeman8a77efe2006-02-16 21:11:51 +00003011void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3012 uint64_t Mask,
3013 uint64_t &KnownZero,
3014 uint64_t &KnownOne,
3015 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003016 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00003017 assert((Opc >= ISD::BUILTIN_OP_END ||
3018 Opc == ISD::INTRINSIC_WO_CHAIN ||
3019 Opc == ISD::INTRINSIC_W_CHAIN ||
3020 Opc == ISD::INTRINSIC_VOID) &&
3021 "Should use MaskedValueIsZero if you don't know whether Op"
3022 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003023
Evan Cheng6d196db2006-04-05 06:11:20 +00003024 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003025 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00003026 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00003027 case X86ISD::SETCC:
3028 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
3029 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003030 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003031}
Chris Lattnerc642aa52006-01-31 19:43:35 +00003032
3033std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00003034getRegClassForInlineAsmConstraint(const std::string &Constraint,
3035 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00003036 if (Constraint.size() == 1) {
3037 // FIXME: not handling fp-stack yet!
3038 // FIXME: not handling MMX registers yet ('y' constraint).
3039 switch (Constraint[0]) { // GCC X86 Constraint Letters
3040 default: break; // Unknown constriant letter
3041 case 'r': // GENERAL_REGS
3042 case 'R': // LEGACY_REGS
3043 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
3044 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
3045 case 'l': // INDEX_REGS
3046 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
3047 X86::ESI, X86::EDI, X86::EBP, 0);
3048 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
3049 case 'Q': // Q_REGS
3050 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX, 0);
3051 case 'x': // SSE_REGS if SSE1 allowed
3052 if (Subtarget->hasSSE1())
3053 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
3054 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
3055 0);
3056 return std::vector<unsigned>();
3057 case 'Y': // SSE_REGS if SSE2 allowed
3058 if (Subtarget->hasSSE2())
3059 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
3060 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
3061 0);
3062 return std::vector<unsigned>();
3063 }
3064 }
3065
Chris Lattner7ad77df2006-02-22 00:56:39 +00003066 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00003067}
Evan Chengaf598d22006-03-13 23:18:16 +00003068
3069/// isLegalAddressImmediate - Return true if the integer value or
3070/// GlobalValue can be used as the offset of the target addressing mode.
3071bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
3072 // X86 allows a sign-extended 32-bit immediate field.
3073 return (V > -(1LL << 32) && V < (1LL << 32)-1);
3074}
3075
3076bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Chengbc047222006-03-22 19:22:18 +00003077 if (Subtarget->isTargetDarwin()) {
Evan Chengaf598d22006-03-13 23:18:16 +00003078 Reloc::Model RModel = getTargetMachine().getRelocationModel();
3079 if (RModel == Reloc::Static)
3080 return true;
3081 else if (RModel == Reloc::DynamicNoPIC)
Evan Chengf75555f2006-03-16 22:02:48 +00003082 return !DarwinGVRequiresExtraLoad(GV);
Evan Chengaf598d22006-03-13 23:18:16 +00003083 else
3084 return false;
3085 } else
3086 return true;
3087}
Evan Cheng68ad48b2006-03-22 18:59:22 +00003088
3089/// isShuffleMaskLegal - Targets can use this to indicate that they only
3090/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3091/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3092/// are assumed to be legal.
Evan Cheng021bb7c2006-03-22 22:07:06 +00003093bool
3094X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
3095 // Only do shuffles on 128-bit vector types for now.
3096 if (MVT::getSizeInBits(VT) == 64) return false;
Evan Cheng2595a682006-03-24 02:58:06 +00003097 return (Mask.Val->getNumOperands() == 2 ||
3098 X86::isSplatMask(Mask.Val) ||
Evan Chengd27fb3e2006-03-24 01:18:28 +00003099 X86::isPSHUFDMask(Mask.Val) ||
Evan Cheng59a63552006-04-05 01:47:37 +00003100 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
Evan Cheng5df75882006-03-28 00:39:58 +00003101 X86::isSHUFPMask(Mask.Val) ||
Evan Cheng21e54762006-03-28 08:27:15 +00003102 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengf3b52c82006-04-05 07:20:06 +00003103 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Jim Laskey457e54e2006-03-28 10:17:11 +00003104 X86::isUNPCKHMask(Mask.Val));
Evan Cheng68ad48b2006-03-22 18:59:22 +00003105}