Arnold Schwaighofer | 1f0da1f | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1 | //===- X86.td - Target definition file for the Intel X86 ---*- tablegen -*-===// |
Michael J. Spencer | b88784c | 2011-04-14 14:33:36 +0000 | [diff] [blame] | 2 | // |
John Criswell | 29265fe | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Michael J. Spencer | b88784c | 2011-04-14 14:33:36 +0000 | [diff] [blame] | 7 | // |
John Criswell | 29265fe | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5da8e80 | 2003-08-03 15:47:49 +0000 | [diff] [blame] | 9 | // |
Craig Topper | 271064e | 2011-10-11 06:44:02 +0000 | [diff] [blame] | 10 | // This is a target description file for the Intel i386 architecture, referred |
| 11 | // to here as the "X86" architecture. |
Chris Lattner | 5da8e80 | 2003-08-03 15:47:49 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 2551080 | 2003-08-04 04:59:56 +0000 | [diff] [blame] | 15 | // Get the target-independent interfaces which we are implementing... |
Chris Lattner | 5da8e80 | 2003-08-03 15:47:49 +0000 | [diff] [blame] | 16 | // |
Evan Cheng | 977e7be | 2008-11-24 07:34:46 +0000 | [diff] [blame] | 17 | include "llvm/Target/Target.td" |
Chris Lattner | 5da8e80 | 2003-08-03 15:47:49 +0000 | [diff] [blame] | 18 | |
| 19 | //===----------------------------------------------------------------------===// |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 20 | // X86 Subtarget state. |
| 21 | // |
| 22 | |
| 23 | def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true", |
| 24 | "64-bit mode (x86_64)">; |
| 25 | |
Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 26 | def ModeNaCl : SubtargetFeature<"nacl-mode", "InNaClMode", "true", |
| 27 | "Native Client mode">; |
| 28 | |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 29 | //===----------------------------------------------------------------------===// |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 30 | // X86 Subtarget features. |
Bill Wendling | e618226 | 2007-05-04 20:38:40 +0000 | [diff] [blame] | 31 | //===----------------------------------------------------------------------===// |
Chris Lattner | cc8c581 | 2009-09-02 05:53:04 +0000 | [diff] [blame] | 32 | |
| 33 | def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true", |
| 34 | "Enable conditional move instructions">; |
| 35 | |
Benjamin Kramer | 2f48923 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 36 | def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true", |
| 37 | "Support POPCNT instruction">; |
| 38 | |
David Greene | 206351a | 2010-01-11 16:29:42 +0000 | [diff] [blame] | 39 | |
Bill Wendling | e618226 | 2007-05-04 20:38:40 +0000 | [diff] [blame] | 40 | def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX", |
| 41 | "Enable MMX instructions">; |
| 42 | def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1", |
| 43 | "Enable SSE instructions", |
Chris Lattner | cc8c581 | 2009-09-02 05:53:04 +0000 | [diff] [blame] | 44 | // SSE codegen depends on cmovs, and all |
Michael J. Spencer | b88784c | 2011-04-14 14:33:36 +0000 | [diff] [blame] | 45 | // SSE1+ processors support them. |
Chris Lattner | cc8c581 | 2009-09-02 05:53:04 +0000 | [diff] [blame] | 46 | [FeatureMMX, FeatureCMOV]>; |
Bill Wendling | e618226 | 2007-05-04 20:38:40 +0000 | [diff] [blame] | 47 | def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2", |
| 48 | "Enable SSE2 instructions", |
| 49 | [FeatureSSE1]>; |
| 50 | def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3", |
| 51 | "Enable SSE3 instructions", |
| 52 | [FeatureSSE2]>; |
| 53 | def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3", |
| 54 | "Enable SSSE3 instructions", |
| 55 | [FeatureSSE3]>; |
Nate Begeman | e14fdfa | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 56 | def FeatureSSE41 : SubtargetFeature<"sse41", "X86SSELevel", "SSE41", |
| 57 | "Enable SSE 4.1 instructions", |
| 58 | [FeatureSSSE3]>; |
| 59 | def FeatureSSE42 : SubtargetFeature<"sse42", "X86SSELevel", "SSE42", |
| 60 | "Enable SSE 4.2 instructions", |
Benjamin Kramer | 2f48923 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 61 | [FeatureSSE41, FeaturePOPCNT]>; |
Bill Wendling | e618226 | 2007-05-04 20:38:40 +0000 | [diff] [blame] | 62 | def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow", |
Michael J. Spencer | 30088ba | 2011-04-15 00:32:41 +0000 | [diff] [blame] | 63 | "Enable 3DNow! instructions", |
| 64 | [FeatureMMX]>; |
Bill Wendling | e618226 | 2007-05-04 20:38:40 +0000 | [diff] [blame] | 65 | def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA", |
Bill Wendling | f985c49 | 2007-05-06 07:56:19 +0000 | [diff] [blame] | 66 | "Enable 3DNow! Athlon instructions", |
| 67 | [Feature3DNow]>; |
Dan Gohman | 7403751 | 2009-02-03 00:04:43 +0000 | [diff] [blame] | 68 | // All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied |
| 69 | // feature, because SSE2 can be disabled (e.g. for compiling OS kernels) |
| 70 | // without disabling 64-bit mode. |
Bill Wendling | f985c49 | 2007-05-06 07:56:19 +0000 | [diff] [blame] | 71 | def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true", |
Chris Lattner | 77f7dba | 2010-03-14 22:24:34 +0000 | [diff] [blame] | 72 | "Support 64-bit instructions", |
| 73 | [FeatureCMOV]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 74 | def FeatureCMPXCHG16B : SubtargetFeature<"cmpxchg16b", "HasCmpxchg16b", "true", |
| 75 | "64-bit with cmpxchg16b", |
| 76 | [Feature64Bit]>; |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 77 | def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true", |
| 78 | "Bit testing of memory is slow">; |
Evan Cheng | 738b0f9 | 2010-04-01 05:58:17 +0000 | [diff] [blame] | 79 | def FeatureFastUAMem : SubtargetFeature<"fast-unaligned-mem", |
| 80 | "IsUAMemFast", "true", |
| 81 | "Fast unaligned memory access">; |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 82 | def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true", |
Benjamin Kramer | 2f48923 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 83 | "Support SSE 4a instructions", |
| 84 | [FeaturePOPCNT]>; |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 85 | |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 86 | def FeatureAVX : SubtargetFeature<"avx", "HasAVX", "true", |
| 87 | "Enable AVX instructions">; |
Bruno Cardoso Lopes | d618c8a | 2010-07-23 01:22:45 +0000 | [diff] [blame] | 88 | def FeatureCLMUL : SubtargetFeature<"clmul", "HasCLMUL", "true", |
| 89 | "Enable carry-less multiplication instructions">; |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 90 | def FeatureFMA3 : SubtargetFeature<"fma3", "HasFMA3", "true", |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 91 | "Enable three-operand fused multiple-add">; |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 92 | def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true", |
| 93 | "Enable four-operand fused multiple-add">; |
David Greene | 206351a | 2010-01-11 16:29:42 +0000 | [diff] [blame] | 94 | def FeatureVectorUAMem : SubtargetFeature<"vector-unaligned-mem", |
| 95 | "HasVectorUAMem", "true", |
| 96 | "Allow unaligned memory operands on vector/SIMD instructions">; |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 97 | def FeatureAES : SubtargetFeature<"aes", "HasAES", "true", |
| 98 | "Enable AES instructions">; |
Craig Topper | 786bdb9 | 2011-10-03 17:28:23 +0000 | [diff] [blame] | 99 | def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true", |
| 100 | "Support MOVBE instruction">; |
| 101 | def FeatureRDRAND : SubtargetFeature<"rdrand", "HasRDRAND", "true", |
| 102 | "Support RDRAND instruction">; |
Craig Topper | fe9179f | 2011-10-09 07:31:39 +0000 | [diff] [blame] | 103 | def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true", |
| 104 | "Support 16-bit floating point conversion instructions">; |
Craig Topper | 271064e | 2011-10-11 06:44:02 +0000 | [diff] [blame] | 105 | def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true", |
| 106 | "Support LZCNT instruction">; |
Craig Topper | 3657fe4 | 2011-10-14 03:21:46 +0000 | [diff] [blame] | 107 | def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true", |
| 108 | "Support BMI instructions">; |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame^] | 109 | def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true", |
| 110 | "Support BMI2 instructions">; |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 111 | |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 112 | //===----------------------------------------------------------------------===// |
| 113 | // X86 processors supported. |
| 114 | //===----------------------------------------------------------------------===// |
| 115 | |
| 116 | class Proc<string Name, list<SubtargetFeature> Features> |
| 117 | : Processor<Name, NoItineraries, Features>; |
| 118 | |
| 119 | def : Proc<"generic", []>; |
| 120 | def : Proc<"i386", []>; |
| 121 | def : Proc<"i486", []>; |
Dale Johannesen | 2810675 | 2008-10-14 22:06:33 +0000 | [diff] [blame] | 122 | def : Proc<"i586", []>; |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 123 | def : Proc<"pentium", []>; |
| 124 | def : Proc<"pentium-mmx", [FeatureMMX]>; |
| 125 | def : Proc<"i686", []>; |
Chris Lattner | cc8c581 | 2009-09-02 05:53:04 +0000 | [diff] [blame] | 126 | def : Proc<"pentiumpro", [FeatureCMOV]>; |
| 127 | def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>; |
Bill Wendling | 3fb7fdf | 2007-05-22 05:15:37 +0000 | [diff] [blame] | 128 | def : Proc<"pentium3", [FeatureSSE1]>; |
Michael J. Spencer | 9973738 | 2011-05-03 03:42:50 +0000 | [diff] [blame] | 129 | def : Proc<"pentium3m", [FeatureSSE1, FeatureSlowBTMem]>; |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 130 | def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>; |
Bill Wendling | 3fb7fdf | 2007-05-22 05:15:37 +0000 | [diff] [blame] | 131 | def : Proc<"pentium4", [FeatureSSE2]>; |
Michael J. Spencer | 9973738 | 2011-05-03 03:42:50 +0000 | [diff] [blame] | 132 | def : Proc<"pentium4m", [FeatureSSE2, FeatureSlowBTMem]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 133 | def : Proc<"x86-64", [FeatureSSE2, Feature64Bit, FeatureSlowBTMem]>; |
Evan Cheng | 71d7eaa | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 134 | def : Proc<"yonah", [FeatureSSE3, FeatureSlowBTMem]>; |
| 135 | def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 136 | def : Proc<"nocona", [FeatureSSE3, FeatureCMPXCHG16B, |
| 137 | FeatureSlowBTMem]>; |
| 138 | def : Proc<"core2", [FeatureSSSE3, FeatureCMPXCHG16B, |
| 139 | FeatureSlowBTMem]>; |
| 140 | def : Proc<"penryn", [FeatureSSE41, FeatureCMPXCHG16B, |
| 141 | FeatureSlowBTMem]>; |
Benjamin Kramer | 42c0330 | 2011-10-10 18:34:56 +0000 | [diff] [blame] | 142 | def : Proc<"atom", [FeatureSSE3, FeatureCMPXCHG16B, FeatureMOVBE, |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 143 | FeatureSlowBTMem]>; |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 144 | // "Arrandale" along with corei3 and corei5 |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 145 | def : Proc<"corei7", [FeatureSSE42, FeatureCMPXCHG16B, |
| 146 | FeatureSlowBTMem, FeatureFastUAMem, FeatureAES]>; |
| 147 | def : Proc<"nehalem", [FeatureSSE42, FeatureCMPXCHG16B, |
| 148 | FeatureSlowBTMem, FeatureFastUAMem]>; |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 149 | // Westmere is a similar machine to nehalem with some additional features. |
| 150 | // Westmere is the corei3/i5/i7 path from nehalem to sandybridge |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 151 | def : Proc<"westmere", [FeatureSSE42, FeatureCMPXCHG16B, |
| 152 | FeatureSlowBTMem, FeatureFastUAMem, FeatureAES, |
| 153 | FeatureCLMUL]>; |
Benjamin Kramer | 874c519 | 2011-10-10 19:35:07 +0000 | [diff] [blame] | 154 | // Sandy Bridge |
Nate Begeman | 8b08f52 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 155 | // SSE is not listed here since llvm treats AVX as a reimplementation of SSE, |
| 156 | // rather than a superset. |
Evan Cheng | f8b4c00 | 2010-12-13 04:23:53 +0000 | [diff] [blame] | 157 | // FIXME: Disabling AVX for now since it's not ready. |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 158 | def : Proc<"corei7-avx", [FeatureSSE42, FeatureCMPXCHG16B, |
Evan Cheng | f8b4c00 | 2010-12-13 04:23:53 +0000 | [diff] [blame] | 159 | FeatureAES, FeatureCLMUL]>; |
Benjamin Kramer | 874c519 | 2011-10-10 19:35:07 +0000 | [diff] [blame] | 160 | // Ivy Bridge |
| 161 | def : Proc<"core-avx-i", [FeatureSSE42, FeatureCMPXCHG16B, |
| 162 | FeatureAES, FeatureCLMUL, |
| 163 | FeatureRDRAND, FeatureF16C]>; |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 164 | |
Craig Topper | 3657fe4 | 2011-10-14 03:21:46 +0000 | [diff] [blame] | 165 | // Haswell |
| 166 | def : Proc<"core-avx2", [FeatureSSE42, FeatureCMPXCHG16B, FeatureAES, |
| 167 | FeatureCLMUL, FeatureRDRAND, FeatureF16C, |
| 168 | FeatureFMA3, FeatureMOVBE, FeatureLZCNT, |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame^] | 169 | FeatureBMI, FeatureBMI2]>; |
Craig Topper | 3657fe4 | 2011-10-14 03:21:46 +0000 | [diff] [blame] | 170 | |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 171 | def : Proc<"k6", [FeatureMMX]>; |
Michael J. Spencer | 30088ba | 2011-04-15 00:32:41 +0000 | [diff] [blame] | 172 | def : Proc<"k6-2", [Feature3DNow]>; |
| 173 | def : Proc<"k6-3", [Feature3DNow]>; |
| 174 | def : Proc<"athlon", [Feature3DNowA, FeatureSlowBTMem]>; |
| 175 | def : Proc<"athlon-tbird", [Feature3DNowA, FeatureSlowBTMem]>; |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 176 | def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>; |
| 177 | def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>; |
| 178 | def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>; |
Dan Gohman | 7403751 | 2009-02-03 00:04:43 +0000 | [diff] [blame] | 179 | def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit, |
| 180 | FeatureSlowBTMem]>; |
| 181 | def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit, |
| 182 | FeatureSlowBTMem]>; |
| 183 | def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit, |
| 184 | FeatureSlowBTMem]>; |
| 185 | def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit, |
| 186 | FeatureSlowBTMem]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 187 | def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B, |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 188 | FeatureSlowBTMem]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 189 | def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B, |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 190 | FeatureSlowBTMem]>; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 191 | def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B, |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 192 | FeatureSlowBTMem]>; |
| 193 | def : Proc<"amdfam10", [FeatureSSE3, FeatureSSE4A, |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 194 | Feature3DNowA, FeatureCMPXCHG16B, |
| 195 | FeatureSlowBTMem]>; |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 196 | def : Proc<"barcelona", [FeatureSSE3, FeatureSSE4A, |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 197 | Feature3DNowA, FeatureCMPXCHG16B, |
| 198 | FeatureSlowBTMem]>; |
| 199 | def : Proc<"istanbul", [Feature3DNowA, FeatureCMPXCHG16B, |
| 200 | FeatureSSE4A, Feature3DNowA]>; |
| 201 | def : Proc<"shanghai", [Feature3DNowA, FeatureCMPXCHG16B, FeatureSSE4A, |
David Greene | 46b56ff | 2009-06-29 16:54:06 +0000 | [diff] [blame] | 202 | Feature3DNowA]>; |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 203 | |
| 204 | def : Proc<"winchip-c6", [FeatureMMX]>; |
Michael J. Spencer | 30088ba | 2011-04-15 00:32:41 +0000 | [diff] [blame] | 205 | def : Proc<"winchip2", [Feature3DNow]>; |
| 206 | def : Proc<"c3", [Feature3DNow]>; |
Bill Wendling | 3fb7fdf | 2007-05-22 05:15:37 +0000 | [diff] [blame] | 207 | def : Proc<"c3-2", [FeatureSSE1]>; |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 208 | |
| 209 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5da8e80 | 2003-08-03 15:47:49 +0000 | [diff] [blame] | 210 | // Register File Description |
| 211 | //===----------------------------------------------------------------------===// |
| 212 | |
| 213 | include "X86RegisterInfo.td" |
| 214 | |
Chris Lattner | a8c3cff | 2003-08-03 18:19:37 +0000 | [diff] [blame] | 215 | //===----------------------------------------------------------------------===// |
| 216 | // Instruction Descriptions |
| 217 | //===----------------------------------------------------------------------===// |
| 218 | |
Chris Lattner | 59a4a91 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 219 | include "X86InstrInfo.td" |
| 220 | |
Jakob Stoklund Olesen | b93331f | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 221 | def X86InstrInfo : InstrInfo; |
Chris Lattner | a8c3cff | 2003-08-03 18:19:37 +0000 | [diff] [blame] | 222 | |
Chris Lattner | 5d00a0b | 2007-02-26 18:17:14 +0000 | [diff] [blame] | 223 | //===----------------------------------------------------------------------===// |
| 224 | // Calling Conventions |
| 225 | //===----------------------------------------------------------------------===// |
| 226 | |
| 227 | include "X86CallingConv.td" |
| 228 | |
| 229 | |
| 230 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 4cf25f5 | 2010-10-30 13:48:28 +0000 | [diff] [blame] | 231 | // Assembly Parser |
Chris Lattner | 5d00a0b | 2007-02-26 18:17:14 +0000 | [diff] [blame] | 232 | //===----------------------------------------------------------------------===// |
| 233 | |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 234 | // Currently the X86 assembly parser only supports ATT syntax. |
| 235 | def ATTAsmParser : AsmParser { |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 236 | string AsmParserClassName = "ATTAsmParser"; |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 237 | int Variant = 0; |
Daniel Dunbar | e431871 | 2009-08-11 20:59:47 +0000 | [diff] [blame] | 238 | |
| 239 | // Discard comments in assembly strings. |
| 240 | string CommentDelimiter = "#"; |
| 241 | |
| 242 | // Recognize hard coded registers. |
| 243 | string RegisterPrefix = "%"; |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 244 | } |
| 245 | |
Jim Grosbach | 4cf25f5 | 2010-10-30 13:48:28 +0000 | [diff] [blame] | 246 | //===----------------------------------------------------------------------===// |
| 247 | // Assembly Printers |
| 248 | //===----------------------------------------------------------------------===// |
| 249 | |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 250 | // The X86 target supports two different syntaxes for emitting machine code. |
| 251 | // This is controlled by the -x86-asm-syntax={att|intel} |
| 252 | def ATTAsmWriter : AsmWriter { |
Chris Lattner | 1cbd3de | 2009-09-13 19:30:11 +0000 | [diff] [blame] | 253 | string AsmWriterClassName = "ATTInstPrinter"; |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 254 | int Variant = 0; |
Jim Grosbach | c6e13f7 | 2010-09-30 23:40:25 +0000 | [diff] [blame] | 255 | bit isMCAsmWriter = 1; |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 256 | } |
| 257 | def IntelAsmWriter : AsmWriter { |
Chris Lattner | 13306a1 | 2009-09-20 07:47:59 +0000 | [diff] [blame] | 258 | string AsmWriterClassName = "IntelInstPrinter"; |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 259 | int Variant = 1; |
Jim Grosbach | c6e13f7 | 2010-09-30 23:40:25 +0000 | [diff] [blame] | 260 | bit isMCAsmWriter = 1; |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 261 | } |
| 262 | |
Chris Lattner | a8c3cff | 2003-08-03 18:19:37 +0000 | [diff] [blame] | 263 | def X86 : Target { |
Chris Lattner | a8c3cff | 2003-08-03 18:19:37 +0000 | [diff] [blame] | 264 | // Information about the instructions... |
Chris Lattner | 2551080 | 2003-08-04 04:59:56 +0000 | [diff] [blame] | 265 | let InstructionSet = X86InstrInfo; |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 266 | |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 267 | let AssemblyParsers = [ATTAsmParser]; |
| 268 | |
Chris Lattner | 5683260 | 2004-10-03 20:36:57 +0000 | [diff] [blame] | 269 | let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter]; |
Chris Lattner | a8c3cff | 2003-08-03 18:19:37 +0000 | [diff] [blame] | 270 | } |