blob: 7ee7df5de864a4874894a812a890db4fcae7da82 [file] [log] [blame]
Arnold Schwaighofer1f0da1f2007-10-12 21:30:57 +00001//===- X86.td - Target definition file for the Intel X86 ---*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Evan Cheng13bcc6c2011-07-07 21:06:52 +000020// X86 Subtarget state.
21//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
25
Nick Lewycky73df7e32011-09-05 21:51:43 +000026def ModeNaCl : SubtargetFeature<"nacl-mode", "InNaClMode", "true",
27 "Native Client mode">;
28
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029//===----------------------------------------------------------------------===//
Evan Chengff1beda2006-10-06 09:17:41 +000030// X86 Subtarget features.
Bill Wendlinge6182262007-05-04 20:38:40 +000031//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000032
33def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
34 "Enable conditional move instructions">;
35
Benjamin Kramer2f489232010-12-04 20:32:23 +000036def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
37 "Support POPCNT instruction">;
38
David Greene206351a2010-01-11 16:29:42 +000039
Bill Wendlinge6182262007-05-04 20:38:40 +000040def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
41 "Enable MMX instructions">;
42def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
43 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000044 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000045 // SSE1+ processors support them.
Chris Lattnercc8c5812009-09-02 05:53:04 +000046 [FeatureMMX, FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000047def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
48 "Enable SSE2 instructions",
49 [FeatureSSE1]>;
50def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
51 "Enable SSE3 instructions",
52 [FeatureSSE2]>;
53def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
54 "Enable SSSE3 instructions",
55 [FeatureSSE3]>;
Nate Begemane14fdfa2008-02-03 07:18:54 +000056def FeatureSSE41 : SubtargetFeature<"sse41", "X86SSELevel", "SSE41",
57 "Enable SSE 4.1 instructions",
58 [FeatureSSSE3]>;
59def FeatureSSE42 : SubtargetFeature<"sse42", "X86SSELevel", "SSE42",
60 "Enable SSE 4.2 instructions",
Benjamin Kramer2f489232010-12-04 20:32:23 +000061 [FeatureSSE41, FeaturePOPCNT]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000062def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000063 "Enable 3DNow! instructions",
64 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000065def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000066 "Enable 3DNow! Athlon instructions",
67 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000068// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
69// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
70// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000071def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000072 "Support 64-bit instructions",
73 [FeatureCMOV]>;
Eli Friedman5e570422011-08-26 21:21:21 +000074def FeatureCMPXCHG16B : SubtargetFeature<"cmpxchg16b", "HasCmpxchg16b", "true",
75 "64-bit with cmpxchg16b",
76 [Feature64Bit]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000077def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
78 "Bit testing of memory is slow">;
Evan Cheng738b0f92010-04-01 05:58:17 +000079def FeatureFastUAMem : SubtargetFeature<"fast-unaligned-mem",
80 "IsUAMemFast", "true",
81 "Fast unaligned memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +000082def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Benjamin Kramer2f489232010-12-04 20:32:23 +000083 "Support SSE 4a instructions",
84 [FeaturePOPCNT]>;
Evan Chengff1beda2006-10-06 09:17:41 +000085
David Greene8f6f72c2009-06-26 22:46:54 +000086def FeatureAVX : SubtargetFeature<"avx", "HasAVX", "true",
87 "Enable AVX instructions">;
Bruno Cardoso Lopesd618c8a2010-07-23 01:22:45 +000088def FeatureCLMUL : SubtargetFeature<"clmul", "HasCLMUL", "true",
89 "Enable carry-less multiplication instructions">;
David Greene8f6f72c2009-06-26 22:46:54 +000090def FeatureFMA3 : SubtargetFeature<"fma3", "HasFMA3", "true",
Sean Callanan04d8cb72009-12-18 00:01:26 +000091 "Enable three-operand fused multiple-add">;
David Greene8f6f72c2009-06-26 22:46:54 +000092def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
93 "Enable four-operand fused multiple-add">;
David Greene206351a2010-01-11 16:29:42 +000094def FeatureVectorUAMem : SubtargetFeature<"vector-unaligned-mem",
95 "HasVectorUAMem", "true",
96 "Allow unaligned memory operands on vector/SIMD instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +000097def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
98 "Enable AES instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +000099def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
100 "Support MOVBE instruction">;
101def FeatureRDRAND : SubtargetFeature<"rdrand", "HasRDRAND", "true",
102 "Support RDRAND instruction">;
Craig Topperfe9179f2011-10-09 07:31:39 +0000103def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
104 "Support 16-bit floating point conversion instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000105def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
106 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000107def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
108 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000109def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
110 "Support BMI2 instructions">;
David Greene8f6f72c2009-06-26 22:46:54 +0000111
Evan Chengff1beda2006-10-06 09:17:41 +0000112//===----------------------------------------------------------------------===//
113// X86 processors supported.
114//===----------------------------------------------------------------------===//
115
116class Proc<string Name, list<SubtargetFeature> Features>
117 : Processor<Name, NoItineraries, Features>;
118
119def : Proc<"generic", []>;
120def : Proc<"i386", []>;
121def : Proc<"i486", []>;
Dale Johannesen28106752008-10-14 22:06:33 +0000122def : Proc<"i586", []>;
Evan Chengff1beda2006-10-06 09:17:41 +0000123def : Proc<"pentium", []>;
124def : Proc<"pentium-mmx", [FeatureMMX]>;
125def : Proc<"i686", []>;
Chris Lattnercc8c5812009-09-02 05:53:04 +0000126def : Proc<"pentiumpro", [FeatureCMOV]>;
127def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000128def : Proc<"pentium3", [FeatureSSE1]>;
Michael J. Spencer99737382011-05-03 03:42:50 +0000129def : Proc<"pentium3m", [FeatureSSE1, FeatureSlowBTMem]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +0000130def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000131def : Proc<"pentium4", [FeatureSSE2]>;
Michael J. Spencer99737382011-05-03 03:42:50 +0000132def : Proc<"pentium4m", [FeatureSSE2, FeatureSlowBTMem]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000133def : Proc<"x86-64", [FeatureSSE2, Feature64Bit, FeatureSlowBTMem]>;
Evan Cheng71d7eaa2009-12-22 17:47:23 +0000134def : Proc<"yonah", [FeatureSSE3, FeatureSlowBTMem]>;
135def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000136def : Proc<"nocona", [FeatureSSE3, FeatureCMPXCHG16B,
137 FeatureSlowBTMem]>;
138def : Proc<"core2", [FeatureSSSE3, FeatureCMPXCHG16B,
139 FeatureSlowBTMem]>;
140def : Proc<"penryn", [FeatureSSE41, FeatureCMPXCHG16B,
141 FeatureSlowBTMem]>;
Benjamin Kramer42c03302011-10-10 18:34:56 +0000142def : Proc<"atom", [FeatureSSE3, FeatureCMPXCHG16B, FeatureMOVBE,
Eli Friedman5e570422011-08-26 21:21:21 +0000143 FeatureSlowBTMem]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000144// "Arrandale" along with corei3 and corei5
Eli Friedman5e570422011-08-26 21:21:21 +0000145def : Proc<"corei7", [FeatureSSE42, FeatureCMPXCHG16B,
146 FeatureSlowBTMem, FeatureFastUAMem, FeatureAES]>;
147def : Proc<"nehalem", [FeatureSSE42, FeatureCMPXCHG16B,
148 FeatureSlowBTMem, FeatureFastUAMem]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000149// Westmere is a similar machine to nehalem with some additional features.
150// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Eli Friedman5e570422011-08-26 21:21:21 +0000151def : Proc<"westmere", [FeatureSSE42, FeatureCMPXCHG16B,
152 FeatureSlowBTMem, FeatureFastUAMem, FeatureAES,
153 FeatureCLMUL]>;
Benjamin Kramer874c5192011-10-10 19:35:07 +0000154// Sandy Bridge
Nate Begeman8b08f522010-12-10 00:26:57 +0000155// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
156// rather than a superset.
Evan Chengf8b4c002010-12-13 04:23:53 +0000157// FIXME: Disabling AVX for now since it's not ready.
Eli Friedman5e570422011-08-26 21:21:21 +0000158def : Proc<"corei7-avx", [FeatureSSE42, FeatureCMPXCHG16B,
Evan Chengf8b4c002010-12-13 04:23:53 +0000159 FeatureAES, FeatureCLMUL]>;
Benjamin Kramer874c5192011-10-10 19:35:07 +0000160// Ivy Bridge
161def : Proc<"core-avx-i", [FeatureSSE42, FeatureCMPXCHG16B,
162 FeatureAES, FeatureCLMUL,
163 FeatureRDRAND, FeatureF16C]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000164
Craig Topper3657fe42011-10-14 03:21:46 +0000165// Haswell
166def : Proc<"core-avx2", [FeatureSSE42, FeatureCMPXCHG16B, FeatureAES,
167 FeatureCLMUL, FeatureRDRAND, FeatureF16C,
168 FeatureFMA3, FeatureMOVBE, FeatureLZCNT,
Craig Topperaea148c2011-10-16 07:55:05 +0000169 FeatureBMI, FeatureBMI2]>;
Craig Topper3657fe42011-10-14 03:21:46 +0000170
Evan Chengff1beda2006-10-06 09:17:41 +0000171def : Proc<"k6", [FeatureMMX]>;
Michael J. Spencer30088ba2011-04-15 00:32:41 +0000172def : Proc<"k6-2", [Feature3DNow]>;
173def : Proc<"k6-3", [Feature3DNow]>;
174def : Proc<"athlon", [Feature3DNowA, FeatureSlowBTMem]>;
175def : Proc<"athlon-tbird", [Feature3DNowA, FeatureSlowBTMem]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +0000176def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
177def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
178def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
Dan Gohman74037512009-02-03 00:04:43 +0000179def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit,
180 FeatureSlowBTMem]>;
181def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit,
182 FeatureSlowBTMem]>;
183def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit,
184 FeatureSlowBTMem]>;
185def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit,
186 FeatureSlowBTMem]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000187def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000188 FeatureSlowBTMem]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000189def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000190 FeatureSlowBTMem]>;
Eli Friedman5e570422011-08-26 21:21:21 +0000191def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000192 FeatureSlowBTMem]>;
193def : Proc<"amdfam10", [FeatureSSE3, FeatureSSE4A,
Eli Friedman5e570422011-08-26 21:21:21 +0000194 Feature3DNowA, FeatureCMPXCHG16B,
195 FeatureSlowBTMem]>;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000196def : Proc<"barcelona", [FeatureSSE3, FeatureSSE4A,
Eli Friedman5e570422011-08-26 21:21:21 +0000197 Feature3DNowA, FeatureCMPXCHG16B,
198 FeatureSlowBTMem]>;
199def : Proc<"istanbul", [Feature3DNowA, FeatureCMPXCHG16B,
200 FeatureSSE4A, Feature3DNowA]>;
201def : Proc<"shanghai", [Feature3DNowA, FeatureCMPXCHG16B, FeatureSSE4A,
David Greene46b56ff2009-06-29 16:54:06 +0000202 Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000203
204def : Proc<"winchip-c6", [FeatureMMX]>;
Michael J. Spencer30088ba2011-04-15 00:32:41 +0000205def : Proc<"winchip2", [Feature3DNow]>;
206def : Proc<"c3", [Feature3DNow]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000207def : Proc<"c3-2", [FeatureSSE1]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000208
209//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000210// Register File Description
211//===----------------------------------------------------------------------===//
212
213include "X86RegisterInfo.td"
214
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000215//===----------------------------------------------------------------------===//
216// Instruction Descriptions
217//===----------------------------------------------------------------------===//
218
Chris Lattner59a4a912003-08-03 21:54:21 +0000219include "X86InstrInfo.td"
220
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000221def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000222
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000223//===----------------------------------------------------------------------===//
224// Calling Conventions
225//===----------------------------------------------------------------------===//
226
227include "X86CallingConv.td"
228
229
230//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000231// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000232//===----------------------------------------------------------------------===//
233
Daniel Dunbar00331992009-07-29 00:02:19 +0000234// Currently the X86 assembly parser only supports ATT syntax.
235def ATTAsmParser : AsmParser {
Daniel Dunbar9b816a12010-05-04 16:12:42 +0000236 string AsmParserClassName = "ATTAsmParser";
Daniel Dunbar00331992009-07-29 00:02:19 +0000237 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000238
239 // Discard comments in assembly strings.
240 string CommentDelimiter = "#";
241
242 // Recognize hard coded registers.
243 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000244}
245
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000246//===----------------------------------------------------------------------===//
247// Assembly Printers
248//===----------------------------------------------------------------------===//
249
Chris Lattner56832602004-10-03 20:36:57 +0000250// The X86 target supports two different syntaxes for emitting machine code.
251// This is controlled by the -x86-asm-syntax={att|intel}
252def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000253 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000254 int Variant = 0;
Jim Grosbachc6e13f72010-09-30 23:40:25 +0000255 bit isMCAsmWriter = 1;
Chris Lattner56832602004-10-03 20:36:57 +0000256}
257def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000258 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000259 int Variant = 1;
Jim Grosbachc6e13f72010-09-30 23:40:25 +0000260 bit isMCAsmWriter = 1;
Chris Lattner56832602004-10-03 20:36:57 +0000261}
262
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000263def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000264 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000265 let InstructionSet = X86InstrInfo;
Chris Lattner56832602004-10-03 20:36:57 +0000266
Daniel Dunbar00331992009-07-29 00:02:19 +0000267 let AssemblyParsers = [ATTAsmParser];
268
Chris Lattner56832602004-10-03 20:36:57 +0000269 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000270}