blob: 6d05ad2c5250a1617546e97765374ea1e397d4fc [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000018#include "ARMBaseRegisterInfo.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/DenseMap.h"
22#include "llvm/ADT/STLExtras.h"
23#include "llvm/ADT/SmallPtrSet.h"
24#include "llvm/ADT/SmallSet.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000032#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/Debug.h"
38#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000042#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000062 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000064
Evan Cheng10043e22007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Chengf030f2d2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng4605e8a2009-07-09 23:11:34 +000070 bool isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000071
72 virtual bool runOnMachineFunction(MachineFunction &Fn);
73
74 virtual const char *getPassName() const {
75 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Evan Cheng31587902009-06-05 19:08:58 +000093 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +000094 int Offset, unsigned Base, bool BaseKill, int Opcode,
95 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +000096 DebugLoc dl,
97 ArrayRef<std::pair<unsigned, bool> > Regs,
98 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +000099 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000100 MemOpQueue &MemOps,
101 unsigned memOpsBegin,
102 unsigned memOpsEnd,
103 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000104 int Offset,
105 unsigned Base,
106 bool BaseKill,
107 int Opcode,
108 ARMCC::CondCodes Pred,
109 unsigned PredReg,
110 unsigned Scratch,
111 DebugLoc dl,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000112 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000113 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
114 int Opcode, unsigned Size,
115 ARMCC::CondCodes Pred, unsigned PredReg,
116 unsigned Scratch, MemOpQueue &MemOps,
117 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000118
Evan Cheng977195e2007-03-08 02:55:08 +0000119 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000120 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000122 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MBBI,
124 const TargetInstrInfo *TII,
125 bool &Advance,
126 MachineBasicBlock::iterator &I);
127 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
128 MachineBasicBlock::iterator MBBI,
129 bool &Advance,
130 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000131 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
132 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
133 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000134 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000135}
136
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000137static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000138 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000139 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000140 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000141 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000142 switch (Mode) {
143 default: llvm_unreachable("Unhandled submode!");
144 case ARM_AM::ia: return ARM::LDMIA;
145 case ARM_AM::da: return ARM::LDMDA;
146 case ARM_AM::db: return ARM::LDMDB;
147 case ARM_AM::ib: return ARM::LDMIB;
148 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000149 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000150 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000151 switch (Mode) {
152 default: llvm_unreachable("Unhandled submode!");
153 case ARM_AM::ia: return ARM::STMIA;
154 case ARM_AM::da: return ARM::STMDA;
155 case ARM_AM::db: return ARM::STMDB;
156 case ARM_AM::ib: return ARM::STMIB;
157 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000158 case ARM::t2LDRi8:
159 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000160 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000161 switch (Mode) {
162 default: llvm_unreachable("Unhandled submode!");
163 case ARM_AM::ia: return ARM::t2LDMIA;
164 case ARM_AM::db: return ARM::t2LDMDB;
165 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000166 case ARM::t2STRi8:
167 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000168 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000169 switch (Mode) {
170 default: llvm_unreachable("Unhandled submode!");
171 case ARM_AM::ia: return ARM::t2STMIA;
172 case ARM_AM::db: return ARM::t2STMDB;
173 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000174 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000175 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000176 switch (Mode) {
177 default: llvm_unreachable("Unhandled submode!");
178 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000179 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000180 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000181 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000182 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 switch (Mode) {
184 default: llvm_unreachable("Unhandled submode!");
185 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000186 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000194 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000195 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000196 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000197 switch (Mode) {
198 default: llvm_unreachable("Unhandled submode!");
199 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000200 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000201 }
Evan Cheng10043e22007-01-19 07:51:42 +0000202 }
Evan Cheng10043e22007-01-19 07:51:42 +0000203}
204
Bill Wendlingb100f912010-11-17 05:31:09 +0000205namespace llvm {
206 namespace ARM_AM {
207
208AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000209 switch (Opcode) {
210 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000211 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000213 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000214 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000215 case ARM::STMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000216 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000217 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000218 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000219 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000220 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000221 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000222 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000224 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000225 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000226 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000227 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000228 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000229 return ARM_AM::ia;
230
231 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000232 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000233 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000234 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000235 return ARM_AM::da;
236
237 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000238 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000239 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000240 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000241 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000242 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000243 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000244 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000245 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000246 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000247 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000248 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000249 return ARM_AM::db;
250
251 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000252 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000253 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000254 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000255 return ARM_AM::ib;
256 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000257}
258
Bill Wendlingb100f912010-11-17 05:31:09 +0000259 } // end namespace ARM_AM
260} // end namespace llvm
261
Evan Cheng71756e72009-08-04 01:43:45 +0000262static bool isT2i32Load(unsigned Opc) {
263 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
264}
265
Evan Cheng4605e8a2009-07-09 23:11:34 +0000266static bool isi32Load(unsigned Opc) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000267 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng71756e72009-08-04 01:43:45 +0000268}
269
270static bool isT2i32Store(unsigned Opc) {
271 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000272}
273
274static bool isi32Store(unsigned Opc) {
Jim Grosbach338de3e2010-10-27 23:12:14 +0000275 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000276}
277
Evan Cheng31587902009-06-05 19:08:58 +0000278/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000279/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000280/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000281bool
Evan Cheng31587902009-06-05 19:08:58 +0000282ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000283 MachineBasicBlock::iterator MBBI,
284 int Offset, unsigned Base, bool BaseKill,
285 int Opcode, ARMCC::CondCodes Pred,
286 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000287 ArrayRef<std::pair<unsigned, bool> > Regs,
288 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000289 // Only a single register to load / store. Don't bother.
290 unsigned NumRegs = Regs.size();
291 if (NumRegs <= 1)
292 return false;
293
294 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilsonca5af122010-08-27 23:57:52 +0000295 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000296 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilsonca5af122010-08-27 23:57:52 +0000297 bool haveIBAndDA = isNotVFP && !isThumb2;
298 if (Offset == 4 && haveIBAndDA)
Evan Cheng10043e22007-01-19 07:51:42 +0000299 Mode = ARM_AM::ib;
Bob Wilsonca5af122010-08-27 23:57:52 +0000300 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Cheng10043e22007-01-19 07:51:42 +0000301 Mode = ARM_AM::da;
Bob Wilsonca5af122010-08-27 23:57:52 +0000302 else if (Offset == -4 * (int)NumRegs && isNotVFP)
303 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000304 Mode = ARM_AM::db;
Bob Wilsonca5af122010-08-27 23:57:52 +0000305 else if (Offset != 0) {
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000306 // Check if this is a supported opcode before we insert instructions to
307 // calculate a new base register.
308 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
309
Evan Cheng10043e22007-01-19 07:51:42 +0000310 // If starting offset isn't zero, insert a MI to materialize a new base.
311 // But only do so if it is cost effective, i.e. merging more than two
312 // loads / stores.
313 if (NumRegs <= 2)
314 return false;
315
316 unsigned NewBase;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000317 if (isi32Load(Opcode))
Evan Cheng10043e22007-01-19 07:51:42 +0000318 // If it is a load, then just use one of the destination register to
319 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000320 NewBase = Regs[NumRegs-1].first;
Evan Cheng10043e22007-01-19 07:51:42 +0000321 else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000322 // Use the scratch register to use as a new base.
323 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000324 if (NewBase == 0)
325 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000326 }
Jim Grosbacha8a80672011-06-29 23:25:04 +0000327 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Cheng10043e22007-01-19 07:51:42 +0000328 if (Offset < 0) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000329 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000330 Offset = - Offset;
331 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000332 int ImmedOffset = isThumb2
333 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
334 if (ImmedOffset == -1)
335 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Cheng10043e22007-01-19 07:51:42 +0000336 return false; // Probably not worth it then.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000337
Dale Johannesen7647da62009-02-13 02:25:56 +0000338 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge3a53c42009-07-08 21:03:57 +0000339 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng9d41b312007-07-10 18:08:01 +0000340 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Cheng10043e22007-01-19 07:51:42 +0000341 Base = NewBase;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000342 BaseKill = true; // New base is always killed right its use.
Evan Cheng10043e22007-01-19 07:51:42 +0000343 }
344
Bob Wilsonba75e812010-03-16 00:31:15 +0000345 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
346 Opcode == ARM::VLDRD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000347 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000348 if (!Opcode) return false;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000349 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
350 .addReg(Base, getKillRegState(BaseKill))
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000351 .addImm(Pred).addReg(PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000352 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000353 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
354 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000355
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000356 // Add implicit defs for super-registers.
357 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
358 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
359
Evan Cheng10043e22007-01-19 07:51:42 +0000360 return true;
361}
362
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000363// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
364// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000365void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
366 MemOpQueue &memOps,
367 unsigned memOpsBegin, unsigned memOpsEnd,
368 unsigned insertAfter, int Offset,
369 unsigned Base, bool BaseKill,
370 int Opcode,
371 ARMCC::CondCodes Pred, unsigned PredReg,
372 unsigned Scratch,
373 DebugLoc dl,
374 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000375 // First calculate which of the registers should be killed by the merged
376 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000377 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000378 SmallSet<unsigned, 4> KilledRegs;
379 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000380 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
381 if (i == memOpsBegin) {
382 i = memOpsEnd;
383 if (i == e)
384 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000385 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000386 if (memOps[i].Position < insertPos && memOps[i].isKill) {
387 unsigned Reg = memOps[i].Reg;
388 KilledRegs.insert(Reg);
389 Killer[Reg] = i;
390 }
391 }
392
393 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000394 SmallVector<unsigned, 8> ImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000395 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000396 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000397 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000398 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000399 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000400 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000401
402 // Collect any implicit defs of super-registers. They must be preserved.
403 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
404 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
405 continue;
406 unsigned DefReg = MO->getReg();
407 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
408 ImpDefs.push_back(DefReg);
409 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000410 }
411
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000412 // Try to do the merge.
413 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000414 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000415 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000416 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000417 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000418
419 // Merge succeeded, update records.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000420 Merges.push_back(prior(Loc));
421 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000422 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000423 if (Regs[i-memOpsBegin].second) {
424 unsigned Reg = Regs[i-memOpsBegin].first;
425 if (KilledRegs.count(Reg)) {
426 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000427 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
428 assert(Idx >= 0 && "Cannot find killing operand");
429 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000430 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000431 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000432 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000433 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000434 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000435 // Update this memop to refer to the merged instruction.
436 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000437 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000438 memOps[i].MBBI = Merges.back();
439 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000440 }
441}
442
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000443/// MergeLDR_STR - Merge a number of load / store instructions into one or more
444/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000445void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000446ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Chengc154c112009-06-05 17:56:14 +0000447 unsigned Base, int Opcode, unsigned Size,
448 ARMCC::CondCodes Pred, unsigned PredReg,
449 unsigned Scratch, MemOpQueue &MemOps,
450 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000451 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000452 int Offset = MemOps[SIndex].Offset;
453 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000454 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000455 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000456 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000457 const MachineOperand &PMO = Loc->getOperand(0);
458 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000459 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000460 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000461 unsigned Limit = ~0U;
462
463 // vldm / vstm limit are 32 for S variants, 16 for D variants.
464
465 switch (Opcode) {
466 default: break;
467 case ARM::VSTRS:
468 Limit = 32;
469 break;
470 case ARM::VSTRD:
471 Limit = 16;
472 break;
473 case ARM::VLDRD:
474 Limit = 16;
475 break;
476 case ARM::VLDRS:
477 Limit = 32;
478 break;
479 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000480
Evan Cheng10043e22007-01-19 07:51:42 +0000481 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
482 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000483 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
484 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000485 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000486 // Register numbers must be in ascending order. For VFP / NEON load and
487 // store multiples, the registers must also be consecutive and within the
488 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000489 if (Reg != ARM::SP &&
490 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000491 ((isNotVFP && RegNum > PRegNum) ||
492 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000493 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000494 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000495 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000496 } else {
497 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000498 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
499 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000500 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
501 MemOps, Merges);
502 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000503 }
504
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000505 if (MemOps[i].Position > MemOps[insertAfter].Position)
506 insertAfter = i;
Evan Cheng10043e22007-01-19 07:51:42 +0000507 }
508
Evan Cheng910c8082007-04-26 19:00:32 +0000509 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000510 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
511 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000512 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000513}
514
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000515static bool definesCPSR(MachineInstr *MI) {
516 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
517 const MachineOperand &MO = MI->getOperand(i);
518 if (!MO.isReg())
519 continue;
520 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
521 // If the instruction has live CPSR def, then it's not safe to fold it
522 // into load / store.
523 return true;
524 }
525
526 return false;
527}
528
529static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
530 unsigned Bytes, unsigned Limit,
531 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000532 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000533 if (!MI)
534 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000535
536 bool CheckCPSRDef = false;
537 switch (MI->getOpcode()) {
538 default: return false;
539 case ARM::t2SUBri:
540 case ARM::SUBri:
541 CheckCPSRDef = true;
542 // fallthrough
543 case ARM::tSUBspi:
544 break;
545 }
Evan Cheng71756e72009-08-04 01:43:45 +0000546
547 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000548 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000549 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000550
Evan Chengb972e562009-08-07 00:34:42 +0000551 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000552 if (!(MI->getOperand(0).getReg() == Base &&
553 MI->getOperand(1).getReg() == Base &&
554 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000555 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000556 MyPredReg == PredReg))
557 return false;
558
559 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000560}
561
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000562static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
563 unsigned Bytes, unsigned Limit,
564 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000565 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000566 if (!MI)
567 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000568
569 bool CheckCPSRDef = false;
570 switch (MI->getOpcode()) {
571 default: return false;
572 case ARM::t2ADDri:
573 case ARM::ADDri:
574 CheckCPSRDef = true;
575 // fallthrough
576 case ARM::tADDspi:
577 break;
578 }
Evan Cheng71756e72009-08-04 01:43:45 +0000579
Bob Wilsonaf371b42010-08-27 21:44:35 +0000580 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000581 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000582 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000583
Evan Chengb972e562009-08-07 00:34:42 +0000584 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000585 if (!(MI->getOperand(0).getReg() == Base &&
586 MI->getOperand(1).getReg() == Base &&
587 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000588 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000589 MyPredReg == PredReg))
590 return false;
591
592 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000593}
594
595static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
596 switch (MI->getOpcode()) {
597 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000598 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000599 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000600 case ARM::t2LDRi8:
601 case ARM::t2LDRi12:
602 case ARM::t2STRi8:
603 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000604 case ARM::VLDRS:
605 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000606 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000607 case ARM::VLDRD:
608 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000609 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000610 case ARM::LDMIA:
611 case ARM::LDMDA:
612 case ARM::LDMDB:
613 case ARM::LDMIB:
614 case ARM::STMIA:
615 case ARM::STMDA:
616 case ARM::STMDB:
617 case ARM::STMIB:
618 case ARM::t2LDMIA:
619 case ARM::t2LDMDB:
620 case ARM::t2STMIA:
621 case ARM::t2STMDB:
622 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000623 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000624 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000625 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000626 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000627 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +0000628 }
629}
630
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000631static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
632 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000633 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000634 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000635 case ARM::LDMIA:
636 case ARM::LDMDA:
637 case ARM::LDMDB:
638 case ARM::LDMIB:
639 switch (Mode) {
640 default: llvm_unreachable("Unhandled submode!");
641 case ARM_AM::ia: return ARM::LDMIA_UPD;
642 case ARM_AM::ib: return ARM::LDMIB_UPD;
643 case ARM_AM::da: return ARM::LDMDA_UPD;
644 case ARM_AM::db: return ARM::LDMDB_UPD;
645 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000646 case ARM::STMIA:
647 case ARM::STMDA:
648 case ARM::STMDB:
649 case ARM::STMIB:
650 switch (Mode) {
651 default: llvm_unreachable("Unhandled submode!");
652 case ARM_AM::ia: return ARM::STMIA_UPD;
653 case ARM_AM::ib: return ARM::STMIB_UPD;
654 case ARM_AM::da: return ARM::STMDA_UPD;
655 case ARM_AM::db: return ARM::STMDB_UPD;
656 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000657 case ARM::t2LDMIA:
658 case ARM::t2LDMDB:
659 switch (Mode) {
660 default: llvm_unreachable("Unhandled submode!");
661 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
662 case ARM_AM::db: return ARM::t2LDMDB_UPD;
663 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000664 case ARM::t2STMIA:
665 case ARM::t2STMDB:
666 switch (Mode) {
667 default: llvm_unreachable("Unhandled submode!");
668 case ARM_AM::ia: return ARM::t2STMIA_UPD;
669 case ARM_AM::db: return ARM::t2STMDB_UPD;
670 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000671 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000672 switch (Mode) {
673 default: llvm_unreachable("Unhandled submode!");
674 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
675 case ARM_AM::db: return ARM::VLDMSDB_UPD;
676 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000677 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000678 switch (Mode) {
679 default: llvm_unreachable("Unhandled submode!");
680 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
681 case ARM_AM::db: return ARM::VLDMDDB_UPD;
682 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000683 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000684 switch (Mode) {
685 default: llvm_unreachable("Unhandled submode!");
686 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
687 case ARM_AM::db: return ARM::VSTMSDB_UPD;
688 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000689 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000690 switch (Mode) {
691 default: llvm_unreachable("Unhandled submode!");
692 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
693 case ARM_AM::db: return ARM::VSTMDDB_UPD;
694 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000695 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000696}
697
Evan Cheng4605e8a2009-07-09 23:11:34 +0000698/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000699/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +0000700///
701/// stmia rn, <ra, rb, rc>
702/// rn := rn + 4 * 3;
703/// =>
704/// stmia rn!, <ra, rb, rc>
705///
706/// rn := rn - 4 * 3;
707/// ldmia rn, <ra, rb, rc>
708/// =>
709/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +0000710bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
711 MachineBasicBlock::iterator MBBI,
712 bool &Advance,
713 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000714 MachineInstr *MI = MBBI;
715 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000716 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000717 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +0000718 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000719 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000720 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +0000721 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +0000722
Bob Wilson13ce07f2010-08-27 23:18:17 +0000723 // Can't use an updating ld/st if the base register is also a dest
724 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000725 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +0000726 if (MI->getOperand(i).getReg() == Base)
727 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000728
729 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +0000730 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000731
Bob Wilson947f04b2010-03-13 01:08:20 +0000732 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000733 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
734 if (MBBI != BeginMBBI) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000735 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000736 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
737 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000738 if (Mode == ARM_AM::ia &&
739 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
740 Mode = ARM_AM::db;
741 DoMerge = true;
742 } else if (Mode == ARM_AM::ib &&
743 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
744 Mode = ARM_AM::da;
745 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000746 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000747 if (DoMerge)
748 MBB.erase(PrevMBBI);
749 }
Evan Cheng10043e22007-01-19 07:51:42 +0000750
Bob Wilson947f04b2010-03-13 01:08:20 +0000751 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000752 MachineBasicBlock::iterator EndMBBI = MBB.end();
753 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000754 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000755 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
756 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000757 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
758 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
759 DoMerge = true;
760 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
761 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
762 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +0000763 }
764 if (DoMerge) {
765 if (NextMBBI == I) {
766 Advance = true;
767 ++I;
768 }
769 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +0000770 }
771 }
772
Bob Wilson947f04b2010-03-13 01:08:20 +0000773 if (!DoMerge)
774 return false;
775
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000776 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +0000777 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
778 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +0000779 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +0000780 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000781
Bob Wilson947f04b2010-03-13 01:08:20 +0000782 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000783 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +0000784 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000785
Bob Wilson947f04b2010-03-13 01:08:20 +0000786 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000787 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +0000788
789 MBB.erase(MBBI);
790 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000791}
792
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000793static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
794 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000795 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000796 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +0000797 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000798 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000799 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000800 case ARM::VLDRS:
801 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
802 case ARM::VLDRD:
803 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
804 case ARM::VSTRS:
805 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
806 case ARM::VSTRD:
807 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000808 case ARM::t2LDRi8:
809 case ARM::t2LDRi12:
810 return ARM::t2LDR_PRE;
811 case ARM::t2STRi8:
812 case ARM::t2STRi12:
813 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000814 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000815 }
Evan Cheng10043e22007-01-19 07:51:42 +0000816}
817
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000818static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
819 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000820 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000821 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000822 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000823 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000824 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000825 case ARM::VLDRS:
826 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
827 case ARM::VLDRD:
828 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
829 case ARM::VSTRS:
830 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
831 case ARM::VSTRD:
832 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000833 case ARM::t2LDRi8:
834 case ARM::t2LDRi12:
835 return ARM::t2LDR_POST;
836 case ARM::t2STRi8:
837 case ARM::t2STRi12:
838 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000839 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000840 }
Evan Cheng10043e22007-01-19 07:51:42 +0000841}
842
Evan Cheng4605e8a2009-07-09 23:11:34 +0000843/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +0000844/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000845bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
846 MachineBasicBlock::iterator MBBI,
847 const TargetInstrInfo *TII,
848 bool &Advance,
849 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000850 MachineInstr *MI = MBBI;
851 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000852 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000853 unsigned Bytes = getLSMultipleTransferSize(MI);
854 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +0000855 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +0000856 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
857 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +0000858 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
859 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000860 if (MI->getOperand(2).getImm() != 0)
861 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +0000862 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +0000863 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000864
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000865 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +0000866 // Can't do the merge if the destination register is the same as the would-be
867 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +0000868 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +0000869 return false;
870
Evan Cheng94f04c62007-07-05 07:18:20 +0000871 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000872 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000873 bool DoMerge = false;
874 ARM_AM::AddrOpc AddSub = ARM_AM::add;
875 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +0000876 // AM2 - 12 bits, thumb2 - 8 bits.
877 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000878
879 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000880 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
881 if (MBBI != BeginMBBI) {
Evan Cheng10043e22007-01-19 07:51:42 +0000882 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000883 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
884 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000885 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000886 DoMerge = true;
887 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000888 } else if (!isAM5 &&
889 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000890 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000891 }
Bob Wilsonaf10d272010-03-12 22:50:09 +0000892 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000893 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +0000894 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000895 }
Evan Cheng10043e22007-01-19 07:51:42 +0000896 }
897
Bob Wilsonaf10d272010-03-12 22:50:09 +0000898 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +0000899 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000900 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000901 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000902 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
903 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000904 if (!isAM5 &&
905 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000906 DoMerge = true;
907 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000908 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000909 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000910 }
Evan Chengd0e360e2007-09-19 21:48:07 +0000911 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000912 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +0000913 if (NextMBBI == I) {
914 Advance = true;
915 ++I;
916 }
Evan Cheng10043e22007-01-19 07:51:42 +0000917 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +0000918 }
Evan Cheng10043e22007-01-19 07:51:42 +0000919 }
920
921 if (!DoMerge)
922 return false;
923
Bob Wilson53149402010-03-13 00:43:32 +0000924 if (isAM5) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000925 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +0000926 // (There are no base-updating versions of VLDR/VSTR instructions, but the
927 // updating load/store-multiple instructions can be used with only one
928 // register.)
Bob Wilson53149402010-03-13 00:43:32 +0000929 MachineOperand &MO = MI->getOperand(0);
930 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +0000931 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +0000932 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +0000933 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +0000934 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
935 getKillRegState(MO.isKill())));
936 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +0000937 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +0000938 // LDR_PRE, LDR_POST
939 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +0000940 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +0000941 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
942 .addReg(Base, RegState::Define)
943 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
944 } else {
Owen Anderson243274c2011-08-29 21:14:19 +0000945 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +0000946 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
947 .addReg(Base, RegState::Define)
948 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
949 }
Jim Grosbach23254742011-08-12 22:20:41 +0000950 } else {
951 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +0000952 // t2LDR_PRE, t2LDR_POST
953 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
954 .addReg(Base, RegState::Define)
955 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +0000956 }
Evan Cheng71756e72009-08-04 01:43:45 +0000957 } else {
958 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000959 // FIXME: post-indexed stores use am2offset_imm, which still encodes
960 // the vestigal zero-reg offset register. When that's fixed, this clause
961 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +0000962 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
963 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +0000964 // STR_PRE, STR_POST
965 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
966 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
967 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +0000968 } else {
969 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +0000970 // t2STR_PRE, t2STR_POST
971 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
972 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
973 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +0000974 }
Evan Cheng10043e22007-01-19 07:51:42 +0000975 }
976 MBB.erase(MBBI);
977
978 return true;
979}
980
Eric Christopher8f2cd022011-05-25 21:19:19 +0000981/// isMemoryOp - Returns true if instruction is a memory operation that this
982/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +0000983static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +0000984 // When no memory operands are present, conservatively assume unaligned,
985 // volatile, unfoldable.
986 if (!MI->hasOneMemOperand())
987 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +0000988
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +0000989 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +0000990
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +0000991 // Don't touch volatile memory accesses - we may be changing their order.
992 if (MMO->isVolatile())
993 return false;
994
995 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
996 // not.
997 if (MMO->getAlignment() < 4)
998 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +0000999
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001000 // str <undef> could probably be eliminated entirely, but for now we just want
1001 // to avoid making a mess of it.
1002 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1003 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1004 MI->getOperand(0).isUndef())
1005 return false;
1006
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001007 // Likewise don't mess with references to undefined addresses.
1008 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1009 MI->getOperand(1).isUndef())
1010 return false;
1011
Evan Chengd28de672007-03-06 18:02:41 +00001012 int Opcode = MI->getOpcode();
1013 switch (Opcode) {
1014 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001015 case ARM::VLDRS:
1016 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001017 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001018 case ARM::VLDRD:
1019 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001020 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001021 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001022 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001023 case ARM::t2LDRi8:
1024 case ARM::t2LDRi12:
1025 case ARM::t2STRi8:
1026 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001027 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001028 }
1029 return false;
1030}
1031
Evan Cheng977195e2007-03-08 02:55:08 +00001032/// AdvanceRS - Advance register scavenger to just before the earliest memory
1033/// op that is being merged.
1034void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1035 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1036 unsigned Position = MemOps[0].Position;
1037 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1038 if (MemOps[i].Position < Position) {
1039 Position = MemOps[i].Position;
1040 Loc = MemOps[i].MBBI;
1041 }
1042 }
1043
1044 if (Loc != MBB.begin())
1045 RS->forward(prior(Loc));
1046}
1047
Evan Cheng185c9ef2009-06-13 09:12:55 +00001048static int getMemoryOpOffset(const MachineInstr *MI) {
1049 int Opcode = MI->getOpcode();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001050 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001051 unsigned NumOperands = MI->getDesc().getNumOperands();
1052 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001053
1054 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1055 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001056 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach338de3e2010-10-27 23:12:14 +00001057 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001058 return OffField;
1059
Jim Grosbach338de3e2010-10-27 23:12:14 +00001060 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1061 : ARM_AM::getAM5Offset(OffField) * 4;
1062 if (isAM3) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001063 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1064 Offset = -Offset;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001065 } else {
1066 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1067 Offset = -Offset;
1068 }
1069 return Offset;
1070}
1071
Evan Cheng1283c6a2009-06-15 08:28:29 +00001072static void InsertLDR_STR(MachineBasicBlock &MBB,
1073 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001074 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001075 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001076 unsigned Reg, bool RegDeadKill, bool RegUndef,
1077 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001078 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001079 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001080 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001081 if (isDef) {
1082 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1083 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001084 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001085 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001086 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1087 } else {
1088 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1089 TII->get(NewOpc))
1090 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1091 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001092 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1093 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001094}
1095
1096bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1097 MachineBasicBlock::iterator &MBBI) {
1098 MachineInstr *MI = &*MBBI;
1099 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001100 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1101 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001102 const MachineOperand &BaseOp = MI->getOperand(2);
1103 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001104 unsigned EvenReg = MI->getOperand(0).getReg();
1105 unsigned OddReg = MI->getOperand(1).getReg();
1106 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1107 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001108 // ARM errata 602117: LDRD with base in list may result in incorrect base
1109 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001110 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001111 if (!Errata602117 &&
1112 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001113 return false;
1114
Evan Cheng1fb4de82010-06-21 21:21:14 +00001115 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001116 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1117 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001118 bool EvenDeadKill = isLd ?
1119 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001120 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001121 bool OddDeadKill = isLd ?
1122 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001123 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001124 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001125 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001126 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1127 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001128 int OffImm = getMemoryOpOffset(MI);
1129 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001130 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001131
Jim Grosbach338de3e2010-10-27 23:12:14 +00001132 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001133 // Ascending register numbers and no offset. It's safe to change it to a
1134 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001135 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001136 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1137 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001138 if (isLd) {
1139 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1140 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001141 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001142 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001143 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001144 ++NumLDRD2LDM;
1145 } else {
1146 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1147 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001148 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001149 .addReg(EvenReg,
1150 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1151 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001152 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001153 ++NumSTRD2STM;
1154 }
Evan Cheng1fb4de82010-06-21 21:21:14 +00001155 NewBBI = llvm::prior(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001156 } else {
1157 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001158 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001159 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001160 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001161 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1162 // so adjust and use t2LDRi12 here for that.
1163 unsigned NewOpc2 = (isLd)
1164 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1165 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001166 DebugLoc dl = MBBI->getDebugLoc();
1167 // If this is a load and base register is killed, it may have been
1168 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001169 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001170 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001171 (TRI->regsOverlap(EvenReg, BaseReg))) {
1172 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001173 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001174 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001175 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001176 Pred, PredReg, TII, isT2);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001177 NewBBI = llvm::prior(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001178 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1179 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001180 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001181 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001182 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001183 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001184 // If the two source operands are the same, the kill marker is
1185 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001186 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1187 EvenDeadKill = false;
1188 OddDeadKill = true;
1189 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001190 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001191 if (EvenReg == BaseReg)
1192 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001193 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001194 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001195 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001196 Pred, PredReg, TII, isT2);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001197 NewBBI = llvm::prior(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001198 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001199 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001200 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001201 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001202 }
Evan Cheng0e796032009-06-18 02:04:01 +00001203 if (isLd)
1204 ++NumLDRD2LDR;
1205 else
1206 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001207 }
1208
Evan Cheng1283c6a2009-06-15 08:28:29 +00001209 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001210 MBBI = NewBBI;
1211 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001212 }
1213 return false;
1214}
1215
Evan Cheng10043e22007-01-19 07:51:42 +00001216/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1217/// ops of the same base and incrementing offset into LDM / STM ops.
1218bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1219 unsigned NumMerges = 0;
1220 unsigned NumMemOps = 0;
1221 MemOpQueue MemOps;
1222 unsigned CurrBase = 0;
1223 int CurrOpc = -1;
1224 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001225 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001226 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001227 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001228 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001229
Evan Cheng2818fdd2007-03-07 02:38:05 +00001230 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001231 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1232 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001233 if (FixInvalidRegPairOp(MBB, MBBI))
1234 continue;
1235
Evan Cheng10043e22007-01-19 07:51:42 +00001236 bool Advance = false;
1237 bool TryMerge = false;
1238 bool Clobber = false;
1239
Evan Chengd28de672007-03-06 18:02:41 +00001240 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001241 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001242 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001243 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001244 const MachineOperand &MO = MBBI->getOperand(0);
1245 unsigned Reg = MO.getReg();
1246 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001247 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001248 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001249 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001250 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001251 // Watch out for:
1252 // r4 := ldr [r5]
1253 // r5 := ldr [r5, #4]
1254 // r6 := ldr [r5, #8]
1255 //
1256 // The second ldr has effectively broken the chain even though it
1257 // looks like the later ldr(s) use the same base register. Try to
1258 // merge the ldr's so far, including this one. But don't try to
1259 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001260 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001261
1262 // Watch out for:
1263 // r4 := ldr [r0, #8]
1264 // r4 := ldr [r0, #4]
1265 //
1266 // The optimization may reorder the second ldr in front of the first
1267 // ldr, which violates write after write(WAW) dependence. The same as
1268 // str. Try to merge inst(s) already in MemOps.
1269 bool Overlap = false;
1270 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1271 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1272 Overlap = true;
1273 break;
1274 }
1275 }
1276
Evan Cheng10043e22007-01-19 07:51:42 +00001277 if (CurrBase == 0 && !Clobber) {
1278 // Start of a new chain.
1279 CurrBase = Base;
1280 CurrOpc = Opcode;
1281 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001282 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001283 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001284 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001285 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001286 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001287 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001288 if (Clobber) {
1289 TryMerge = true;
1290 Advance = true;
1291 }
1292
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001293 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001294 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001295 // Continue adding to the queue.
1296 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001297 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1298 Position, MBBI));
1299 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001300 Advance = true;
1301 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001302 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1303 I != E; ++I) {
1304 if (Offset < I->Offset) {
1305 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1306 Position, MBBI));
1307 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001308 Advance = true;
1309 break;
Renato Golin91de8282013-04-05 16:39:53 +00001310 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001311 // Collision! This can't be merged!
1312 break;
1313 }
1314 }
1315 }
1316 }
1317 }
1318 }
1319
Jim Grosbach5fa01582010-06-09 22:21:24 +00001320 if (MBBI->isDebugValue()) {
1321 ++MBBI;
1322 if (MBBI == E)
1323 // Reach the end of the block, try merging the memory instructions.
1324 TryMerge = true;
1325 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001326 ++Position;
1327 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001328 if (MBBI == E)
1329 // Reach the end of the block, try merging the memory instructions.
1330 TryMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001331 } else
1332 TryMerge = true;
1333
1334 if (TryMerge) {
1335 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001336 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001337 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001338 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001339 // Find a scratch register.
Craig Topperc7242e02012-04-20 07:30:17 +00001340 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001341 // Process the load / store instructions.
1342 RS->forward(prior(MBBI));
1343
1344 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001345 Merges.clear();
1346 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1347 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001348
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001349 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001350 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001351 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001352 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001353 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001354 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001355
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001356 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001357 // that were not merged to form LDM/STM ops.
1358 for (unsigned i = 0; i != NumMemOps; ++i)
1359 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001360 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001361 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001362
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001363 // RS may be pointing to an instruction that's deleted.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001364 RS->skipTo(prior(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001365 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001366 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001367 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001368 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001369 ++NumMerges;
1370 RS->forward(prior(MBBI));
1371 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001372 }
Evan Cheng10043e22007-01-19 07:51:42 +00001373
1374 CurrBase = 0;
1375 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001376 CurrSize = 0;
1377 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001378 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001379 if (NumMemOps) {
1380 MemOps.clear();
1381 NumMemOps = 0;
1382 }
1383
1384 // If iterator hasn't been advanced and this is not a memory op, skip it.
1385 // It can't start a new chain anyway.
1386 if (!Advance && !isMemOp && MBBI != E) {
1387 ++Position;
1388 ++MBBI;
1389 }
1390 }
1391 }
1392 return NumMerges > 0;
1393}
1394
Bob Wilson162242b2010-03-20 22:20:40 +00001395/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001396/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001397/// directly restore the value of LR into pc.
1398/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001399/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001400/// or
1401/// ldmfd sp!, {..., lr}
1402/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001403/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001404/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001405bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1406 if (MBB.empty()) return false;
1407
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001408 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001409 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001410 (MBBI->getOpcode() == ARM::BX_RET ||
1411 MBBI->getOpcode() == ARM::tBX_RET ||
1412 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001413 MachineInstr *PrevMI = prior(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001414 unsigned Opcode = PrevMI->getOpcode();
1415 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1416 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1417 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001418 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001419 if (MO.getReg() != ARM::LR)
1420 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001421 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1422 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1423 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001424 PrevMI->setDesc(TII->get(NewOpc));
1425 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001426 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001427 MBB.erase(MBBI);
1428 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001429 }
1430 }
1431 return false;
1432}
1433
1434bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +00001435 const TargetMachine &TM = Fn.getTarget();
Evan Chengf030f2d2007-03-07 20:30:36 +00001436 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengd28de672007-03-06 18:02:41 +00001437 TII = TM.getInstrInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001438 TRI = TM.getRegisterInfo();
Evan Chengc3770ac2011-11-08 21:21:09 +00001439 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001440 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001441 isThumb2 = AFI->isThumb2Function();
Evan Chengd28de672007-03-06 18:02:41 +00001442
Evan Cheng10043e22007-01-19 07:51:42 +00001443 bool Modified = false;
1444 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1445 ++MFI) {
1446 MachineBasicBlock &MBB = *MFI;
1447 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson914df822011-01-06 19:24:41 +00001448 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1449 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001450 }
Evan Chengd28de672007-03-06 18:02:41 +00001451
1452 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001453 return Modified;
1454}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001455
1456
1457/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1458/// load / stores from consecutive locations close to make it more
1459/// likely they will be combined later.
1460
1461namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001462 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001463 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001464 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001465
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001466 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001467 const TargetInstrInfo *TII;
1468 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001469 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001470 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001471 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001472
1473 virtual bool runOnMachineFunction(MachineFunction &Fn);
1474
1475 virtual const char *getPassName() const {
1476 return "ARM pre- register allocation load / store optimization pass";
1477 }
1478
1479 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001480 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1481 unsigned &NewOpc, unsigned &EvenReg,
1482 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001483 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001484 unsigned &PredReg, ARMCC::CondCodes &Pred,
1485 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001486 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001487 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001488 unsigned Base, bool isLd,
1489 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1490 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1491 };
1492 char ARMPreAllocLoadStoreOpt::ID = 0;
1493}
1494
1495bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001496 TD = Fn.getTarget().getDataLayout();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001497 TII = Fn.getTarget().getInstrInfo();
1498 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001499 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001500 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001501 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001502
1503 bool Modified = false;
1504 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1505 ++MFI)
1506 Modified |= RescheduleLoadStoreInstrs(MFI);
1507
1508 return Modified;
1509}
1510
Evan Chengb4b20bb2009-06-19 23:17:27 +00001511static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1512 MachineBasicBlock::iterator I,
1513 MachineBasicBlock::iterator E,
1514 SmallPtrSet<MachineInstr*, 4> &MemOps,
1515 SmallSet<unsigned, 4> &MemRegs,
1516 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001517 // Are there stores / loads / calls between them?
1518 // FIXME: This is overly conservative. We should make use of alias information
1519 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001520 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001521 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001522 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001523 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001524 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001525 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001526 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001527 return false;
1528 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001529 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001530 return false;
1531 // It's not safe to move the first 'str' down.
1532 // str r1, [r0]
1533 // strh r5, [r0]
1534 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001535 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001536 return false;
1537 }
1538 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1539 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001540 if (!MO.isReg())
1541 continue;
1542 unsigned Reg = MO.getReg();
1543 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001544 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001545 if (Reg != Base && !MemRegs.count(Reg))
1546 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001547 }
1548 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001549
1550 // Estimate register pressure increase due to the transformation.
1551 if (MemRegs.size() <= 4)
1552 // Ok if we are moving small number of instructions.
1553 return true;
1554 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001555}
1556
Andrew Trick28c1d182011-11-11 22:18:09 +00001557
1558/// Copy Op0 and Op1 operands into a new array assigned to MI.
1559static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1560 MachineInstr *Op1) {
1561 assert(MI->memoperands_empty() && "expected a new machineinstr");
1562 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1563 + (Op1->memoperands_end() - Op1->memoperands_begin());
1564
1565 MachineFunction *MF = MI->getParent()->getParent();
1566 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1567 MachineSDNode::mmo_iterator MemEnd =
1568 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1569 MemEnd =
1570 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1571 MI->setMemRefs(MemBegin, MemEnd);
1572}
1573
Evan Chengeba57e42009-06-15 20:54:56 +00001574bool
1575ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1576 DebugLoc &dl,
1577 unsigned &NewOpc, unsigned &EvenReg,
1578 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001579 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001580 ARMCC::CondCodes &Pred,
1581 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001582 // Make sure we're allowed to generate LDRD/STRD.
1583 if (!STI->hasV5TEOps())
1584 return false;
1585
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001586 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001587 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001588 unsigned Opcode = Op0->getOpcode();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001589 if (Opcode == ARM::LDRi12)
Evan Chengeba57e42009-06-15 20:54:56 +00001590 NewOpc = ARM::LDRD;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001591 else if (Opcode == ARM::STRi12)
Evan Chengeba57e42009-06-15 20:54:56 +00001592 NewOpc = ARM::STRD;
Evan Chengfd6aad72009-09-25 21:44:53 +00001593 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1594 NewOpc = ARM::t2LDRDi8;
1595 Scale = 4;
1596 isT2 = true;
1597 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1598 NewOpc = ARM::t2STRDi8;
1599 Scale = 4;
1600 isT2 = true;
1601 } else
1602 return false;
1603
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001604 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001605 // At the moment, we ignore the memoryoperand's value.
1606 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001607 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001608 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001609 return false;
1610
Dan Gohman48b185d2009-09-25 20:36:54 +00001611 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001612 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001613 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001614 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001615 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001616 if (Align < ReqAlign)
1617 return false;
1618
1619 // Then make sure the immediate offset fits.
1620 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001621 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001622 int Limit = (1 << 8) * Scale;
1623 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1624 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001625 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001626 } else {
1627 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1628 if (OffImm < 0) {
1629 AddSub = ARM_AM::sub;
1630 OffImm = - OffImm;
1631 }
1632 int Limit = (1 << 8) * Scale;
1633 if (OffImm >= Limit || (OffImm & (Scale-1)))
1634 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001635 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001636 }
Evan Chengeba57e42009-06-15 20:54:56 +00001637 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00001638 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00001639 if (EvenReg == OddReg)
1640 return false;
1641 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001642 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001643 dl = Op0->getDebugLoc();
1644 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001645}
1646
Bob Wilson0d95ed92011-02-07 17:43:03 +00001647namespace {
1648 struct OffsetCompare {
1649 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1650 int LOffset = getMemoryOpOffset(LHS);
1651 int ROffset = getMemoryOpOffset(RHS);
1652 assert(LHS == RHS || LOffset != ROffset);
1653 return LOffset > ROffset;
1654 }
1655 };
1656}
1657
Evan Cheng185c9ef2009-06-13 09:12:55 +00001658bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001659 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001660 unsigned Base, bool isLd,
1661 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1662 bool RetVal = false;
1663
1664 // Sort by offset (in reverse order).
1665 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1666
1667 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00001668 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00001669 // 1. Any def of base.
1670 // 2. Any gaps.
1671 while (Ops.size() > 1) {
1672 unsigned FirstLoc = ~0U;
1673 unsigned LastLoc = 0;
1674 MachineInstr *FirstOp = 0;
1675 MachineInstr *LastOp = 0;
1676 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00001677 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001678 unsigned LastBytes = 0;
1679 unsigned NumMove = 0;
1680 for (int i = Ops.size() - 1; i >= 0; --i) {
1681 MachineInstr *Op = Ops[i];
1682 unsigned Loc = MI2LocMap[Op];
1683 if (Loc <= FirstLoc) {
1684 FirstLoc = Loc;
1685 FirstOp = Op;
1686 }
1687 if (Loc >= LastLoc) {
1688 LastLoc = Loc;
1689 LastOp = Op;
1690 }
1691
Andrew Trick642f0f62012-01-11 03:56:08 +00001692 unsigned LSMOpcode
1693 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1694 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00001695 break;
1696
Evan Cheng185c9ef2009-06-13 09:12:55 +00001697 int Offset = getMemoryOpOffset(Op);
1698 unsigned Bytes = getLSMultipleTransferSize(Op);
1699 if (LastBytes) {
1700 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1701 break;
1702 }
1703 LastOffset = Offset;
1704 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00001705 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00001706 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001707 break;
1708 }
1709
1710 if (NumMove <= 1)
1711 Ops.pop_back();
1712 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001713 SmallPtrSet<MachineInstr*, 4> MemOps;
1714 SmallSet<unsigned, 4> MemRegs;
1715 for (int i = NumMove-1; i >= 0; --i) {
1716 MemOps.insert(Ops[i]);
1717 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1718 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001719
1720 // Be conservative, if the instructions are too far apart, don't
1721 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001722 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001723 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00001724 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1725 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001726 if (!DoMove) {
1727 for (unsigned i = 0; i != NumMove; ++i)
1728 Ops.pop_back();
1729 } else {
1730 // This is the new location for the loads / stores.
1731 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00001732 while (InsertPos != MBB->end()
1733 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001734 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001735
1736 // If we are moving a pair of loads / stores, see if it makes sense
1737 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00001738 MachineInstr *Op0 = Ops.back();
1739 MachineInstr *Op1 = Ops[Ops.size()-2];
1740 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001741 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001742 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00001743 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00001744 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001745 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001746 DebugLoc dl;
1747 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001748 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001749 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00001750 Ops.pop_back();
1751 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001752
Evan Cheng6cc775f2011-06-28 19:10:37 +00001753 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001754 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00001755 MRI->constrainRegClass(EvenReg, TRC);
1756 MRI->constrainRegClass(OddReg, TRC);
1757
Evan Chengeba57e42009-06-15 20:54:56 +00001758 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00001759 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001760 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001761 .addReg(EvenReg, RegState::Define)
1762 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00001763 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001764 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001765 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00001766 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001767 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001768 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001769 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001770 concatenateMemOperands(MIB, Op0, Op1);
1771 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001772 ++NumLDRDFormed;
1773 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001774 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001775 .addReg(EvenReg)
1776 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00001777 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001778 // FIXME: We're converting from LDRi12 to an insn that still
1779 // uses addrmode2, so we need an explicit offset reg. It should
1780 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001781 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001782 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001783 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001784 concatenateMemOperands(MIB, Op0, Op1);
1785 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001786 ++NumSTRDFormed;
1787 }
1788 MBB->erase(Op0);
1789 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001790
1791 // Add register allocation hints to form register pairs.
1792 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1793 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001794 } else {
1795 for (unsigned i = 0; i != NumMove; ++i) {
1796 MachineInstr *Op = Ops.back();
1797 Ops.pop_back();
1798 MBB->splice(InsertPos, MBB, Op);
1799 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001800 }
1801
1802 NumLdStMoved += NumMove;
1803 RetVal = true;
1804 }
1805 }
1806 }
1807
1808 return RetVal;
1809}
1810
1811bool
1812ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1813 bool RetVal = false;
1814
1815 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1816 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1817 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1818 SmallVector<unsigned, 4> LdBases;
1819 SmallVector<unsigned, 4> StBases;
1820
1821 unsigned Loc = 0;
1822 MachineBasicBlock::iterator MBBI = MBB->begin();
1823 MachineBasicBlock::iterator E = MBB->end();
1824 while (MBBI != E) {
1825 for (; MBBI != E; ++MBBI) {
1826 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001827 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001828 // Stop at barriers.
1829 ++MBBI;
1830 break;
1831 }
1832
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001833 if (!MI->isDebugValue())
1834 MI2LocMap[MI] = ++Loc;
1835
Evan Cheng185c9ef2009-06-13 09:12:55 +00001836 if (!isMemoryOp(MI))
1837 continue;
1838 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001839 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00001840 continue;
1841
Evan Chengfd6aad72009-09-25 21:44:53 +00001842 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001843 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001844 unsigned Base = MI->getOperand(1).getReg();
1845 int Offset = getMemoryOpOffset(MI);
1846
1847 bool StopHere = false;
1848 if (isLd) {
1849 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1850 Base2LdsMap.find(Base);
1851 if (BI != Base2LdsMap.end()) {
1852 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1853 if (Offset == getMemoryOpOffset(BI->second[i])) {
1854 StopHere = true;
1855 break;
1856 }
1857 }
1858 if (!StopHere)
1859 BI->second.push_back(MI);
1860 } else {
1861 SmallVector<MachineInstr*, 4> MIs;
1862 MIs.push_back(MI);
1863 Base2LdsMap[Base] = MIs;
1864 LdBases.push_back(Base);
1865 }
1866 } else {
1867 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1868 Base2StsMap.find(Base);
1869 if (BI != Base2StsMap.end()) {
1870 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1871 if (Offset == getMemoryOpOffset(BI->second[i])) {
1872 StopHere = true;
1873 break;
1874 }
1875 }
1876 if (!StopHere)
1877 BI->second.push_back(MI);
1878 } else {
1879 SmallVector<MachineInstr*, 4> MIs;
1880 MIs.push_back(MI);
1881 Base2StsMap[Base] = MIs;
1882 StBases.push_back(Base);
1883 }
1884 }
1885
1886 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001887 // Found a duplicate (a base+offset combination that's seen earlier).
1888 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001889 --Loc;
1890 break;
1891 }
1892 }
1893
1894 // Re-schedule loads.
1895 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1896 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001897 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001898 if (Lds.size() > 1)
1899 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1900 }
1901
1902 // Re-schedule stores.
1903 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1904 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001905 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001906 if (Sts.size() > 1)
1907 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1908 }
1909
1910 if (MBBI != E) {
1911 Base2LdsMap.clear();
1912 Base2StsMap.clear();
1913 LdBases.clear();
1914 StBases.clear();
1915 }
1916 }
1917
1918 return RetVal;
1919}
1920
1921
1922/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1923/// optimization pass.
1924FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1925 if (PreAlloc)
1926 return new ARMPreAllocLoadStoreOpt();
1927 return new ARMLoadStoreOpt();
1928}