| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===// |
| Bob Wilson | ea09d4a | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 2 | // |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Bob Wilson | ea09d4a | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 7 | // |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // This describes the calling conventions for ARM architecture. |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 12 | /// CCIfAlign - Match of the original alignment of the arg |
| 13 | class CCIfAlign<string Align, CCAction A>: |
| 14 | CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>; |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // ARM APCS Calling Convention |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | def CC_ARM_APCS : CallingConv<[ |
| 20 | |
| Stuart Hastings | 67c5c3e | 2011-02-28 17:17:53 +0000 | [diff] [blame] | 21 | // Handles byval parameters. |
| Stuart Hastings | 45fe3c3 | 2011-04-20 16:47:52 +0000 | [diff] [blame] | 22 | CCIfByVal<CCPassByVal<4, 4>>, |
| Stuart Hastings | 67c5c3e | 2011-02-28 17:17:53 +0000 | [diff] [blame] | 23 | |
| Chad Rosier | f0055f6 | 2011-11-05 00:02:56 +0000 | [diff] [blame] | 24 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 25 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 26 | // Pass SwiftSelf in a callee saved register. |
| 27 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| Manman Ren | f46262e | 2016-03-29 17:37:21 +0000 | [diff] [blame] | 28 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 29 | // A SwiftError is passed in R8. |
| 30 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 31 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 32 | // Handle all vector types as either f64 or v2f64. |
| 33 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 34 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 35 | |
| 36 | // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack |
| 37 | CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 38 | |
| 39 | CCIfType<[f32], CCBitConvertToType<i32>>, |
| Bob Wilson | 62d47d2 | 2009-04-24 16:55:25 +0000 | [diff] [blame] | 40 | CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 41 | |
| Bob Wilson | 62d47d2 | 2009-04-24 16:55:25 +0000 | [diff] [blame] | 42 | CCIfType<[i32], CCAssignToStack<4, 4>>, |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 43 | CCIfType<[f64], CCAssignToStack<8, 4>>, |
| 44 | CCIfType<[v2f64], CCAssignToStack<16, 4>> |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 45 | ]>; |
| 46 | |
| 47 | def RetCC_ARM_APCS : CallingConv<[ |
| Chad Rosier | 5de1bea | 2011-11-08 00:03:32 +0000 | [diff] [blame] | 48 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 49 | CCIfType<[f32], CCBitConvertToType<i32>>, |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 50 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 51 | // Pass SwiftSelf in a callee saved register. |
| 52 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| 53 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 54 | // A SwiftError is returned in R8. |
| 55 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 56 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 57 | // Handle all vector types as either f64 or v2f64. |
| 58 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 59 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 60 | |
| 61 | CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 62 | |
| 63 | CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, |
| 64 | CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>> |
| 65 | ]>; |
| 66 | |
| 67 | //===----------------------------------------------------------------------===// |
| Evan Cheng | 08dd8c8 | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 68 | // ARM APCS Calling Convention for FastCC (when VFP2 or later is available) |
| 69 | //===----------------------------------------------------------------------===// |
| 70 | def FastCC_ARM_APCS : CallingConv<[ |
| 71 | // Handle all vector types as either f64 or v2f64. |
| 72 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 73 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 74 | |
| 75 | CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, |
| 76 | CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, |
| 77 | CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, |
| 78 | S9, S10, S11, S12, S13, S14, S15]>>, |
| Evan Cheng | 57add3e | 2014-02-11 23:49:31 +0000 | [diff] [blame] | 79 | |
| Evan Cheng | f1f45e7 | 2014-03-04 22:56:57 +0000 | [diff] [blame] | 80 | // CPRCs may be allocated to co-processor registers or the stack - they |
| Evan Cheng | 57add3e | 2014-02-11 23:49:31 +0000 | [diff] [blame] | 81 | // may never be allocated to core registers. |
| 82 | CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>, |
| 83 | CCIfType<[f64], CCAssignToStackWithShadow<8, 4, [Q0, Q1, Q2, Q3]>>, |
| 84 | CCIfType<[v2f64], CCAssignToStackWithShadow<16, 4, [Q0, Q1, Q2, Q3]>>, |
| 85 | |
| Evan Cheng | 08dd8c8 | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 86 | CCDelegateTo<CC_ARM_APCS> |
| 87 | ]>; |
| 88 | |
| 89 | def RetFastCC_ARM_APCS : CallingConv<[ |
| 90 | // Handle all vector types as either f64 or v2f64. |
| 91 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 92 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 93 | |
| 94 | CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, |
| 95 | CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, |
| 96 | CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, |
| 97 | S9, S10, S11, S12, S13, S14, S15]>>, |
| 98 | CCDelegateTo<RetCC_ARM_APCS> |
| 99 | ]>; |
| 100 | |
| Eric Christopher | b332236 | 2012-08-03 00:05:53 +0000 | [diff] [blame] | 101 | //===----------------------------------------------------------------------===// |
| 102 | // ARM APCS Calling Convention for GHC |
| 103 | //===----------------------------------------------------------------------===// |
| 104 | |
| 105 | def CC_ARM_APCS_GHC : CallingConv<[ |
| 106 | // Handle all vector types as either f64 or v2f64. |
| 107 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 108 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 109 | |
| 110 | CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>, |
| 111 | CCIfType<[f64], CCAssignToReg<[D8, D9, D10, D11]>>, |
| 112 | CCIfType<[f32], CCAssignToReg<[S16, S17, S18, S19, S20, S21, S22, S23]>>, |
| 113 | |
| 114 | // Promote i8/i16 arguments to i32. |
| 115 | CCIfType<[i8, i16], CCPromoteToType<i32>>, |
| 116 | |
| 117 | // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, SpLim |
| 118 | CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>> |
| 119 | ]>; |
| Evan Cheng | 08dd8c8 | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 120 | |
| 121 | //===----------------------------------------------------------------------===// |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 122 | // ARM AAPCS (EABI) Calling Convention, common parts |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 124 | |
| 125 | def CC_ARM_AAPCS_Common : CallingConv<[ |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 126 | |
| Chad Rosier | fa75530 | 2011-11-07 21:43:40 +0000 | [diff] [blame] | 127 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 128 | |
| 129 | // i64/f64 is passed in even pairs of GPRs |
| 130 | // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register |
| Bob Wilson | e666cc5 | 2009-05-19 10:02:36 +0000 | [diff] [blame] | 131 | // (and the same is true for f64 if VFP is not enabled) |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 132 | CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>, |
| Stepan Dyatkovskiy | f80f951 | 2013-04-22 13:06:52 +0000 | [diff] [blame] | 133 | CCIfType<[i32], CCIf<"ArgFlags.getOrigAlign() != 8", |
| Bob Wilson | e666cc5 | 2009-05-19 10:02:36 +0000 | [diff] [blame] | 134 | CCAssignToReg<[R0, R1, R2, R3]>>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 135 | |
| Oliver Stannard | 1dc1034 | 2014-02-07 11:19:53 +0000 | [diff] [blame] | 136 | CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, [R0, R1, R2, R3]>>>, |
| 137 | CCIfType<[i32], CCAssignToStackWithShadow<4, 4, [R0, R1, R2, R3]>>, |
| 138 | CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>, |
| 139 | CCIfType<[f64], CCAssignToStackWithShadow<8, 8, [Q0, Q1, Q2, Q3]>>, |
| Tim Northover | e0ccdc6 | 2015-10-28 22:46:43 +0000 | [diff] [blame] | 140 | CCIfType<[v2f64], CCIfAlign<"16", |
| 141 | CCAssignToStackWithShadow<16, 16, [Q0, Q1, Q2, Q3]>>>, |
| Oliver Stannard | 1dc1034 | 2014-02-07 11:19:53 +0000 | [diff] [blame] | 142 | CCIfType<[v2f64], CCAssignToStackWithShadow<16, 8, [Q0, Q1, Q2, Q3]>> |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 143 | ]>; |
| 144 | |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 145 | def RetCC_ARM_AAPCS_Common : CallingConv<[ |
| Chad Rosier | 5de1bea | 2011-11-08 00:03:32 +0000 | [diff] [blame] | 146 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| Anton Korobeynikov | 5b1b5b2 | 2009-06-08 22:59:50 +0000 | [diff] [blame] | 147 | CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, |
| Bob Wilson | a4c2290 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 148 | CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>> |
| 149 | ]>; |
| 150 | |
| 151 | //===----------------------------------------------------------------------===// |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 152 | // ARM AAPCS (EABI) Calling Convention |
| 153 | //===----------------------------------------------------------------------===// |
| 154 | |
| 155 | def CC_ARM_AAPCS : CallingConv<[ |
| Manman Ren | e201e27 | 2012-08-10 20:39:38 +0000 | [diff] [blame] | 156 | // Handles byval parameters. |
| 157 | CCIfByVal<CCPassByVal<4, 4>>, |
| 158 | |
| Renato Golin | 1ef7a0f | 2015-07-12 18:16:40 +0000 | [diff] [blame] | 159 | // The 'nest' parameter, if any, is passed in R12. |
| 160 | CCIfNest<CCAssignToReg<[R12]>>, |
| 161 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 162 | // Handle all vector types as either f64 or v2f64. |
| 163 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 164 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 165 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 166 | // Pass SwiftSelf in a callee saved register. |
| 167 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| Manman Ren | f46262e | 2016-03-29 17:37:21 +0000 | [diff] [blame] | 168 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 169 | // A SwiftError is passed in R8. |
| 170 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 171 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 172 | CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>, |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 173 | CCIfType<[f32], CCBitConvertToType<i32>>, |
| 174 | CCDelegateTo<CC_ARM_AAPCS_Common> |
| 175 | ]>; |
| 176 | |
| 177 | def RetCC_ARM_AAPCS : CallingConv<[ |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 178 | // Handle all vector types as either f64 or v2f64. |
| 179 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 180 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 181 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 182 | // Pass SwiftSelf in a callee saved register. |
| 183 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| 184 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 185 | // A SwiftError is returned in R8. |
| 186 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 187 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 188 | CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>, |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 189 | CCIfType<[f32], CCBitConvertToType<i32>>, |
| 190 | CCDelegateTo<RetCC_ARM_AAPCS_Common> |
| 191 | ]>; |
| 192 | |
| 193 | //===----------------------------------------------------------------------===// |
| 194 | // ARM AAPCS-VFP (EABI) Calling Convention |
| Evan Cheng | 08dd8c8 | 2010-10-22 18:23:05 +0000 | [diff] [blame] | 195 | // Also used for FastCC (when VFP2 or later is available) |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 196 | //===----------------------------------------------------------------------===// |
| 197 | |
| 198 | def CC_ARM_AAPCS_VFP : CallingConv<[ |
| Manman Ren | d6c8270 | 2012-08-13 21:22:50 +0000 | [diff] [blame] | 199 | // Handles byval parameters. |
| 200 | CCIfByVal<CCPassByVal<4, 4>>, |
| 201 | |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 202 | // Handle all vector types as either f64 or v2f64. |
| 203 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 204 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 205 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 206 | // Pass SwiftSelf in a callee saved register. |
| 207 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| Manman Ren | f46262e | 2016-03-29 17:37:21 +0000 | [diff] [blame] | 208 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 209 | // A SwiftError is passed in R8. |
| 210 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 211 | |
| Oliver Stannard | c24f217 | 2014-05-09 14:01:47 +0000 | [diff] [blame] | 212 | // HFAs are passed in a contiguous block of registers, or on the stack |
| Tim Northover | e95c5b3 | 2015-02-24 17:22:34 +0000 | [diff] [blame] | 213 | CCIfConsecutiveRegs<CCCustom<"CC_ARM_AAPCS_Custom_Aggregate">>, |
| Oliver Stannard | c24f217 | 2014-05-09 14:01:47 +0000 | [diff] [blame] | 214 | |
| Anton Korobeynikov | 22ef751 | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 215 | CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 216 | CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, |
| 217 | CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, |
| 218 | S9, S10, S11, S12, S13, S14, S15]>>, |
| 219 | CCDelegateTo<CC_ARM_AAPCS_Common> |
| 220 | ]>; |
| 221 | |
| 222 | def RetCC_ARM_AAPCS_VFP : CallingConv<[ |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 223 | // Handle all vector types as either f64 or v2f64. |
| 224 | CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>, |
| 225 | CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>, |
| 226 | |
| Matthias Braun | 707e02c | 2016-04-13 21:43:25 +0000 | [diff] [blame] | 227 | // Pass SwiftSelf in a callee saved register. |
| 228 | CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, |
| 229 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 230 | // A SwiftError is returned in R8. |
| 231 | CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 232 | |
| Anton Korobeynikov | 22ef751 | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 233 | CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, |
| Anton Korobeynikov | 77d1943 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 234 | CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, |
| 235 | CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, |
| 236 | S9, S10, S11, S12, S13, S14, S15]>>, |
| 237 | CCDelegateTo<RetCC_ARM_AAPCS_Common> |
| 238 | ]>; |
| Jakob Stoklund Olesen | fdbb12b | 2012-01-17 23:09:00 +0000 | [diff] [blame] | 239 | |
| 240 | //===----------------------------------------------------------------------===// |
| 241 | // Callee-saved register lists. |
| 242 | //===----------------------------------------------------------------------===// |
| 243 | |
| Chad Rosier | 1ec8e40 | 2012-11-06 23:05:24 +0000 | [diff] [blame] | 244 | def CSR_NoRegs : CalleeSavedRegs<(add)>; |
| Oliver Stannard | 50a7439 | 2016-10-11 10:06:59 +0000 | [diff] [blame] | 245 | def CSR_FPRegs : CalleeSavedRegs<(add (sequence "D%u", 0, 31))>; |
| Chad Rosier | 1ec8e40 | 2012-11-06 23:05:24 +0000 | [diff] [blame] | 246 | |
| Jakob Stoklund Olesen | fdbb12b | 2012-01-17 23:09:00 +0000 | [diff] [blame] | 247 | def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4, |
| 248 | (sequence "D%u", 15, 8))>; |
| 249 | |
| Arnold Schwaighofer | ae4de58 | 2017-09-25 17:19:50 +0000 | [diff] [blame] | 250 | // R8 is used to pass swifterror, remove it from CSR. |
| 251 | def CSR_AAPCS_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS, R8)>; |
| 252 | |
| Tim Northover | f8b0a7a | 2016-05-13 19:16:14 +0000 | [diff] [blame] | 253 | // The order of callee-saved registers needs to match the order we actually push |
| 254 | // them in FrameLowering, because this order is what's used by |
| 255 | // PrologEpilogInserter to allocate frame index slots. So when R7 is the frame |
| 256 | // pointer, we use this AAPCS alternative. |
| 257 | def CSR_AAPCS_SplitPush : CalleeSavedRegs<(add LR, R7, R6, R5, R4, |
| 258 | R11, R10, R9, R8, |
| 259 | (sequence "D%u", 15, 8))>; |
| 260 | |
| Arnold Schwaighofer | b45717a | 2017-09-25 17:51:33 +0000 | [diff] [blame^] | 261 | // R8 is used to pass swifterror, remove it from CSR. |
| 262 | def CSR_AAPCS_SplitPush_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS_SplitPush, |
| 263 | R8)>; |
| 264 | |
| Stephen Lin | b8bd232 | 2013-04-20 05:14:40 +0000 | [diff] [blame] | 265 | // Constructors and destructors return 'this' in the ARM C++ ABI; since 'this' |
| 266 | // and the pointer return value are both passed in R0 in these cases, this can |
| 267 | // be partially modelled by treating R0 as a callee-saved register |
| 268 | // Only the resulting RegMask is used; the SaveList is ignored |
| 269 | def CSR_AAPCS_ThisReturn : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, |
| 270 | R5, R4, (sequence "D%u", 15, 8), |
| 271 | R0)>; |
| 272 | |
| Jakob Stoklund Olesen | fdbb12b | 2012-01-17 23:09:00 +0000 | [diff] [blame] | 273 | // iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register. |
| 274 | // Also save R7-R4 first to match the stack frame fixed spill areas. |
| 275 | def CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>; |
| Eric Christopher | b332236 | 2012-08-03 00:05:53 +0000 | [diff] [blame] | 276 | |
| Arnold Schwaighofer | 26f016f | 2017-02-09 01:52:17 +0000 | [diff] [blame] | 277 | // R8 is used to pass swifterror, remove it from CSR. |
| 278 | def CSR_iOS_SwiftError : CalleeSavedRegs<(sub CSR_iOS, R8)>; |
| Manman Ren | 5751814 | 2016-04-11 21:08:06 +0000 | [diff] [blame] | 279 | |
| Stephen Lin | b8bd232 | 2013-04-20 05:14:40 +0000 | [diff] [blame] | 280 | def CSR_iOS_ThisReturn : CalleeSavedRegs<(add LR, R7, R6, R5, R4, |
| Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 281 | (sub CSR_AAPCS_ThisReturn, R9))>; |
| 282 | |
| Tim Northover | ff168c6 | 2017-04-19 18:07:54 +0000 | [diff] [blame] | 283 | def CSR_iOS_TLSCall |
| 284 | : CalleeSavedRegs<(add LR, SP, (sub(sequence "R%u", 12, 1), R9, R12), |
| 285 | (sequence "D%u", 31, 0))>; |
| Tim Northover | bd41cf8 | 2016-01-07 09:03:03 +0000 | [diff] [blame] | 286 | |
| Manman Ren | 1602605 | 2016-01-11 23:50:43 +0000 | [diff] [blame] | 287 | // C++ TLS access function saves all registers except SP. Try to match |
| 288 | // the order of CSRs in CSR_iOS. |
| 289 | def CSR_iOS_CXX_TLS : CalleeSavedRegs<(add CSR_iOS, (sequence "R%u", 12, 1), |
| 290 | (sequence "D%u", 31, 0))>; |
| 291 | |
| Manman Ren | 5e9e65e | 2016-01-12 00:47:18 +0000 | [diff] [blame] | 292 | // CSRs that are handled by prologue, epilogue. |
| Manman Ren | a3a019c | 2016-03-18 23:44:37 +0000 | [diff] [blame] | 293 | def CSR_iOS_CXX_TLS_PE : CalleeSavedRegs<(add LR, R12, R11, R7, R5, R4)>; |
| Manman Ren | 5e9e65e | 2016-01-12 00:47:18 +0000 | [diff] [blame] | 294 | |
| 295 | // CSRs that are handled explicitly via copies. |
| Manman Ren | a3a019c | 2016-03-18 23:44:37 +0000 | [diff] [blame] | 296 | def CSR_iOS_CXX_TLS_ViaCopy : CalleeSavedRegs<(sub CSR_iOS_CXX_TLS, |
| 297 | CSR_iOS_CXX_TLS_PE)>; |
| Manman Ren | 5e9e65e | 2016-01-12 00:47:18 +0000 | [diff] [blame] | 298 | |
| Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 299 | // The "interrupt" attribute is used to generate code that is acceptable in |
| 300 | // exception-handlers of various kinds. It makes us use a different return |
| 301 | // instruction (handled elsewhere) and affects which registers we must return to |
| 302 | // our "caller" in the same state as we receive them. |
| 303 | |
| 304 | // For most interrupts, all registers except SP and LR are shared with |
| 305 | // user-space. We mark LR to be saved anyway, since this is what the ARM backend |
| 306 | // generally does rather than tracking its liveness as a normal register. |
| 307 | def CSR_GenericInt : CalleeSavedRegs<(add LR, (sequence "R%u", 12, 0))>; |
| 308 | |
| 309 | // The fast interrupt handlers have more private state and get their own copies |
| 310 | // of R8-R12, in addition to SP and LR. As before, mark LR for saving too. |
| 311 | |
| 312 | // FIXME: we mark R11 as callee-saved since it's often the frame-pointer, and |
| 313 | // current frame lowering expects to encounter it while processing callee-saved |
| 314 | // registers. |
| 315 | def CSR_FIQ : CalleeSavedRegs<(add LR, R11, (sequence "R%u", 7, 0))>; |
| 316 | |
| 317 | |