blob: dcfd6518a840b53eea63bf1fff6cd7b9e1c9235d [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===//
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002//
Bob Wilsona4c22902009-04-17 19:07:39 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilsonea09d4a2009-04-17 20:35:10 +00007//
Bob Wilsona4c22902009-04-17 19:07:39 +00008//===----------------------------------------------------------------------===//
9// This describes the calling conventions for ARM architecture.
10//===----------------------------------------------------------------------===//
11
Bob Wilsona4c22902009-04-17 19:07:39 +000012/// CCIfAlign - Match of the original alignment of the arg
13class CCIfAlign<string Align, CCAction A>:
14 CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>;
15
16//===----------------------------------------------------------------------===//
17// ARM APCS Calling Convention
18//===----------------------------------------------------------------------===//
19def CC_ARM_APCS : CallingConv<[
20
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000021 // Handles byval parameters.
Stuart Hastings45fe3c32011-04-20 16:47:52 +000022 CCIfByVal<CCPassByVal<4, 4>>,
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000023
Chad Rosierf0055f62011-11-05 00:02:56 +000024 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000025
Matthias Braun707e02c2016-04-13 21:43:25 +000026 // Pass SwiftSelf in a callee saved register.
27 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
Manman Renf46262e2016-03-29 17:37:21 +000028
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +000029 // A SwiftError is passed in R8.
30 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +000031
Bob Wilson2e076c42009-06-22 23:27:02 +000032 // Handle all vector types as either f64 or v2f64.
33 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
34 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
35
36 // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack
37 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000038
39 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson62d47d22009-04-24 16:55:25 +000040 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000041
Bob Wilson62d47d22009-04-24 16:55:25 +000042 CCIfType<[i32], CCAssignToStack<4, 4>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000043 CCIfType<[f64], CCAssignToStack<8, 4>>,
44 CCIfType<[v2f64], CCAssignToStack<16, 4>>
Bob Wilsona4c22902009-04-17 19:07:39 +000045]>;
46
47def RetCC_ARM_APCS : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +000048 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000049 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000050
Matthias Braun707e02c2016-04-13 21:43:25 +000051 // Pass SwiftSelf in a callee saved register.
52 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
53
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +000054 // A SwiftError is returned in R8.
55 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +000056
Bob Wilson2e076c42009-06-22 23:27:02 +000057 // Handle all vector types as either f64 or v2f64.
58 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
59 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
60
61 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000062
63 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
64 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
65]>;
66
67//===----------------------------------------------------------------------===//
Evan Cheng08dd8c82010-10-22 18:23:05 +000068// ARM APCS Calling Convention for FastCC (when VFP2 or later is available)
69//===----------------------------------------------------------------------===//
70def FastCC_ARM_APCS : CallingConv<[
71 // Handle all vector types as either f64 or v2f64.
72 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
73 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
74
75 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
76 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
77 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
78 S9, S10, S11, S12, S13, S14, S15]>>,
Evan Cheng57add3e2014-02-11 23:49:31 +000079
Evan Chengf1f45e72014-03-04 22:56:57 +000080 // CPRCs may be allocated to co-processor registers or the stack - they
Evan Cheng57add3e2014-02-11 23:49:31 +000081 // may never be allocated to core registers.
82 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
83 CCIfType<[f64], CCAssignToStackWithShadow<8, 4, [Q0, Q1, Q2, Q3]>>,
84 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 4, [Q0, Q1, Q2, Q3]>>,
85
Evan Cheng08dd8c82010-10-22 18:23:05 +000086 CCDelegateTo<CC_ARM_APCS>
87]>;
88
89def RetFastCC_ARM_APCS : CallingConv<[
90 // Handle all vector types as either f64 or v2f64.
91 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
92 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
93
94 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
95 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
96 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
97 S9, S10, S11, S12, S13, S14, S15]>>,
98 CCDelegateTo<RetCC_ARM_APCS>
99]>;
100
Eric Christopherb3322362012-08-03 00:05:53 +0000101//===----------------------------------------------------------------------===//
102// ARM APCS Calling Convention for GHC
103//===----------------------------------------------------------------------===//
104
105def CC_ARM_APCS_GHC : CallingConv<[
106 // Handle all vector types as either f64 or v2f64.
107 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
108 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
109
110 CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>,
111 CCIfType<[f64], CCAssignToReg<[D8, D9, D10, D11]>>,
112 CCIfType<[f32], CCAssignToReg<[S16, S17, S18, S19, S20, S21, S22, S23]>>,
113
114 // Promote i8/i16 arguments to i32.
115 CCIfType<[i8, i16], CCPromoteToType<i32>>,
116
117 // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, SpLim
118 CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>>
119]>;
Evan Cheng08dd8c82010-10-22 18:23:05 +0000120
121//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000122// ARM AAPCS (EABI) Calling Convention, common parts
Bob Wilsona4c22902009-04-17 19:07:39 +0000123//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000124
125def CC_ARM_AAPCS_Common : CallingConv<[
Bob Wilsona4c22902009-04-17 19:07:39 +0000126
Chad Rosierfa755302011-11-07 21:43:40 +0000127 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000128
129 // i64/f64 is passed in even pairs of GPRs
130 // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register
Bob Wilsone666cc52009-05-19 10:02:36 +0000131 // (and the same is true for f64 if VFP is not enabled)
Bob Wilsona4c22902009-04-17 19:07:39 +0000132 CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>,
Stepan Dyatkovskiyf80f9512013-04-22 13:06:52 +0000133 CCIfType<[i32], CCIf<"ArgFlags.getOrigAlign() != 8",
Bob Wilsone666cc52009-05-19 10:02:36 +0000134 CCAssignToReg<[R0, R1, R2, R3]>>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000135
Oliver Stannard1dc10342014-02-07 11:19:53 +0000136 CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, [R0, R1, R2, R3]>>>,
137 CCIfType<[i32], CCAssignToStackWithShadow<4, 4, [R0, R1, R2, R3]>>,
138 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
139 CCIfType<[f64], CCAssignToStackWithShadow<8, 8, [Q0, Q1, Q2, Q3]>>,
Tim Northovere0ccdc62015-10-28 22:46:43 +0000140 CCIfType<[v2f64], CCIfAlign<"16",
141 CCAssignToStackWithShadow<16, 16, [Q0, Q1, Q2, Q3]>>>,
Oliver Stannard1dc10342014-02-07 11:19:53 +0000142 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 8, [Q0, Q1, Q2, Q3]>>
Bob Wilsona4c22902009-04-17 19:07:39 +0000143]>;
144
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000145def RetCC_ARM_AAPCS_Common : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +0000146 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Anton Korobeynikov5b1b5b22009-06-08 22:59:50 +0000147 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000148 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
149]>;
150
151//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000152// ARM AAPCS (EABI) Calling Convention
153//===----------------------------------------------------------------------===//
154
155def CC_ARM_AAPCS : CallingConv<[
Manman Rene201e272012-08-10 20:39:38 +0000156 // Handles byval parameters.
157 CCIfByVal<CCPassByVal<4, 4>>,
158
Renato Golin1ef7a0f2015-07-12 18:16:40 +0000159 // The 'nest' parameter, if any, is passed in R12.
160 CCIfNest<CCAssignToReg<[R12]>>,
161
Bob Wilson2e076c42009-06-22 23:27:02 +0000162 // Handle all vector types as either f64 or v2f64.
163 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
164 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
165
Matthias Braun707e02c2016-04-13 21:43:25 +0000166 // Pass SwiftSelf in a callee saved register.
167 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
Manman Renf46262e2016-03-29 17:37:21 +0000168
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +0000169 // A SwiftError is passed in R8.
170 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +0000171
Bob Wilson2e076c42009-06-22 23:27:02 +0000172 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000173 CCIfType<[f32], CCBitConvertToType<i32>>,
174 CCDelegateTo<CC_ARM_AAPCS_Common>
175]>;
176
177def RetCC_ARM_AAPCS : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000178 // Handle all vector types as either f64 or v2f64.
179 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
180 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
181
Matthias Braun707e02c2016-04-13 21:43:25 +0000182 // Pass SwiftSelf in a callee saved register.
183 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
184
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +0000185 // A SwiftError is returned in R8.
186 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +0000187
Bob Wilson2e076c42009-06-22 23:27:02 +0000188 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000189 CCIfType<[f32], CCBitConvertToType<i32>>,
190 CCDelegateTo<RetCC_ARM_AAPCS_Common>
191]>;
192
193//===----------------------------------------------------------------------===//
194// ARM AAPCS-VFP (EABI) Calling Convention
Evan Cheng08dd8c82010-10-22 18:23:05 +0000195// Also used for FastCC (when VFP2 or later is available)
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000196//===----------------------------------------------------------------------===//
197
198def CC_ARM_AAPCS_VFP : CallingConv<[
Manman Rend6c82702012-08-13 21:22:50 +0000199 // Handles byval parameters.
200 CCIfByVal<CCPassByVal<4, 4>>,
201
Bob Wilson2e076c42009-06-22 23:27:02 +0000202 // Handle all vector types as either f64 or v2f64.
203 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
204 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
205
Matthias Braun707e02c2016-04-13 21:43:25 +0000206 // Pass SwiftSelf in a callee saved register.
207 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
Manman Renf46262e2016-03-29 17:37:21 +0000208
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +0000209 // A SwiftError is passed in R8.
210 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +0000211
Oliver Stannardc24f2172014-05-09 14:01:47 +0000212 // HFAs are passed in a contiguous block of registers, or on the stack
Tim Northovere95c5b32015-02-24 17:22:34 +0000213 CCIfConsecutiveRegs<CCCustom<"CC_ARM_AAPCS_Custom_Aggregate">>,
Oliver Stannardc24f2172014-05-09 14:01:47 +0000214
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000215 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000216 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
217 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
218 S9, S10, S11, S12, S13, S14, S15]>>,
219 CCDelegateTo<CC_ARM_AAPCS_Common>
220]>;
221
222def RetCC_ARM_AAPCS_VFP : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000223 // Handle all vector types as either f64 or v2f64.
224 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
225 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
226
Matthias Braun707e02c2016-04-13 21:43:25 +0000227 // Pass SwiftSelf in a callee saved register.
228 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>,
229
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +0000230 // A SwiftError is returned in R8.
231 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>,
Manman Ren57518142016-04-11 21:08:06 +0000232
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000233 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000234 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
235 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
236 S9, S10, S11, S12, S13, S14, S15]>>,
237 CCDelegateTo<RetCC_ARM_AAPCS_Common>
238]>;
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000239
240//===----------------------------------------------------------------------===//
241// Callee-saved register lists.
242//===----------------------------------------------------------------------===//
243
Chad Rosier1ec8e402012-11-06 23:05:24 +0000244def CSR_NoRegs : CalleeSavedRegs<(add)>;
Oliver Stannard50a74392016-10-11 10:06:59 +0000245def CSR_FPRegs : CalleeSavedRegs<(add (sequence "D%u", 0, 31))>;
Chad Rosier1ec8e402012-11-06 23:05:24 +0000246
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000247def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4,
248 (sequence "D%u", 15, 8))>;
249
Arnold Schwaighoferae4de582017-09-25 17:19:50 +0000250// R8 is used to pass swifterror, remove it from CSR.
251def CSR_AAPCS_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS, R8)>;
252
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000253// The order of callee-saved registers needs to match the order we actually push
254// them in FrameLowering, because this order is what's used by
255// PrologEpilogInserter to allocate frame index slots. So when R7 is the frame
256// pointer, we use this AAPCS alternative.
257def CSR_AAPCS_SplitPush : CalleeSavedRegs<(add LR, R7, R6, R5, R4,
258 R11, R10, R9, R8,
259 (sequence "D%u", 15, 8))>;
260
Arnold Schwaighoferb45717a2017-09-25 17:51:33 +0000261// R8 is used to pass swifterror, remove it from CSR.
262def CSR_AAPCS_SplitPush_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS_SplitPush,
263 R8)>;
264
Stephen Linb8bd2322013-04-20 05:14:40 +0000265// Constructors and destructors return 'this' in the ARM C++ ABI; since 'this'
266// and the pointer return value are both passed in R0 in these cases, this can
267// be partially modelled by treating R0 as a callee-saved register
268// Only the resulting RegMask is used; the SaveList is ignored
269def CSR_AAPCS_ThisReturn : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6,
270 R5, R4, (sequence "D%u", 15, 8),
271 R0)>;
272
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000273// iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register.
274// Also save R7-R4 first to match the stack frame fixed spill areas.
275def CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>;
Eric Christopherb3322362012-08-03 00:05:53 +0000276
Arnold Schwaighofer26f016f2017-02-09 01:52:17 +0000277// R8 is used to pass swifterror, remove it from CSR.
278def CSR_iOS_SwiftError : CalleeSavedRegs<(sub CSR_iOS, R8)>;
Manman Ren57518142016-04-11 21:08:06 +0000279
Stephen Linb8bd2322013-04-20 05:14:40 +0000280def CSR_iOS_ThisReturn : CalleeSavedRegs<(add LR, R7, R6, R5, R4,
Tim Northoverd8407452013-10-01 14:33:28 +0000281 (sub CSR_AAPCS_ThisReturn, R9))>;
282
Tim Northoverff168c62017-04-19 18:07:54 +0000283def CSR_iOS_TLSCall
284 : CalleeSavedRegs<(add LR, SP, (sub(sequence "R%u", 12, 1), R9, R12),
285 (sequence "D%u", 31, 0))>;
Tim Northoverbd41cf82016-01-07 09:03:03 +0000286
Manman Ren16026052016-01-11 23:50:43 +0000287// C++ TLS access function saves all registers except SP. Try to match
288// the order of CSRs in CSR_iOS.
289def CSR_iOS_CXX_TLS : CalleeSavedRegs<(add CSR_iOS, (sequence "R%u", 12, 1),
290 (sequence "D%u", 31, 0))>;
291
Manman Ren5e9e65e2016-01-12 00:47:18 +0000292// CSRs that are handled by prologue, epilogue.
Manman Rena3a019c2016-03-18 23:44:37 +0000293def CSR_iOS_CXX_TLS_PE : CalleeSavedRegs<(add LR, R12, R11, R7, R5, R4)>;
Manman Ren5e9e65e2016-01-12 00:47:18 +0000294
295// CSRs that are handled explicitly via copies.
Manman Rena3a019c2016-03-18 23:44:37 +0000296def CSR_iOS_CXX_TLS_ViaCopy : CalleeSavedRegs<(sub CSR_iOS_CXX_TLS,
297 CSR_iOS_CXX_TLS_PE)>;
Manman Ren5e9e65e2016-01-12 00:47:18 +0000298
Tim Northoverd8407452013-10-01 14:33:28 +0000299// The "interrupt" attribute is used to generate code that is acceptable in
300// exception-handlers of various kinds. It makes us use a different return
301// instruction (handled elsewhere) and affects which registers we must return to
302// our "caller" in the same state as we receive them.
303
304// For most interrupts, all registers except SP and LR are shared with
305// user-space. We mark LR to be saved anyway, since this is what the ARM backend
306// generally does rather than tracking its liveness as a normal register.
307def CSR_GenericInt : CalleeSavedRegs<(add LR, (sequence "R%u", 12, 0))>;
308
309// The fast interrupt handlers have more private state and get their own copies
310// of R8-R12, in addition to SP and LR. As before, mark LR for saving too.
311
312// FIXME: we mark R11 as callee-saved since it's often the frame-pointer, and
313// current frame lowering expects to encounter it while processing callee-saved
314// registers.
315def CSR_FIQ : CalleeSavedRegs<(add LR, R11, (sequence "R%u", 7, 0))>;
316
317