blob: 15765440e8700531d6d5a4d11738856e8e3aebbe [file] [log] [blame]
Chris Lattnera76eab42010-11-14 19:40:38 +00001//===-- PPCInstPrinter.cpp - Convert PPC MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an PPC MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera76eab42010-11-14 19:40:38 +000014#include "PPCInstPrinter.h"
Hal Finkelfeea6532013-03-26 20:08:20 +000015#include "MCTargetDesc/PPCMCTargetDesc.h"
Evan Cheng11424442011-07-26 00:24:13 +000016#include "MCTargetDesc/PPCPredicates.h"
Chris Lattner7a5c57e2010-11-14 20:02:39 +000017#include "llvm/MC/MCExpr.h"
Chris Lattnera76eab42010-11-14 19:40:38 +000018#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000019#include "llvm/MC/MCInstrInfo.h"
Hal Finkel7c8ae532014-07-25 17:47:22 +000020#include "llvm/MC/MCSymbol.h"
Hal Finkelc6a24392013-11-11 14:58:40 +000021#include "llvm/Support/CommandLine.h"
Chris Lattnera76eab42010-11-14 19:40:38 +000022#include "llvm/Support/raw_ostream.h"
Bill Schmidt8d86fe72013-08-30 15:18:11 +000023#include "llvm/Target/TargetOpcodes.h"
Chris Lattnera76eab42010-11-14 19:40:38 +000024using namespace llvm;
25
Chandler Carruth84e68b22014-04-22 02:41:26 +000026#define DEBUG_TYPE "asm-printer"
27
Hal Finkelc6a24392013-11-11 14:58:40 +000028// FIXME: Once the integrated assembler supports full register names, tie this
29// to the verbose-asm setting.
30static cl::opt<bool>
31FullRegNames("ppc-asm-full-reg-names", cl::Hidden, cl::init(false),
32 cl::desc("Use full register names when printing assembly"));
33
Chris Lattnera76eab42010-11-14 19:40:38 +000034#include "PPCGenAsmWriter.inc"
35
Rafael Espindolad6860522011-06-02 02:34:55 +000036void PPCInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +000037 const char *RegName = getRegisterName(RegNo);
38 if (RegName[0] == 'q' /* QPX */) {
39 // The system toolchain on the BG/Q does not understand QPX register names
40 // in .cfi_* directives, so print the name of the floating-point
41 // subregister instead.
42 std::string RN(RegName);
43
44 RN[0] = 'f';
45 OS << RN;
46
47 return;
48 }
49
50 OS << RegName;
Rafael Espindola08600bc2011-05-30 20:20:15 +000051}
Chris Lattnera76eab42010-11-14 19:40:38 +000052
Owen Andersona0c3b972011-09-15 23:38:46 +000053void PPCInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000054 StringRef Annot, const MCSubtargetInfo &STI) {
Chris Lattner219cc3d2010-11-14 21:39:51 +000055 // Check for slwi/srwi mnemonics.
56 if (MI->getOpcode() == PPC::RLWINM) {
57 unsigned char SH = MI->getOperand(2).getImm();
58 unsigned char MB = MI->getOperand(3).getImm();
59 unsigned char ME = MI->getOperand(4).getImm();
60 bool useSubstituteMnemonic = false;
61 if (SH <= 31 && MB == 0 && ME == (31-SH)) {
62 O << "\tslwi "; useSubstituteMnemonic = true;
63 }
64 if (SH <= 31 && MB == (32-SH) && ME == 31) {
65 O << "\tsrwi "; useSubstituteMnemonic = true;
66 SH = 32-SH;
67 }
68 if (useSubstituteMnemonic) {
69 printOperand(MI, 0, O);
70 O << ", ";
71 printOperand(MI, 1, O);
72 O << ", " << (unsigned int)SH;
Owen Andersona0c3b972011-09-15 23:38:46 +000073
Owen Andersonbcc3fad2011-09-21 17:58:45 +000074 printAnnotation(O, Annot);
Chris Lattner219cc3d2010-11-14 21:39:51 +000075 return;
76 }
77 }
78
79 if ((MI->getOpcode() == PPC::OR || MI->getOpcode() == PPC::OR8) &&
80 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
81 O << "\tmr ";
82 printOperand(MI, 0, O);
83 O << ", ";
84 printOperand(MI, 1, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +000085 printAnnotation(O, Annot);
Chris Lattner219cc3d2010-11-14 21:39:51 +000086 return;
87 }
88
89 if (MI->getOpcode() == PPC::RLDICR) {
90 unsigned char SH = MI->getOperand(2).getImm();
91 unsigned char ME = MI->getOperand(3).getImm();
92 // rldicr RA, RS, SH, 63-SH == sldi RA, RS, SH
93 if (63-SH == ME) {
94 O << "\tsldi ";
95 printOperand(MI, 0, O);
96 O << ", ";
97 printOperand(MI, 1, O);
98 O << ", " << (unsigned int)SH;
Owen Andersonbcc3fad2011-09-21 17:58:45 +000099 printAnnotation(O, Annot);
Chris Lattner219cc3d2010-11-14 21:39:51 +0000100 return;
101 }
102 }
103
Bill Schmidt8d86fe72013-08-30 15:18:11 +0000104 // For fast-isel, a COPY_TO_REGCLASS may survive this long. This is
105 // used when converting a 32-bit float to a 64-bit float as part of
106 // conversion to an integer (see PPCFastISel.cpp:SelectFPToI()),
107 // as otherwise we have problems with incorrect register classes
108 // in machine instruction verification. For now, just avoid trying
109 // to print it as such an instruction has no effect (a 32-bit float
110 // in a register is already in 64-bit form, just with lower
111 // precision). FIXME: Is there a better solution?
112 if (MI->getOpcode() == TargetOpcode::COPY_TO_REGCLASS)
113 return;
114
Chris Lattnera76eab42010-11-14 19:40:38 +0000115 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000116 printAnnotation(O, Annot);
Chris Lattnera76eab42010-11-14 19:40:38 +0000117}
118
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000119
120void PPCInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNo,
121 raw_ostream &O,
122 const char *Modifier) {
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000123 unsigned Code = MI->getOperand(OpNo).getImm();
Hal Finkel460e94d2012-06-22 23:10:08 +0000124
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000125 if (StringRef(Modifier) == "cc") {
126 switch ((PPC::Predicate)Code) {
Ulrich Weigand86247b62013-06-24 16:52:04 +0000127 case PPC::PRED_LT_MINUS:
128 case PPC::PRED_LT_PLUS:
129 case PPC::PRED_LT:
130 O << "lt";
131 return;
132 case PPC::PRED_LE_MINUS:
133 case PPC::PRED_LE_PLUS:
134 case PPC::PRED_LE:
135 O << "le";
136 return;
137 case PPC::PRED_EQ_MINUS:
138 case PPC::PRED_EQ_PLUS:
139 case PPC::PRED_EQ:
140 O << "eq";
141 return;
142 case PPC::PRED_GE_MINUS:
143 case PPC::PRED_GE_PLUS:
144 case PPC::PRED_GE:
145 O << "ge";
146 return;
147 case PPC::PRED_GT_MINUS:
148 case PPC::PRED_GT_PLUS:
149 case PPC::PRED_GT:
150 O << "gt";
151 return;
152 case PPC::PRED_NE_MINUS:
153 case PPC::PRED_NE_PLUS:
154 case PPC::PRED_NE:
155 O << "ne";
156 return;
157 case PPC::PRED_UN_MINUS:
158 case PPC::PRED_UN_PLUS:
159 case PPC::PRED_UN:
160 O << "un";
161 return;
162 case PPC::PRED_NU_MINUS:
163 case PPC::PRED_NU_PLUS:
164 case PPC::PRED_NU:
165 O << "nu";
166 return;
Hal Finkel940ab932014-02-28 00:27:01 +0000167 case PPC::PRED_BIT_SET:
168 case PPC::PRED_BIT_UNSET:
169 llvm_unreachable("Invalid use of bit predicate code");
Ulrich Weigand86247b62013-06-24 16:52:04 +0000170 }
Benjamin Kramer3912d782013-06-24 17:03:25 +0000171 llvm_unreachable("Invalid predicate code");
Ulrich Weigand86247b62013-06-24 16:52:04 +0000172 }
173
174 if (StringRef(Modifier) == "pm") {
175 switch ((PPC::Predicate)Code) {
176 case PPC::PRED_LT:
177 case PPC::PRED_LE:
178 case PPC::PRED_EQ:
179 case PPC::PRED_GE:
180 case PPC::PRED_GT:
181 case PPC::PRED_NE:
182 case PPC::PRED_UN:
183 case PPC::PRED_NU:
184 return;
185 case PPC::PRED_LT_MINUS:
186 case PPC::PRED_LE_MINUS:
187 case PPC::PRED_EQ_MINUS:
188 case PPC::PRED_GE_MINUS:
189 case PPC::PRED_GT_MINUS:
190 case PPC::PRED_NE_MINUS:
191 case PPC::PRED_UN_MINUS:
192 case PPC::PRED_NU_MINUS:
193 O << "-";
194 return;
195 case PPC::PRED_LT_PLUS:
196 case PPC::PRED_LE_PLUS:
197 case PPC::PRED_EQ_PLUS:
198 case PPC::PRED_GE_PLUS:
199 case PPC::PRED_GT_PLUS:
200 case PPC::PRED_NE_PLUS:
201 case PPC::PRED_UN_PLUS:
202 case PPC::PRED_NU_PLUS:
203 O << "+";
204 return;
Hal Finkel940ab932014-02-28 00:27:01 +0000205 case PPC::PRED_BIT_SET:
206 case PPC::PRED_BIT_UNSET:
207 llvm_unreachable("Invalid use of bit predicate code");
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000208 }
Benjamin Kramer3912d782013-06-24 17:03:25 +0000209 llvm_unreachable("Invalid predicate code");
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000210 }
211
212 assert(StringRef(Modifier) == "reg" &&
Ulrich Weigand86247b62013-06-24 16:52:04 +0000213 "Need to specify 'cc', 'pm' or 'reg' as predicate op modifier!");
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000214 printOperand(MI, OpNo+1, O);
215}
216
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000217void PPCInstPrinter::printU1ImmOperand(const MCInst *MI, unsigned OpNo,
218 raw_ostream &O) {
219 unsigned int Value = MI->getOperand(OpNo).getImm();
220 assert(Value <= 1 && "Invalid u1imm argument!");
221 O << (unsigned int)Value;
222}
223
Hal Finkel27774d92014-03-13 07:58:58 +0000224void PPCInstPrinter::printU2ImmOperand(const MCInst *MI, unsigned OpNo,
225 raw_ostream &O) {
226 unsigned int Value = MI->getOperand(OpNo).getImm();
227 assert(Value <= 3 && "Invalid u2imm argument!");
228 O << (unsigned int)Value;
229}
230
Kit Barton535e69d2015-03-25 19:36:23 +0000231void PPCInstPrinter::printU3ImmOperand(const MCInst *MI, unsigned OpNo,
232 raw_ostream &O) {
233 unsigned int Value = MI->getOperand(OpNo).getImm();
234 assert(Value <= 8 && "Invalid u3imm argument!");
235 O << (unsigned int)Value;
236}
237
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000238void PPCInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
239 raw_ostream &O) {
240 unsigned int Value = MI->getOperand(OpNo).getImm();
241 assert(Value <= 15 && "Invalid u4imm argument!");
242 O << (unsigned int)Value;
243}
244
Chris Lattner94881432010-11-14 20:11:21 +0000245void PPCInstPrinter::printS5ImmOperand(const MCInst *MI, unsigned OpNo,
246 raw_ostream &O) {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000247 int Value = MI->getOperand(OpNo).getImm();
Richard Smith228e6d42012-08-24 23:29:28 +0000248 Value = SignExtend32<5>(Value);
Chris Lattner94881432010-11-14 20:11:21 +0000249 O << (int)Value;
250}
251
252void PPCInstPrinter::printU5ImmOperand(const MCInst *MI, unsigned OpNo,
253 raw_ostream &O) {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000254 unsigned int Value = MI->getOperand(OpNo).getImm();
Chris Lattner94881432010-11-14 20:11:21 +0000255 assert(Value <= 31 && "Invalid u5imm argument!");
256 O << (unsigned int)Value;
257}
258
259void PPCInstPrinter::printU6ImmOperand(const MCInst *MI, unsigned OpNo,
260 raw_ostream &O) {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000261 unsigned int Value = MI->getOperand(OpNo).getImm();
Chris Lattner94881432010-11-14 20:11:21 +0000262 assert(Value <= 63 && "Invalid u6imm argument!");
263 O << (unsigned int)Value;
264}
265
Hal Finkelc93a9a22015-02-25 01:06:45 +0000266void PPCInstPrinter::printU12ImmOperand(const MCInst *MI, unsigned OpNo,
267 raw_ostream &O) {
268 unsigned short Value = MI->getOperand(OpNo).getImm();
269 assert(Value <= 4095 && "Invalid u12imm argument!");
270 O << (unsigned short)Value;
271}
272
Chris Lattner94881432010-11-14 20:11:21 +0000273void PPCInstPrinter::printS16ImmOperand(const MCInst *MI, unsigned OpNo,
274 raw_ostream &O) {
Ulrich Weigand41789de2013-05-23 22:26:41 +0000275 if (MI->getOperand(OpNo).isImm())
276 O << (short)MI->getOperand(OpNo).getImm();
277 else
278 printOperand(MI, OpNo, O);
Chris Lattner94881432010-11-14 20:11:21 +0000279}
280
281void PPCInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
282 raw_ostream &O) {
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000283 if (MI->getOperand(OpNo).isImm())
284 O << (unsigned short)MI->getOperand(OpNo).getImm();
285 else
286 printOperand(MI, OpNo, O);
Chris Lattner94881432010-11-14 20:11:21 +0000287}
288
Chris Lattner3dc9bb22010-11-14 21:20:46 +0000289void PPCInstPrinter::printBranchOperand(const MCInst *MI, unsigned OpNo,
290 raw_ostream &O) {
291 if (!MI->getOperand(OpNo).isImm())
292 return printOperand(MI, OpNo, O);
293
294 // Branches can take an immediate operand. This is used by the branch
Ulrich Weigandb9d5d072013-05-03 19:53:04 +0000295 // selection pass to print .+8, an eight byte displacement from the PC.
296 O << ".+";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000297 printAbsBranchOperand(MI, OpNo, O);
Chris Lattner3dc9bb22010-11-14 21:20:46 +0000298}
299
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000300void PPCInstPrinter::printAbsBranchOperand(const MCInst *MI, unsigned OpNo,
301 raw_ostream &O) {
302 if (!MI->getOperand(OpNo).isImm())
303 return printOperand(MI, OpNo, O);
304
Alexey Samsonov9ca48702014-09-02 17:38:34 +0000305 O << SignExtend32<32>((unsigned)MI->getOperand(OpNo).getImm() << 2);
Chris Lattnerf2cb69c2010-11-14 21:51:37 +0000306}
Chris Lattner3dc9bb22010-11-14 21:20:46 +0000307
308
Chris Lattner0dcd8002010-11-14 20:22:56 +0000309void PPCInstPrinter::printcrbitm(const MCInst *MI, unsigned OpNo,
310 raw_ostream &O) {
311 unsigned CCReg = MI->getOperand(OpNo).getReg();
312 unsigned RegNo;
313 switch (CCReg) {
Craig Toppere55c5562012-02-07 02:50:20 +0000314 default: llvm_unreachable("Unknown CR register");
Chris Lattner0dcd8002010-11-14 20:22:56 +0000315 case PPC::CR0: RegNo = 0; break;
316 case PPC::CR1: RegNo = 1; break;
317 case PPC::CR2: RegNo = 2; break;
318 case PPC::CR3: RegNo = 3; break;
319 case PPC::CR4: RegNo = 4; break;
320 case PPC::CR5: RegNo = 5; break;
321 case PPC::CR6: RegNo = 6; break;
322 case PPC::CR7: RegNo = 7; break;
323 }
324 O << (0x80 >> RegNo);
325}
326
327void PPCInstPrinter::printMemRegImm(const MCInst *MI, unsigned OpNo,
328 raw_ostream &O) {
Ulrich Weigand41789de2013-05-23 22:26:41 +0000329 printS16ImmOperand(MI, OpNo, O);
Chris Lattner0dcd8002010-11-14 20:22:56 +0000330 O << '(';
Chris Lattnerfd56ee22010-11-15 03:51:13 +0000331 if (MI->getOperand(OpNo+1).getReg() == PPC::R0)
Chris Lattner0dcd8002010-11-14 20:22:56 +0000332 O << "0";
333 else
334 printOperand(MI, OpNo+1, O);
335 O << ')';
336}
337
Chris Lattner0dcd8002010-11-14 20:22:56 +0000338void PPCInstPrinter::printMemRegReg(const MCInst *MI, unsigned OpNo,
339 raw_ostream &O) {
340 // When used as the base register, r0 reads constant zero rather than
341 // the value contained in the register. For this reason, the darwin
342 // assembler requires that we print r0 as 0 (no r) when used as the base.
343 if (MI->getOperand(OpNo).getReg() == PPC::R0)
344 O << "0";
345 else
346 printOperand(MI, OpNo, O);
347 O << ", ";
348 printOperand(MI, OpNo+1, O);
349}
350
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000351void PPCInstPrinter::printTLSCall(const MCInst *MI, unsigned OpNo,
352 raw_ostream &O) {
Hal Finkel7c8ae532014-07-25 17:47:22 +0000353 // On PPC64, VariantKind is VK_None, but on PPC32, it's VK_PLT, and it must
354 // come at the _end_ of the expression.
355 const MCOperand &Op = MI->getOperand(OpNo);
356 const MCSymbolRefExpr &refExp = cast<MCSymbolRefExpr>(*Op.getExpr());
357 O << refExp.getSymbol().getName();
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000358 O << '(';
359 printOperand(MI, OpNo+1, O);
360 O << ')';
Hal Finkel7c8ae532014-07-25 17:47:22 +0000361 if (refExp.getKind() != MCSymbolRefExpr::VK_None)
362 O << '@' << MCSymbolRefExpr::getVariantKindName(refExp.getKind());
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000363}
Chris Lattner0dcd8002010-11-14 20:22:56 +0000364
Chris Lattner94881432010-11-14 20:11:21 +0000365
Chris Lattner7a5c57e2010-11-14 20:02:39 +0000366/// stripRegisterPrefix - This method strips the character prefix from a
367/// register name so that only the number is left. Used by for linux asm.
Benjamin Krameraef5bd02010-11-25 16:42:51 +0000368static const char *stripRegisterPrefix(const char *RegName) {
Hal Finkelc6a24392013-11-11 14:58:40 +0000369 if (FullRegNames)
370 return RegName;
371
Chris Lattner7a5c57e2010-11-14 20:02:39 +0000372 switch (RegName[0]) {
373 case 'r':
374 case 'f':
Hal Finkelc93a9a22015-02-25 01:06:45 +0000375 case 'q': // for QPX
Hal Finkel27774d92014-03-13 07:58:58 +0000376 case 'v':
377 if (RegName[1] == 's')
378 return RegName + 2;
379 return RegName + 1;
Chris Lattner7a5c57e2010-11-14 20:02:39 +0000380 case 'c': if (RegName[1] == 'r') return RegName + 2;
381 }
382
383 return RegName;
384}
385
386void PPCInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
387 raw_ostream &O) {
388 const MCOperand &Op = MI->getOperand(OpNo);
389 if (Op.isReg()) {
390 const char *RegName = getRegisterName(Op.getReg());
391 // The linux and AIX assembler does not take register prefixes.
392 if (!isDarwinSyntax())
393 RegName = stripRegisterPrefix(RegName);
394
395 O << RegName;
396 return;
397 }
398
399 if (Op.isImm()) {
400 O << Op.getImm();
401 return;
402 }
403
404 assert(Op.isExpr() && "unknown operand kind in printOperand");
405 O << *Op.getExpr();
406}
Chris Lattnercfb62872010-11-14 21:54:34 +0000407